gr3d.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406
  1. /*
  2. * Copyright (C) 2013 Avionic Design GmbH
  3. * Copyright (C) 2013 NVIDIA Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/host1x.h>
  11. #include <linux/iommu.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/reset.h>
  16. #include <soc/tegra/pmc.h>
  17. #include "drm.h"
  18. #include "gem.h"
  19. #include "gr3d.h"
  20. struct gr3d_soc {
  21. unsigned int version;
  22. };
  23. struct gr3d {
  24. struct iommu_group *group;
  25. struct tegra_drm_client client;
  26. struct host1x_channel *channel;
  27. struct clk *clk_secondary;
  28. struct clk *clk;
  29. struct reset_control *rst_secondary;
  30. struct reset_control *rst;
  31. const struct gr3d_soc *soc;
  32. DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
  33. };
  34. static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
  35. {
  36. return container_of(client, struct gr3d, client);
  37. }
  38. static int gr3d_init(struct host1x_client *client)
  39. {
  40. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  41. struct drm_device *dev = dev_get_drvdata(client->parent);
  42. unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
  43. struct gr3d *gr3d = to_gr3d(drm);
  44. int err;
  45. gr3d->channel = host1x_channel_request(client->dev);
  46. if (!gr3d->channel)
  47. return -ENOMEM;
  48. client->syncpts[0] = host1x_syncpt_request(client, flags);
  49. if (!client->syncpts[0]) {
  50. err = -ENOMEM;
  51. dev_err(client->dev, "failed to request syncpoint: %d\n", err);
  52. goto put;
  53. }
  54. gr3d->group = host1x_client_iommu_attach(client, false);
  55. if (IS_ERR(gr3d->group)) {
  56. err = PTR_ERR(gr3d->group);
  57. dev_err(client->dev, "failed to attach to domain: %d\n", err);
  58. goto free;
  59. }
  60. err = tegra_drm_register_client(dev->dev_private, drm);
  61. if (err < 0) {
  62. dev_err(client->dev, "failed to register client: %d\n", err);
  63. goto detach;
  64. }
  65. return 0;
  66. detach:
  67. host1x_client_iommu_detach(client, gr3d->group);
  68. free:
  69. host1x_syncpt_free(client->syncpts[0]);
  70. put:
  71. host1x_channel_put(gr3d->channel);
  72. return err;
  73. }
  74. static int gr3d_exit(struct host1x_client *client)
  75. {
  76. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  77. struct drm_device *dev = dev_get_drvdata(client->parent);
  78. struct gr3d *gr3d = to_gr3d(drm);
  79. int err;
  80. err = tegra_drm_unregister_client(dev->dev_private, drm);
  81. if (err < 0)
  82. return err;
  83. host1x_client_iommu_detach(client, gr3d->group);
  84. host1x_syncpt_free(client->syncpts[0]);
  85. host1x_channel_put(gr3d->channel);
  86. return 0;
  87. }
  88. static const struct host1x_client_ops gr3d_client_ops = {
  89. .init = gr3d_init,
  90. .exit = gr3d_exit,
  91. };
  92. static int gr3d_open_channel(struct tegra_drm_client *client,
  93. struct tegra_drm_context *context)
  94. {
  95. struct gr3d *gr3d = to_gr3d(client);
  96. context->channel = host1x_channel_get(gr3d->channel);
  97. if (!context->channel)
  98. return -ENOMEM;
  99. return 0;
  100. }
  101. static void gr3d_close_channel(struct tegra_drm_context *context)
  102. {
  103. host1x_channel_put(context->channel);
  104. }
  105. static int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
  106. {
  107. struct gr3d *gr3d = dev_get_drvdata(dev);
  108. switch (class) {
  109. case HOST1X_CLASS_HOST1X:
  110. if (offset == 0x2b)
  111. return 1;
  112. break;
  113. case HOST1X_CLASS_GR3D:
  114. if (offset >= GR3D_NUM_REGS)
  115. break;
  116. if (test_bit(offset, gr3d->addr_regs))
  117. return 1;
  118. break;
  119. }
  120. return 0;
  121. }
  122. static const struct tegra_drm_client_ops gr3d_ops = {
  123. .open_channel = gr3d_open_channel,
  124. .close_channel = gr3d_close_channel,
  125. .is_addr_reg = gr3d_is_addr_reg,
  126. .submit = tegra_drm_submit,
  127. };
  128. static const struct gr3d_soc tegra20_gr3d_soc = {
  129. .version = 0x20,
  130. };
  131. static const struct gr3d_soc tegra30_gr3d_soc = {
  132. .version = 0x30,
  133. };
  134. static const struct gr3d_soc tegra114_gr3d_soc = {
  135. .version = 0x35,
  136. };
  137. static const struct of_device_id tegra_gr3d_match[] = {
  138. { .compatible = "nvidia,tegra114-gr3d", .data = &tegra114_gr3d_soc },
  139. { .compatible = "nvidia,tegra30-gr3d", .data = &tegra30_gr3d_soc },
  140. { .compatible = "nvidia,tegra20-gr3d", .data = &tegra20_gr3d_soc },
  141. { }
  142. };
  143. MODULE_DEVICE_TABLE(of, tegra_gr3d_match);
  144. static const u32 gr3d_addr_regs[] = {
  145. GR3D_IDX_ATTRIBUTE( 0),
  146. GR3D_IDX_ATTRIBUTE( 1),
  147. GR3D_IDX_ATTRIBUTE( 2),
  148. GR3D_IDX_ATTRIBUTE( 3),
  149. GR3D_IDX_ATTRIBUTE( 4),
  150. GR3D_IDX_ATTRIBUTE( 5),
  151. GR3D_IDX_ATTRIBUTE( 6),
  152. GR3D_IDX_ATTRIBUTE( 7),
  153. GR3D_IDX_ATTRIBUTE( 8),
  154. GR3D_IDX_ATTRIBUTE( 9),
  155. GR3D_IDX_ATTRIBUTE(10),
  156. GR3D_IDX_ATTRIBUTE(11),
  157. GR3D_IDX_ATTRIBUTE(12),
  158. GR3D_IDX_ATTRIBUTE(13),
  159. GR3D_IDX_ATTRIBUTE(14),
  160. GR3D_IDX_ATTRIBUTE(15),
  161. GR3D_IDX_INDEX_BASE,
  162. GR3D_QR_ZTAG_ADDR,
  163. GR3D_QR_CTAG_ADDR,
  164. GR3D_QR_CZ_ADDR,
  165. GR3D_TEX_TEX_ADDR( 0),
  166. GR3D_TEX_TEX_ADDR( 1),
  167. GR3D_TEX_TEX_ADDR( 2),
  168. GR3D_TEX_TEX_ADDR( 3),
  169. GR3D_TEX_TEX_ADDR( 4),
  170. GR3D_TEX_TEX_ADDR( 5),
  171. GR3D_TEX_TEX_ADDR( 6),
  172. GR3D_TEX_TEX_ADDR( 7),
  173. GR3D_TEX_TEX_ADDR( 8),
  174. GR3D_TEX_TEX_ADDR( 9),
  175. GR3D_TEX_TEX_ADDR(10),
  176. GR3D_TEX_TEX_ADDR(11),
  177. GR3D_TEX_TEX_ADDR(12),
  178. GR3D_TEX_TEX_ADDR(13),
  179. GR3D_TEX_TEX_ADDR(14),
  180. GR3D_TEX_TEX_ADDR(15),
  181. GR3D_DW_MEMORY_OUTPUT_ADDRESS,
  182. GR3D_GLOBAL_SURFADDR( 0),
  183. GR3D_GLOBAL_SURFADDR( 1),
  184. GR3D_GLOBAL_SURFADDR( 2),
  185. GR3D_GLOBAL_SURFADDR( 3),
  186. GR3D_GLOBAL_SURFADDR( 4),
  187. GR3D_GLOBAL_SURFADDR( 5),
  188. GR3D_GLOBAL_SURFADDR( 6),
  189. GR3D_GLOBAL_SURFADDR( 7),
  190. GR3D_GLOBAL_SURFADDR( 8),
  191. GR3D_GLOBAL_SURFADDR( 9),
  192. GR3D_GLOBAL_SURFADDR(10),
  193. GR3D_GLOBAL_SURFADDR(11),
  194. GR3D_GLOBAL_SURFADDR(12),
  195. GR3D_GLOBAL_SURFADDR(13),
  196. GR3D_GLOBAL_SURFADDR(14),
  197. GR3D_GLOBAL_SURFADDR(15),
  198. GR3D_GLOBAL_SPILLSURFADDR,
  199. GR3D_GLOBAL_SURFOVERADDR( 0),
  200. GR3D_GLOBAL_SURFOVERADDR( 1),
  201. GR3D_GLOBAL_SURFOVERADDR( 2),
  202. GR3D_GLOBAL_SURFOVERADDR( 3),
  203. GR3D_GLOBAL_SURFOVERADDR( 4),
  204. GR3D_GLOBAL_SURFOVERADDR( 5),
  205. GR3D_GLOBAL_SURFOVERADDR( 6),
  206. GR3D_GLOBAL_SURFOVERADDR( 7),
  207. GR3D_GLOBAL_SURFOVERADDR( 8),
  208. GR3D_GLOBAL_SURFOVERADDR( 9),
  209. GR3D_GLOBAL_SURFOVERADDR(10),
  210. GR3D_GLOBAL_SURFOVERADDR(11),
  211. GR3D_GLOBAL_SURFOVERADDR(12),
  212. GR3D_GLOBAL_SURFOVERADDR(13),
  213. GR3D_GLOBAL_SURFOVERADDR(14),
  214. GR3D_GLOBAL_SURFOVERADDR(15),
  215. GR3D_GLOBAL_SAMP01SURFADDR( 0),
  216. GR3D_GLOBAL_SAMP01SURFADDR( 1),
  217. GR3D_GLOBAL_SAMP01SURFADDR( 2),
  218. GR3D_GLOBAL_SAMP01SURFADDR( 3),
  219. GR3D_GLOBAL_SAMP01SURFADDR( 4),
  220. GR3D_GLOBAL_SAMP01SURFADDR( 5),
  221. GR3D_GLOBAL_SAMP01SURFADDR( 6),
  222. GR3D_GLOBAL_SAMP01SURFADDR( 7),
  223. GR3D_GLOBAL_SAMP01SURFADDR( 8),
  224. GR3D_GLOBAL_SAMP01SURFADDR( 9),
  225. GR3D_GLOBAL_SAMP01SURFADDR(10),
  226. GR3D_GLOBAL_SAMP01SURFADDR(11),
  227. GR3D_GLOBAL_SAMP01SURFADDR(12),
  228. GR3D_GLOBAL_SAMP01SURFADDR(13),
  229. GR3D_GLOBAL_SAMP01SURFADDR(14),
  230. GR3D_GLOBAL_SAMP01SURFADDR(15),
  231. GR3D_GLOBAL_SAMP23SURFADDR( 0),
  232. GR3D_GLOBAL_SAMP23SURFADDR( 1),
  233. GR3D_GLOBAL_SAMP23SURFADDR( 2),
  234. GR3D_GLOBAL_SAMP23SURFADDR( 3),
  235. GR3D_GLOBAL_SAMP23SURFADDR( 4),
  236. GR3D_GLOBAL_SAMP23SURFADDR( 5),
  237. GR3D_GLOBAL_SAMP23SURFADDR( 6),
  238. GR3D_GLOBAL_SAMP23SURFADDR( 7),
  239. GR3D_GLOBAL_SAMP23SURFADDR( 8),
  240. GR3D_GLOBAL_SAMP23SURFADDR( 9),
  241. GR3D_GLOBAL_SAMP23SURFADDR(10),
  242. GR3D_GLOBAL_SAMP23SURFADDR(11),
  243. GR3D_GLOBAL_SAMP23SURFADDR(12),
  244. GR3D_GLOBAL_SAMP23SURFADDR(13),
  245. GR3D_GLOBAL_SAMP23SURFADDR(14),
  246. GR3D_GLOBAL_SAMP23SURFADDR(15),
  247. };
  248. static int gr3d_probe(struct platform_device *pdev)
  249. {
  250. struct device_node *np = pdev->dev.of_node;
  251. struct host1x_syncpt **syncpts;
  252. struct gr3d *gr3d;
  253. unsigned int i;
  254. int err;
  255. gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
  256. if (!gr3d)
  257. return -ENOMEM;
  258. gr3d->soc = of_device_get_match_data(&pdev->dev);
  259. syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
  260. if (!syncpts)
  261. return -ENOMEM;
  262. gr3d->clk = devm_clk_get(&pdev->dev, NULL);
  263. if (IS_ERR(gr3d->clk)) {
  264. dev_err(&pdev->dev, "cannot get clock\n");
  265. return PTR_ERR(gr3d->clk);
  266. }
  267. gr3d->rst = devm_reset_control_get(&pdev->dev, "3d");
  268. if (IS_ERR(gr3d->rst)) {
  269. dev_err(&pdev->dev, "cannot get reset\n");
  270. return PTR_ERR(gr3d->rst);
  271. }
  272. if (of_device_is_compatible(np, "nvidia,tegra30-gr3d")) {
  273. gr3d->clk_secondary = devm_clk_get(&pdev->dev, "3d2");
  274. if (IS_ERR(gr3d->clk_secondary)) {
  275. dev_err(&pdev->dev, "cannot get secondary clock\n");
  276. return PTR_ERR(gr3d->clk_secondary);
  277. }
  278. gr3d->rst_secondary = devm_reset_control_get(&pdev->dev,
  279. "3d2");
  280. if (IS_ERR(gr3d->rst_secondary)) {
  281. dev_err(&pdev->dev, "cannot get secondary reset\n");
  282. return PTR_ERR(gr3d->rst_secondary);
  283. }
  284. }
  285. err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D, gr3d->clk,
  286. gr3d->rst);
  287. if (err < 0) {
  288. dev_err(&pdev->dev, "failed to power up 3D unit\n");
  289. return err;
  290. }
  291. if (gr3d->clk_secondary) {
  292. err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D1,
  293. gr3d->clk_secondary,
  294. gr3d->rst_secondary);
  295. if (err < 0) {
  296. dev_err(&pdev->dev,
  297. "failed to power up secondary 3D unit\n");
  298. return err;
  299. }
  300. }
  301. INIT_LIST_HEAD(&gr3d->client.base.list);
  302. gr3d->client.base.ops = &gr3d_client_ops;
  303. gr3d->client.base.dev = &pdev->dev;
  304. gr3d->client.base.class = HOST1X_CLASS_GR3D;
  305. gr3d->client.base.syncpts = syncpts;
  306. gr3d->client.base.num_syncpts = 1;
  307. INIT_LIST_HEAD(&gr3d->client.list);
  308. gr3d->client.version = gr3d->soc->version;
  309. gr3d->client.ops = &gr3d_ops;
  310. err = host1x_client_register(&gr3d->client.base);
  311. if (err < 0) {
  312. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  313. err);
  314. return err;
  315. }
  316. /* initialize address register map */
  317. for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
  318. set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
  319. platform_set_drvdata(pdev, gr3d);
  320. return 0;
  321. }
  322. static int gr3d_remove(struct platform_device *pdev)
  323. {
  324. struct gr3d *gr3d = platform_get_drvdata(pdev);
  325. int err;
  326. err = host1x_client_unregister(&gr3d->client.base);
  327. if (err < 0) {
  328. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  329. err);
  330. return err;
  331. }
  332. if (gr3d->clk_secondary) {
  333. tegra_powergate_power_off(TEGRA_POWERGATE_3D1);
  334. clk_disable_unprepare(gr3d->clk_secondary);
  335. }
  336. tegra_powergate_power_off(TEGRA_POWERGATE_3D);
  337. clk_disable_unprepare(gr3d->clk);
  338. return 0;
  339. }
  340. struct platform_driver tegra_gr3d_driver = {
  341. .driver = {
  342. .name = "tegra-gr3d",
  343. .of_match_table = tegra_gr3d_match,
  344. },
  345. .probe = gr3d_probe,
  346. .remove = gr3d_remove,
  347. };