gr2d.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * Copyright (c) 2012-2013, NVIDIA Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/iommu.h>
  10. #include <linux/of_device.h>
  11. #include "drm.h"
  12. #include "gem.h"
  13. #include "gr2d.h"
  14. struct gr2d_soc {
  15. unsigned int version;
  16. };
  17. struct gr2d {
  18. struct iommu_group *group;
  19. struct tegra_drm_client client;
  20. struct host1x_channel *channel;
  21. struct clk *clk;
  22. const struct gr2d_soc *soc;
  23. DECLARE_BITMAP(addr_regs, GR2D_NUM_REGS);
  24. };
  25. static inline struct gr2d *to_gr2d(struct tegra_drm_client *client)
  26. {
  27. return container_of(client, struct gr2d, client);
  28. }
  29. static int gr2d_init(struct host1x_client *client)
  30. {
  31. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  32. struct drm_device *dev = dev_get_drvdata(client->parent);
  33. unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
  34. struct gr2d *gr2d = to_gr2d(drm);
  35. int err;
  36. gr2d->channel = host1x_channel_request(client->dev);
  37. if (!gr2d->channel)
  38. return -ENOMEM;
  39. client->syncpts[0] = host1x_syncpt_request(client, flags);
  40. if (!client->syncpts[0]) {
  41. err = -ENOMEM;
  42. dev_err(client->dev, "failed to request syncpoint: %d\n", err);
  43. goto put;
  44. }
  45. gr2d->group = host1x_client_iommu_attach(client, false);
  46. if (IS_ERR(gr2d->group)) {
  47. err = PTR_ERR(gr2d->group);
  48. dev_err(client->dev, "failed to attach to domain: %d\n", err);
  49. goto free;
  50. }
  51. err = tegra_drm_register_client(dev->dev_private, drm);
  52. if (err < 0) {
  53. dev_err(client->dev, "failed to register client: %d\n", err);
  54. goto detach;
  55. }
  56. return 0;
  57. detach:
  58. host1x_client_iommu_detach(client, gr2d->group);
  59. free:
  60. host1x_syncpt_free(client->syncpts[0]);
  61. put:
  62. host1x_channel_put(gr2d->channel);
  63. return err;
  64. }
  65. static int gr2d_exit(struct host1x_client *client)
  66. {
  67. struct tegra_drm_client *drm = host1x_to_drm_client(client);
  68. struct drm_device *dev = dev_get_drvdata(client->parent);
  69. struct tegra_drm *tegra = dev->dev_private;
  70. struct gr2d *gr2d = to_gr2d(drm);
  71. int err;
  72. err = tegra_drm_unregister_client(tegra, drm);
  73. if (err < 0)
  74. return err;
  75. host1x_client_iommu_detach(client, gr2d->group);
  76. host1x_syncpt_free(client->syncpts[0]);
  77. host1x_channel_put(gr2d->channel);
  78. return 0;
  79. }
  80. static const struct host1x_client_ops gr2d_client_ops = {
  81. .init = gr2d_init,
  82. .exit = gr2d_exit,
  83. };
  84. static int gr2d_open_channel(struct tegra_drm_client *client,
  85. struct tegra_drm_context *context)
  86. {
  87. struct gr2d *gr2d = to_gr2d(client);
  88. context->channel = host1x_channel_get(gr2d->channel);
  89. if (!context->channel)
  90. return -ENOMEM;
  91. return 0;
  92. }
  93. static void gr2d_close_channel(struct tegra_drm_context *context)
  94. {
  95. host1x_channel_put(context->channel);
  96. }
  97. static int gr2d_is_addr_reg(struct device *dev, u32 class, u32 offset)
  98. {
  99. struct gr2d *gr2d = dev_get_drvdata(dev);
  100. switch (class) {
  101. case HOST1X_CLASS_HOST1X:
  102. if (offset == 0x2b)
  103. return 1;
  104. break;
  105. case HOST1X_CLASS_GR2D:
  106. case HOST1X_CLASS_GR2D_SB:
  107. if (offset >= GR2D_NUM_REGS)
  108. break;
  109. if (test_bit(offset, gr2d->addr_regs))
  110. return 1;
  111. break;
  112. }
  113. return 0;
  114. }
  115. static int gr2d_is_valid_class(u32 class)
  116. {
  117. return (class == HOST1X_CLASS_GR2D ||
  118. class == HOST1X_CLASS_GR2D_SB);
  119. }
  120. static const struct tegra_drm_client_ops gr2d_ops = {
  121. .open_channel = gr2d_open_channel,
  122. .close_channel = gr2d_close_channel,
  123. .is_addr_reg = gr2d_is_addr_reg,
  124. .is_valid_class = gr2d_is_valid_class,
  125. .submit = tegra_drm_submit,
  126. };
  127. static const struct gr2d_soc tegra20_gr2d_soc = {
  128. .version = 0x20,
  129. };
  130. static const struct gr2d_soc tegra30_gr2d_soc = {
  131. .version = 0x30,
  132. };
  133. static const struct of_device_id gr2d_match[] = {
  134. { .compatible = "nvidia,tegra30-gr2d", .data = &tegra20_gr2d_soc },
  135. { .compatible = "nvidia,tegra20-gr2d", .data = &tegra30_gr2d_soc },
  136. { },
  137. };
  138. MODULE_DEVICE_TABLE(of, gr2d_match);
  139. static const u32 gr2d_addr_regs[] = {
  140. GR2D_UA_BASE_ADDR,
  141. GR2D_VA_BASE_ADDR,
  142. GR2D_PAT_BASE_ADDR,
  143. GR2D_DSTA_BASE_ADDR,
  144. GR2D_DSTB_BASE_ADDR,
  145. GR2D_DSTC_BASE_ADDR,
  146. GR2D_SRCA_BASE_ADDR,
  147. GR2D_SRCB_BASE_ADDR,
  148. GR2D_SRC_BASE_ADDR_SB,
  149. GR2D_DSTA_BASE_ADDR_SB,
  150. GR2D_DSTB_BASE_ADDR_SB,
  151. GR2D_UA_BASE_ADDR_SB,
  152. GR2D_VA_BASE_ADDR_SB,
  153. };
  154. static int gr2d_probe(struct platform_device *pdev)
  155. {
  156. struct device *dev = &pdev->dev;
  157. struct host1x_syncpt **syncpts;
  158. struct gr2d *gr2d;
  159. unsigned int i;
  160. int err;
  161. gr2d = devm_kzalloc(dev, sizeof(*gr2d), GFP_KERNEL);
  162. if (!gr2d)
  163. return -ENOMEM;
  164. gr2d->soc = of_device_get_match_data(dev);
  165. syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL);
  166. if (!syncpts)
  167. return -ENOMEM;
  168. gr2d->clk = devm_clk_get(dev, NULL);
  169. if (IS_ERR(gr2d->clk)) {
  170. dev_err(dev, "cannot get clock\n");
  171. return PTR_ERR(gr2d->clk);
  172. }
  173. err = clk_prepare_enable(gr2d->clk);
  174. if (err) {
  175. dev_err(dev, "cannot turn on clock\n");
  176. return err;
  177. }
  178. INIT_LIST_HEAD(&gr2d->client.base.list);
  179. gr2d->client.base.ops = &gr2d_client_ops;
  180. gr2d->client.base.dev = dev;
  181. gr2d->client.base.class = HOST1X_CLASS_GR2D;
  182. gr2d->client.base.syncpts = syncpts;
  183. gr2d->client.base.num_syncpts = 1;
  184. INIT_LIST_HEAD(&gr2d->client.list);
  185. gr2d->client.version = gr2d->soc->version;
  186. gr2d->client.ops = &gr2d_ops;
  187. err = host1x_client_register(&gr2d->client.base);
  188. if (err < 0) {
  189. dev_err(dev, "failed to register host1x client: %d\n", err);
  190. clk_disable_unprepare(gr2d->clk);
  191. return err;
  192. }
  193. /* initialize address register map */
  194. for (i = 0; i < ARRAY_SIZE(gr2d_addr_regs); i++)
  195. set_bit(gr2d_addr_regs[i], gr2d->addr_regs);
  196. platform_set_drvdata(pdev, gr2d);
  197. return 0;
  198. }
  199. static int gr2d_remove(struct platform_device *pdev)
  200. {
  201. struct gr2d *gr2d = platform_get_drvdata(pdev);
  202. int err;
  203. err = host1x_client_unregister(&gr2d->client.base);
  204. if (err < 0) {
  205. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  206. err);
  207. return err;
  208. }
  209. clk_disable_unprepare(gr2d->clk);
  210. return 0;
  211. }
  212. struct platform_driver tegra_gr2d_driver = {
  213. .driver = {
  214. .name = "tegra-gr2d",
  215. .of_match_table = gr2d_match,
  216. },
  217. .probe = gr2d_probe,
  218. .remove = gr2d_remove,
  219. };