dpaux.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pinctrl/pinconf-generic.h>
  15. #include <linux/pinctrl/pinctrl.h>
  16. #include <linux/pinctrl/pinmux.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/reset.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/workqueue.h>
  22. #include <drm/drm_dp_helper.h>
  23. #include <drm/drm_panel.h>
  24. #include "dpaux.h"
  25. #include "drm.h"
  26. #include "trace.h"
  27. static DEFINE_MUTEX(dpaux_lock);
  28. static LIST_HEAD(dpaux_list);
  29. struct tegra_dpaux {
  30. struct drm_dp_aux aux;
  31. struct device *dev;
  32. void __iomem *regs;
  33. int irq;
  34. struct tegra_output *output;
  35. struct reset_control *rst;
  36. struct clk *clk_parent;
  37. struct clk *clk;
  38. struct regulator *vdd;
  39. struct completion complete;
  40. struct work_struct work;
  41. struct list_head list;
  42. #ifdef CONFIG_GENERIC_PINCONF
  43. struct pinctrl_dev *pinctrl;
  44. struct pinctrl_desc desc;
  45. #endif
  46. };
  47. static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
  48. {
  49. return container_of(aux, struct tegra_dpaux, aux);
  50. }
  51. static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
  52. {
  53. return container_of(work, struct tegra_dpaux, work);
  54. }
  55. static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
  56. unsigned int offset)
  57. {
  58. u32 value = readl(dpaux->regs + (offset << 2));
  59. trace_dpaux_readl(dpaux->dev, offset, value);
  60. return value;
  61. }
  62. static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
  63. u32 value, unsigned int offset)
  64. {
  65. trace_dpaux_writel(dpaux->dev, offset, value);
  66. writel(value, dpaux->regs + (offset << 2));
  67. }
  68. static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
  69. size_t size)
  70. {
  71. size_t i, j;
  72. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  73. size_t num = min_t(size_t, size - i * 4, 4);
  74. u32 value = 0;
  75. for (j = 0; j < num; j++)
  76. value |= buffer[i * 4 + j] << (j * 8);
  77. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
  78. }
  79. }
  80. static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
  81. size_t size)
  82. {
  83. size_t i, j;
  84. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  85. size_t num = min_t(size_t, size - i * 4, 4);
  86. u32 value;
  87. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
  88. for (j = 0; j < num; j++)
  89. buffer[i * 4 + j] = value >> (j * 8);
  90. }
  91. }
  92. static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
  93. struct drm_dp_aux_msg *msg)
  94. {
  95. unsigned long timeout = msecs_to_jiffies(250);
  96. struct tegra_dpaux *dpaux = to_dpaux(aux);
  97. unsigned long status;
  98. ssize_t ret = 0;
  99. u32 value;
  100. /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
  101. if (msg->size > 16)
  102. return -EINVAL;
  103. /*
  104. * Allow zero-sized messages only for I2C, in which case they specify
  105. * address-only transactions.
  106. */
  107. if (msg->size < 1) {
  108. switch (msg->request & ~DP_AUX_I2C_MOT) {
  109. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  110. case DP_AUX_I2C_WRITE:
  111. case DP_AUX_I2C_READ:
  112. value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
  113. break;
  114. default:
  115. return -EINVAL;
  116. }
  117. } else {
  118. /* For non-zero-sized messages, set the CMDLEN field. */
  119. value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
  120. }
  121. switch (msg->request & ~DP_AUX_I2C_MOT) {
  122. case DP_AUX_I2C_WRITE:
  123. if (msg->request & DP_AUX_I2C_MOT)
  124. value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
  125. else
  126. value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
  127. break;
  128. case DP_AUX_I2C_READ:
  129. if (msg->request & DP_AUX_I2C_MOT)
  130. value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
  131. else
  132. value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
  133. break;
  134. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  135. if (msg->request & DP_AUX_I2C_MOT)
  136. value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
  137. else
  138. value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
  139. break;
  140. case DP_AUX_NATIVE_WRITE:
  141. value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
  142. break;
  143. case DP_AUX_NATIVE_READ:
  144. value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
  145. break;
  146. default:
  147. return -EINVAL;
  148. }
  149. tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
  150. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  151. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  152. tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
  153. ret = msg->size;
  154. }
  155. /* start transaction */
  156. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
  157. value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
  158. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  159. status = wait_for_completion_timeout(&dpaux->complete, timeout);
  160. if (!status)
  161. return -ETIMEDOUT;
  162. /* read status and clear errors */
  163. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  164. tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
  165. if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
  166. return -ETIMEDOUT;
  167. if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
  168. (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
  169. (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
  170. return -EIO;
  171. switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
  172. case 0x00:
  173. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  174. break;
  175. case 0x01:
  176. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  177. break;
  178. case 0x02:
  179. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  180. break;
  181. case 0x04:
  182. msg->reply = DP_AUX_I2C_REPLY_NACK;
  183. break;
  184. case 0x08:
  185. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  186. break;
  187. }
  188. if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
  189. if (msg->request & DP_AUX_I2C_READ) {
  190. size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
  191. if (WARN_ON(count != msg->size))
  192. count = min_t(size_t, count, msg->size);
  193. tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
  194. ret = count;
  195. }
  196. }
  197. return ret;
  198. }
  199. static void tegra_dpaux_hotplug(struct work_struct *work)
  200. {
  201. struct tegra_dpaux *dpaux = work_to_dpaux(work);
  202. if (dpaux->output)
  203. drm_helper_hpd_irq_event(dpaux->output->connector.dev);
  204. }
  205. static irqreturn_t tegra_dpaux_irq(int irq, void *data)
  206. {
  207. struct tegra_dpaux *dpaux = data;
  208. irqreturn_t ret = IRQ_HANDLED;
  209. u32 value;
  210. /* clear interrupts */
  211. value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
  212. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  213. if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
  214. schedule_work(&dpaux->work);
  215. if (value & DPAUX_INTR_IRQ_EVENT) {
  216. /* TODO: handle this */
  217. }
  218. if (value & DPAUX_INTR_AUX_DONE)
  219. complete(&dpaux->complete);
  220. return ret;
  221. }
  222. enum tegra_dpaux_functions {
  223. DPAUX_PADCTL_FUNC_AUX,
  224. DPAUX_PADCTL_FUNC_I2C,
  225. DPAUX_PADCTL_FUNC_OFF,
  226. };
  227. static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux)
  228. {
  229. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  230. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  231. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  232. }
  233. static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux)
  234. {
  235. u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  236. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  237. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  238. }
  239. static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function)
  240. {
  241. u32 value;
  242. switch (function) {
  243. case DPAUX_PADCTL_FUNC_AUX:
  244. value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  245. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  246. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  247. DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
  248. DPAUX_HYBRID_PADCTL_MODE_AUX;
  249. break;
  250. case DPAUX_PADCTL_FUNC_I2C:
  251. value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
  252. DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
  253. DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  254. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  255. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  256. DPAUX_HYBRID_PADCTL_MODE_I2C;
  257. break;
  258. case DPAUX_PADCTL_FUNC_OFF:
  259. tegra_dpaux_pad_power_down(dpaux);
  260. return 0;
  261. default:
  262. return -ENOTSUPP;
  263. }
  264. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  265. tegra_dpaux_pad_power_up(dpaux);
  266. return 0;
  267. }
  268. #ifdef CONFIG_GENERIC_PINCONF
  269. static const struct pinctrl_pin_desc tegra_dpaux_pins[] = {
  270. PINCTRL_PIN(0, "DP_AUX_CHx_P"),
  271. PINCTRL_PIN(1, "DP_AUX_CHx_N"),
  272. };
  273. static const unsigned tegra_dpaux_pin_numbers[] = { 0, 1 };
  274. static const char * const tegra_dpaux_groups[] = {
  275. "dpaux-io",
  276. };
  277. static const char * const tegra_dpaux_functions[] = {
  278. "aux",
  279. "i2c",
  280. "off",
  281. };
  282. static int tegra_dpaux_get_groups_count(struct pinctrl_dev *pinctrl)
  283. {
  284. return ARRAY_SIZE(tegra_dpaux_groups);
  285. }
  286. static const char *tegra_dpaux_get_group_name(struct pinctrl_dev *pinctrl,
  287. unsigned int group)
  288. {
  289. return tegra_dpaux_groups[group];
  290. }
  291. static int tegra_dpaux_get_group_pins(struct pinctrl_dev *pinctrl,
  292. unsigned group, const unsigned **pins,
  293. unsigned *num_pins)
  294. {
  295. *pins = tegra_dpaux_pin_numbers;
  296. *num_pins = ARRAY_SIZE(tegra_dpaux_pin_numbers);
  297. return 0;
  298. }
  299. static const struct pinctrl_ops tegra_dpaux_pinctrl_ops = {
  300. .get_groups_count = tegra_dpaux_get_groups_count,
  301. .get_group_name = tegra_dpaux_get_group_name,
  302. .get_group_pins = tegra_dpaux_get_group_pins,
  303. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  304. .dt_free_map = pinconf_generic_dt_free_map,
  305. };
  306. static int tegra_dpaux_get_functions_count(struct pinctrl_dev *pinctrl)
  307. {
  308. return ARRAY_SIZE(tegra_dpaux_functions);
  309. }
  310. static const char *tegra_dpaux_get_function_name(struct pinctrl_dev *pinctrl,
  311. unsigned int function)
  312. {
  313. return tegra_dpaux_functions[function];
  314. }
  315. static int tegra_dpaux_get_function_groups(struct pinctrl_dev *pinctrl,
  316. unsigned int function,
  317. const char * const **groups,
  318. unsigned * const num_groups)
  319. {
  320. *num_groups = ARRAY_SIZE(tegra_dpaux_groups);
  321. *groups = tegra_dpaux_groups;
  322. return 0;
  323. }
  324. static int tegra_dpaux_set_mux(struct pinctrl_dev *pinctrl,
  325. unsigned int function, unsigned int group)
  326. {
  327. struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl);
  328. return tegra_dpaux_pad_config(dpaux, function);
  329. }
  330. static const struct pinmux_ops tegra_dpaux_pinmux_ops = {
  331. .get_functions_count = tegra_dpaux_get_functions_count,
  332. .get_function_name = tegra_dpaux_get_function_name,
  333. .get_function_groups = tegra_dpaux_get_function_groups,
  334. .set_mux = tegra_dpaux_set_mux,
  335. };
  336. #endif
  337. static int tegra_dpaux_probe(struct platform_device *pdev)
  338. {
  339. struct tegra_dpaux *dpaux;
  340. struct resource *regs;
  341. u32 value;
  342. int err;
  343. dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
  344. if (!dpaux)
  345. return -ENOMEM;
  346. INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
  347. init_completion(&dpaux->complete);
  348. INIT_LIST_HEAD(&dpaux->list);
  349. dpaux->dev = &pdev->dev;
  350. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  351. dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
  352. if (IS_ERR(dpaux->regs))
  353. return PTR_ERR(dpaux->regs);
  354. dpaux->irq = platform_get_irq(pdev, 0);
  355. if (dpaux->irq < 0) {
  356. dev_err(&pdev->dev, "failed to get IRQ\n");
  357. return -ENXIO;
  358. }
  359. if (!pdev->dev.pm_domain) {
  360. dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
  361. if (IS_ERR(dpaux->rst)) {
  362. dev_err(&pdev->dev,
  363. "failed to get reset control: %ld\n",
  364. PTR_ERR(dpaux->rst));
  365. return PTR_ERR(dpaux->rst);
  366. }
  367. }
  368. dpaux->clk = devm_clk_get(&pdev->dev, NULL);
  369. if (IS_ERR(dpaux->clk)) {
  370. dev_err(&pdev->dev, "failed to get module clock: %ld\n",
  371. PTR_ERR(dpaux->clk));
  372. return PTR_ERR(dpaux->clk);
  373. }
  374. dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
  375. if (IS_ERR(dpaux->clk_parent)) {
  376. dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
  377. PTR_ERR(dpaux->clk_parent));
  378. return PTR_ERR(dpaux->clk_parent);
  379. }
  380. err = clk_set_rate(dpaux->clk_parent, 270000000);
  381. if (err < 0) {
  382. dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
  383. err);
  384. return err;
  385. }
  386. dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
  387. if (IS_ERR(dpaux->vdd)) {
  388. dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
  389. PTR_ERR(dpaux->vdd));
  390. return PTR_ERR(dpaux->vdd);
  391. }
  392. platform_set_drvdata(pdev, dpaux);
  393. pm_runtime_enable(&pdev->dev);
  394. pm_runtime_get_sync(&pdev->dev);
  395. err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
  396. dev_name(dpaux->dev), dpaux);
  397. if (err < 0) {
  398. dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
  399. dpaux->irq, err);
  400. return err;
  401. }
  402. disable_irq(dpaux->irq);
  403. dpaux->aux.transfer = tegra_dpaux_transfer;
  404. dpaux->aux.dev = &pdev->dev;
  405. err = drm_dp_aux_register(&dpaux->aux);
  406. if (err < 0)
  407. return err;
  408. /*
  409. * Assume that by default the DPAUX/I2C pads will be used for HDMI,
  410. * so power them up and configure them in I2C mode.
  411. *
  412. * The DPAUX code paths reconfigure the pads in AUX mode, but there
  413. * is no possibility to perform the I2C mode configuration in the
  414. * HDMI path.
  415. */
  416. err = tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_I2C);
  417. if (err < 0)
  418. return err;
  419. #ifdef CONFIG_GENERIC_PINCONF
  420. dpaux->desc.name = dev_name(&pdev->dev);
  421. dpaux->desc.pins = tegra_dpaux_pins;
  422. dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins);
  423. dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops;
  424. dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops;
  425. dpaux->desc.owner = THIS_MODULE;
  426. dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux);
  427. if (IS_ERR(dpaux->pinctrl)) {
  428. dev_err(&pdev->dev, "failed to register pincontrol\n");
  429. return PTR_ERR(dpaux->pinctrl);
  430. }
  431. #endif
  432. /* enable and clear all interrupts */
  433. value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
  434. DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
  435. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
  436. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  437. mutex_lock(&dpaux_lock);
  438. list_add_tail(&dpaux->list, &dpaux_list);
  439. mutex_unlock(&dpaux_lock);
  440. return 0;
  441. }
  442. static int tegra_dpaux_remove(struct platform_device *pdev)
  443. {
  444. struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
  445. cancel_work_sync(&dpaux->work);
  446. /* make sure pads are powered down when not in use */
  447. tegra_dpaux_pad_power_down(dpaux);
  448. pm_runtime_put(&pdev->dev);
  449. pm_runtime_disable(&pdev->dev);
  450. drm_dp_aux_unregister(&dpaux->aux);
  451. mutex_lock(&dpaux_lock);
  452. list_del(&dpaux->list);
  453. mutex_unlock(&dpaux_lock);
  454. return 0;
  455. }
  456. #ifdef CONFIG_PM
  457. static int tegra_dpaux_suspend(struct device *dev)
  458. {
  459. struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
  460. int err = 0;
  461. if (dpaux->rst) {
  462. err = reset_control_assert(dpaux->rst);
  463. if (err < 0) {
  464. dev_err(dev, "failed to assert reset: %d\n", err);
  465. return err;
  466. }
  467. }
  468. usleep_range(1000, 2000);
  469. clk_disable_unprepare(dpaux->clk_parent);
  470. clk_disable_unprepare(dpaux->clk);
  471. return err;
  472. }
  473. static int tegra_dpaux_resume(struct device *dev)
  474. {
  475. struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
  476. int err;
  477. err = clk_prepare_enable(dpaux->clk);
  478. if (err < 0) {
  479. dev_err(dev, "failed to enable clock: %d\n", err);
  480. return err;
  481. }
  482. err = clk_prepare_enable(dpaux->clk_parent);
  483. if (err < 0) {
  484. dev_err(dev, "failed to enable parent clock: %d\n", err);
  485. goto disable_clk;
  486. }
  487. usleep_range(1000, 2000);
  488. if (dpaux->rst) {
  489. err = reset_control_deassert(dpaux->rst);
  490. if (err < 0) {
  491. dev_err(dev, "failed to deassert reset: %d\n", err);
  492. goto disable_parent;
  493. }
  494. usleep_range(1000, 2000);
  495. }
  496. return 0;
  497. disable_parent:
  498. clk_disable_unprepare(dpaux->clk_parent);
  499. disable_clk:
  500. clk_disable_unprepare(dpaux->clk);
  501. return err;
  502. }
  503. #endif
  504. static const struct dev_pm_ops tegra_dpaux_pm_ops = {
  505. SET_RUNTIME_PM_OPS(tegra_dpaux_suspend, tegra_dpaux_resume, NULL)
  506. };
  507. static const struct of_device_id tegra_dpaux_of_match[] = {
  508. { .compatible = "nvidia,tegra194-dpaux", },
  509. { .compatible = "nvidia,tegra186-dpaux", },
  510. { .compatible = "nvidia,tegra210-dpaux", },
  511. { .compatible = "nvidia,tegra124-dpaux", },
  512. { },
  513. };
  514. MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
  515. struct platform_driver tegra_dpaux_driver = {
  516. .driver = {
  517. .name = "tegra-dpaux",
  518. .of_match_table = tegra_dpaux_of_match,
  519. .pm = &tegra_dpaux_pm_ops,
  520. },
  521. .probe = tegra_dpaux_probe,
  522. .remove = tegra_dpaux_remove,
  523. };
  524. struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
  525. {
  526. struct tegra_dpaux *dpaux;
  527. mutex_lock(&dpaux_lock);
  528. list_for_each_entry(dpaux, &dpaux_list, list)
  529. if (np == dpaux->dev->of_node) {
  530. mutex_unlock(&dpaux_lock);
  531. return &dpaux->aux;
  532. }
  533. mutex_unlock(&dpaux_lock);
  534. return NULL;
  535. }
  536. int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
  537. {
  538. struct tegra_dpaux *dpaux = to_dpaux(aux);
  539. unsigned long timeout;
  540. int err;
  541. output->connector.polled = DRM_CONNECTOR_POLL_HPD;
  542. dpaux->output = output;
  543. err = regulator_enable(dpaux->vdd);
  544. if (err < 0)
  545. return err;
  546. timeout = jiffies + msecs_to_jiffies(250);
  547. while (time_before(jiffies, timeout)) {
  548. enum drm_connector_status status;
  549. status = drm_dp_aux_detect(aux);
  550. if (status == connector_status_connected) {
  551. enable_irq(dpaux->irq);
  552. return 0;
  553. }
  554. usleep_range(1000, 2000);
  555. }
  556. return -ETIMEDOUT;
  557. }
  558. int drm_dp_aux_detach(struct drm_dp_aux *aux)
  559. {
  560. struct tegra_dpaux *dpaux = to_dpaux(aux);
  561. unsigned long timeout;
  562. int err;
  563. disable_irq(dpaux->irq);
  564. err = regulator_disable(dpaux->vdd);
  565. if (err < 0)
  566. return err;
  567. timeout = jiffies + msecs_to_jiffies(250);
  568. while (time_before(jiffies, timeout)) {
  569. enum drm_connector_status status;
  570. status = drm_dp_aux_detect(aux);
  571. if (status == connector_status_disconnected) {
  572. dpaux->output = NULL;
  573. return 0;
  574. }
  575. usleep_range(1000, 2000);
  576. }
  577. return -ETIMEDOUT;
  578. }
  579. enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
  580. {
  581. struct tegra_dpaux *dpaux = to_dpaux(aux);
  582. u32 value;
  583. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  584. if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
  585. return connector_status_connected;
  586. return connector_status_disconnected;
  587. }
  588. int drm_dp_aux_enable(struct drm_dp_aux *aux)
  589. {
  590. struct tegra_dpaux *dpaux = to_dpaux(aux);
  591. return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX);
  592. }
  593. int drm_dp_aux_disable(struct drm_dp_aux *aux)
  594. {
  595. struct tegra_dpaux *dpaux = to_dpaux(aux);
  596. tegra_dpaux_pad_power_down(dpaux);
  597. return 0;
  598. }
  599. int drm_dp_aux_prepare(struct drm_dp_aux *aux, u8 encoding)
  600. {
  601. int err;
  602. err = drm_dp_dpcd_writeb(aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
  603. encoding);
  604. if (err < 0)
  605. return err;
  606. return 0;
  607. }
  608. int drm_dp_aux_train(struct drm_dp_aux *aux, struct drm_dp_link *link,
  609. u8 pattern)
  610. {
  611. u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
  612. u8 status[DP_LINK_STATUS_SIZE], values[4];
  613. unsigned int i;
  614. int err;
  615. err = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, pattern);
  616. if (err < 0)
  617. return err;
  618. if (tp == DP_TRAINING_PATTERN_DISABLE)
  619. return 0;
  620. for (i = 0; i < link->num_lanes; i++)
  621. values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
  622. DP_TRAIN_PRE_EMPH_LEVEL_0 |
  623. DP_TRAIN_MAX_SWING_REACHED |
  624. DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
  625. err = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, values,
  626. link->num_lanes);
  627. if (err < 0)
  628. return err;
  629. usleep_range(500, 1000);
  630. err = drm_dp_dpcd_read_link_status(aux, status);
  631. if (err < 0)
  632. return err;
  633. switch (tp) {
  634. case DP_TRAINING_PATTERN_1:
  635. if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
  636. return -EAGAIN;
  637. break;
  638. case DP_TRAINING_PATTERN_2:
  639. if (!drm_dp_channel_eq_ok(status, link->num_lanes))
  640. return -EAGAIN;
  641. break;
  642. default:
  643. dev_err(aux->dev, "unsupported training pattern %u\n", tp);
  644. return -EINVAL;
  645. }
  646. err = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, 0);
  647. if (err < 0)
  648. return err;
  649. return 0;
  650. }