ltdc.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics SA 2017
  4. *
  5. * Authors: Philippe Cornu <philippe.cornu@st.com>
  6. * Yannick Fertre <yannick.fertre@st.com>
  7. * Fabien Dessenne <fabien.dessenne@st.com>
  8. * Mickael Reulier <mickael.reulier@st.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/component.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_graph.h>
  14. #include <linux/reset.h>
  15. #include <drm/drm_atomic.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_bridge.h>
  22. #include <drm/drm_plane_helper.h>
  23. #include <video/videomode.h>
  24. #include "ltdc.h"
  25. #define NB_CRTC 1
  26. #define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
  27. #define MAX_IRQ 4
  28. #define MAX_ENDPOINTS 2
  29. #define HWVER_10200 0x010200
  30. #define HWVER_10300 0x010300
  31. #define HWVER_20101 0x020101
  32. /*
  33. * The address of some registers depends on the HW version: such registers have
  34. * an extra offset specified with reg_ofs.
  35. */
  36. #define REG_OFS_NONE 0
  37. #define REG_OFS_4 4 /* Insertion of "Layer Conf. 2" reg */
  38. #define REG_OFS (ldev->caps.reg_ofs)
  39. #define LAY_OFS 0x80 /* Register Offset between 2 layers */
  40. /* Global register offsets */
  41. #define LTDC_IDR 0x0000 /* IDentification */
  42. #define LTDC_LCR 0x0004 /* Layer Count */
  43. #define LTDC_SSCR 0x0008 /* Synchronization Size Configuration */
  44. #define LTDC_BPCR 0x000C /* Back Porch Configuration */
  45. #define LTDC_AWCR 0x0010 /* Active Width Configuration */
  46. #define LTDC_TWCR 0x0014 /* Total Width Configuration */
  47. #define LTDC_GCR 0x0018 /* Global Control */
  48. #define LTDC_GC1R 0x001C /* Global Configuration 1 */
  49. #define LTDC_GC2R 0x0020 /* Global Configuration 2 */
  50. #define LTDC_SRCR 0x0024 /* Shadow Reload Configuration */
  51. #define LTDC_GACR 0x0028 /* GAmma Correction */
  52. #define LTDC_BCCR 0x002C /* Background Color Configuration */
  53. #define LTDC_IER 0x0034 /* Interrupt Enable */
  54. #define LTDC_ISR 0x0038 /* Interrupt Status */
  55. #define LTDC_ICR 0x003C /* Interrupt Clear */
  56. #define LTDC_LIPCR 0x0040 /* Line Interrupt Position Conf. */
  57. #define LTDC_CPSR 0x0044 /* Current Position Status */
  58. #define LTDC_CDSR 0x0048 /* Current Display Status */
  59. /* Layer register offsets */
  60. #define LTDC_L1LC1R (0x80) /* L1 Layer Configuration 1 */
  61. #define LTDC_L1LC2R (0x84) /* L1 Layer Configuration 2 */
  62. #define LTDC_L1CR (0x84 + REG_OFS)/* L1 Control */
  63. #define LTDC_L1WHPCR (0x88 + REG_OFS)/* L1 Window Hor Position Config */
  64. #define LTDC_L1WVPCR (0x8C + REG_OFS)/* L1 Window Vert Position Config */
  65. #define LTDC_L1CKCR (0x90 + REG_OFS)/* L1 Color Keying Configuration */
  66. #define LTDC_L1PFCR (0x94 + REG_OFS)/* L1 Pixel Format Configuration */
  67. #define LTDC_L1CACR (0x98 + REG_OFS)/* L1 Constant Alpha Config */
  68. #define LTDC_L1DCCR (0x9C + REG_OFS)/* L1 Default Color Configuration */
  69. #define LTDC_L1BFCR (0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
  70. #define LTDC_L1FBBCR (0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
  71. #define LTDC_L1AFBCR (0xA8 + REG_OFS)/* L1 AuxFB Control */
  72. #define LTDC_L1CFBAR (0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
  73. #define LTDC_L1CFBLR (0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
  74. #define LTDC_L1CFBLNR (0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
  75. #define LTDC_L1AFBAR (0xB8 + REG_OFS)/* L1 AuxFB Address */
  76. #define LTDC_L1AFBLR (0xBC + REG_OFS)/* L1 AuxFB Length */
  77. #define LTDC_L1AFBLNR (0xC0 + REG_OFS)/* L1 AuxFB Line Number */
  78. #define LTDC_L1CLUTWR (0xC4 + REG_OFS)/* L1 CLUT Write */
  79. #define LTDC_L1YS1R (0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
  80. #define LTDC_L1YS2R (0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
  81. /* Bit definitions */
  82. #define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */
  83. #define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */
  84. #define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */
  85. #define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */
  86. #define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */
  87. #define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */
  88. #define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */
  89. #define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */
  90. #define GCR_LTDCEN BIT(0) /* LTDC ENable */
  91. #define GCR_DEN BIT(16) /* Dither ENable */
  92. #define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */
  93. #define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */
  94. #define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */
  95. #define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */
  96. #define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */
  97. #define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */
  98. #define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */
  99. #define GC1R_PBEN BIT(12) /* Precise Blending ENable */
  100. #define GC1R_DT GENMASK(15, 14) /* Dithering Technique */
  101. #define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */
  102. #define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */
  103. #define GC1R_BCP BIT(22) /* Background Colour Programmable */
  104. #define GC1R_BBEN BIT(23) /* Background Blending ENabled */
  105. #define GC1R_LNIP BIT(24) /* Line Number IRQ Position */
  106. #define GC1R_TP BIT(25) /* Timing Programmable */
  107. #define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */
  108. #define GC1R_SPP BIT(27) /* Sync Polarity Programmable */
  109. #define GC1R_DWP BIT(28) /* Dither Width Programmable */
  110. #define GC1R_STREN BIT(29) /* STatus Registers ENabled */
  111. #define GC1R_BMEN BIT(31) /* Blind Mode ENabled */
  112. #define GC2R_EDCA BIT(0) /* External Display Control Ability */
  113. #define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */
  114. #define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */
  115. #define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */
  116. #define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */
  117. #define GC2R_EDCEN BIT(7) /* External Display Control ENabled */
  118. #define SRCR_IMR BIT(0) /* IMmediate Reload */
  119. #define SRCR_VBR BIT(1) /* Vertical Blanking Reload */
  120. #define BCCR_BCBLACK 0x00 /* Background Color BLACK */
  121. #define BCCR_BCBLUE GENMASK(7, 0) /* Background Color BLUE */
  122. #define BCCR_BCGREEN GENMASK(15, 8) /* Background Color GREEN */
  123. #define BCCR_BCRED GENMASK(23, 16) /* Background Color RED */
  124. #define BCCR_BCWHITE GENMASK(23, 0) /* Background Color WHITE */
  125. #define IER_LIE BIT(0) /* Line Interrupt Enable */
  126. #define IER_FUIE BIT(1) /* Fifo Underrun Interrupt Enable */
  127. #define IER_TERRIE BIT(2) /* Transfer ERRor Interrupt Enable */
  128. #define IER_RRIE BIT(3) /* Register Reload Interrupt enable */
  129. #define ISR_LIF BIT(0) /* Line Interrupt Flag */
  130. #define ISR_FUIF BIT(1) /* Fifo Underrun Interrupt Flag */
  131. #define ISR_TERRIF BIT(2) /* Transfer ERRor Interrupt Flag */
  132. #define ISR_RRIF BIT(3) /* Register Reload Interrupt Flag */
  133. #define LXCR_LEN BIT(0) /* Layer ENable */
  134. #define LXCR_COLKEN BIT(1) /* Color Keying Enable */
  135. #define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */
  136. #define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */
  137. #define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */
  138. #define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */
  139. #define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */
  140. #define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */
  141. #define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */
  142. #define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */
  143. #define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */
  144. #define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */
  145. #define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */
  146. #define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */
  147. #define CLUT_SIZE 256
  148. #define CONSTA_MAX 0xFF /* CONSTant Alpha MAX= 1.0 */
  149. #define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */
  150. #define BF1_CA 0x400 /* Constant Alpha */
  151. #define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */
  152. #define BF2_1CA 0x005 /* 1 - Constant Alpha */
  153. #define NB_PF 8 /* Max nb of HW pixel format */
  154. enum ltdc_pix_fmt {
  155. PF_NONE,
  156. /* RGB formats */
  157. PF_ARGB8888, /* ARGB [32 bits] */
  158. PF_RGBA8888, /* RGBA [32 bits] */
  159. PF_RGB888, /* RGB [24 bits] */
  160. PF_RGB565, /* RGB [16 bits] */
  161. PF_ARGB1555, /* ARGB A:1 bit RGB:15 bits [16 bits] */
  162. PF_ARGB4444, /* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
  163. /* Indexed formats */
  164. PF_L8, /* Indexed 8 bits [8 bits] */
  165. PF_AL44, /* Alpha:4 bits + indexed 4 bits [8 bits] */
  166. PF_AL88 /* Alpha:8 bits + indexed 8 bits [16 bits] */
  167. };
  168. /* The index gives the encoding of the pixel format for an HW version */
  169. static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
  170. PF_ARGB8888, /* 0x00 */
  171. PF_RGB888, /* 0x01 */
  172. PF_RGB565, /* 0x02 */
  173. PF_ARGB1555, /* 0x03 */
  174. PF_ARGB4444, /* 0x04 */
  175. PF_L8, /* 0x05 */
  176. PF_AL44, /* 0x06 */
  177. PF_AL88 /* 0x07 */
  178. };
  179. static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
  180. PF_ARGB8888, /* 0x00 */
  181. PF_RGB888, /* 0x01 */
  182. PF_RGB565, /* 0x02 */
  183. PF_RGBA8888, /* 0x03 */
  184. PF_AL44, /* 0x04 */
  185. PF_L8, /* 0x05 */
  186. PF_ARGB1555, /* 0x06 */
  187. PF_ARGB4444 /* 0x07 */
  188. };
  189. static inline u32 reg_read(void __iomem *base, u32 reg)
  190. {
  191. return readl_relaxed(base + reg);
  192. }
  193. static inline void reg_write(void __iomem *base, u32 reg, u32 val)
  194. {
  195. writel_relaxed(val, base + reg);
  196. }
  197. static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
  198. {
  199. reg_write(base, reg, reg_read(base, reg) | mask);
  200. }
  201. static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
  202. {
  203. reg_write(base, reg, reg_read(base, reg) & ~mask);
  204. }
  205. static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
  206. u32 val)
  207. {
  208. reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
  209. }
  210. static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
  211. {
  212. return (struct ltdc_device *)crtc->dev->dev_private;
  213. }
  214. static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
  215. {
  216. return (struct ltdc_device *)plane->dev->dev_private;
  217. }
  218. static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
  219. {
  220. return (struct ltdc_device *)enc->dev->dev_private;
  221. }
  222. static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
  223. {
  224. enum ltdc_pix_fmt pf;
  225. switch (drm_fmt) {
  226. case DRM_FORMAT_ARGB8888:
  227. case DRM_FORMAT_XRGB8888:
  228. pf = PF_ARGB8888;
  229. break;
  230. case DRM_FORMAT_RGBA8888:
  231. case DRM_FORMAT_RGBX8888:
  232. pf = PF_RGBA8888;
  233. break;
  234. case DRM_FORMAT_RGB888:
  235. pf = PF_RGB888;
  236. break;
  237. case DRM_FORMAT_RGB565:
  238. pf = PF_RGB565;
  239. break;
  240. case DRM_FORMAT_ARGB1555:
  241. case DRM_FORMAT_XRGB1555:
  242. pf = PF_ARGB1555;
  243. break;
  244. case DRM_FORMAT_ARGB4444:
  245. case DRM_FORMAT_XRGB4444:
  246. pf = PF_ARGB4444;
  247. break;
  248. case DRM_FORMAT_C8:
  249. pf = PF_L8;
  250. break;
  251. default:
  252. pf = PF_NONE;
  253. break;
  254. /* Note: There are no DRM_FORMAT for AL44 and AL88 */
  255. }
  256. return pf;
  257. }
  258. static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
  259. {
  260. switch (pf) {
  261. case PF_ARGB8888:
  262. return DRM_FORMAT_ARGB8888;
  263. case PF_RGBA8888:
  264. return DRM_FORMAT_RGBA8888;
  265. case PF_RGB888:
  266. return DRM_FORMAT_RGB888;
  267. case PF_RGB565:
  268. return DRM_FORMAT_RGB565;
  269. case PF_ARGB1555:
  270. return DRM_FORMAT_ARGB1555;
  271. case PF_ARGB4444:
  272. return DRM_FORMAT_ARGB4444;
  273. case PF_L8:
  274. return DRM_FORMAT_C8;
  275. case PF_AL44: /* No DRM support */
  276. case PF_AL88: /* No DRM support */
  277. case PF_NONE:
  278. default:
  279. return 0;
  280. }
  281. }
  282. static inline u32 get_pixelformat_without_alpha(u32 drm)
  283. {
  284. switch (drm) {
  285. case DRM_FORMAT_ARGB4444:
  286. return DRM_FORMAT_XRGB4444;
  287. case DRM_FORMAT_RGBA4444:
  288. return DRM_FORMAT_RGBX4444;
  289. case DRM_FORMAT_ARGB1555:
  290. return DRM_FORMAT_XRGB1555;
  291. case DRM_FORMAT_RGBA5551:
  292. return DRM_FORMAT_RGBX5551;
  293. case DRM_FORMAT_ARGB8888:
  294. return DRM_FORMAT_XRGB8888;
  295. case DRM_FORMAT_RGBA8888:
  296. return DRM_FORMAT_RGBX8888;
  297. default:
  298. return 0;
  299. }
  300. }
  301. static irqreturn_t ltdc_irq_thread(int irq, void *arg)
  302. {
  303. struct drm_device *ddev = arg;
  304. struct ltdc_device *ldev = ddev->dev_private;
  305. struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
  306. /* Line IRQ : trigger the vblank event */
  307. if (ldev->irq_status & ISR_LIF)
  308. drm_crtc_handle_vblank(crtc);
  309. /* Save FIFO Underrun & Transfer Error status */
  310. mutex_lock(&ldev->err_lock);
  311. if (ldev->irq_status & ISR_FUIF)
  312. ldev->error_status |= ISR_FUIF;
  313. if (ldev->irq_status & ISR_TERRIF)
  314. ldev->error_status |= ISR_TERRIF;
  315. mutex_unlock(&ldev->err_lock);
  316. return IRQ_HANDLED;
  317. }
  318. static irqreturn_t ltdc_irq(int irq, void *arg)
  319. {
  320. struct drm_device *ddev = arg;
  321. struct ltdc_device *ldev = ddev->dev_private;
  322. /* Read & Clear the interrupt status */
  323. ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
  324. reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
  325. return IRQ_WAKE_THREAD;
  326. }
  327. /*
  328. * DRM_CRTC
  329. */
  330. static void ltdc_crtc_update_clut(struct drm_crtc *crtc)
  331. {
  332. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  333. struct drm_color_lut *lut;
  334. u32 val;
  335. int i;
  336. if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
  337. return;
  338. lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
  339. for (i = 0; i < CLUT_SIZE; i++, lut++) {
  340. val = ((lut->red << 8) & 0xff0000) | (lut->green & 0xff00) |
  341. (lut->blue >> 8) | (i << 24);
  342. reg_write(ldev->regs, LTDC_L1CLUTWR, val);
  343. }
  344. }
  345. static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
  346. struct drm_crtc_state *old_state)
  347. {
  348. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  349. DRM_DEBUG_DRIVER("\n");
  350. /* Sets the background color value */
  351. reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
  352. /* Enable IRQ */
  353. reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  354. /* Immediately commit the planes */
  355. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  356. /* Enable LTDC */
  357. reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  358. drm_crtc_vblank_on(crtc);
  359. }
  360. static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
  361. struct drm_crtc_state *old_state)
  362. {
  363. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  364. DRM_DEBUG_DRIVER("\n");
  365. drm_crtc_vblank_off(crtc);
  366. /* disable LTDC */
  367. reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  368. /* disable IRQ */
  369. reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  370. /* immediately commit disable of layers before switching off LTDC */
  371. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  372. }
  373. #define CLK_TOLERANCE_HZ 50
  374. static enum drm_mode_status
  375. ltdc_crtc_mode_valid(struct drm_crtc *crtc,
  376. const struct drm_display_mode *mode)
  377. {
  378. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  379. int target = mode->clock * 1000;
  380. int target_min = target - CLK_TOLERANCE_HZ;
  381. int target_max = target + CLK_TOLERANCE_HZ;
  382. int result;
  383. result = clk_round_rate(ldev->pixel_clk, target);
  384. DRM_DEBUG_DRIVER("clk rate target %d, available %d\n", target, result);
  385. /* Filter modes according to the max frequency supported by the pads */
  386. if (result > ldev->caps.pad_max_freq_hz)
  387. return MODE_CLOCK_HIGH;
  388. /*
  389. * Accept all "preferred" modes:
  390. * - this is important for panels because panel clock tolerances are
  391. * bigger than hdmi ones and there is no reason to not accept them
  392. * (the fps may vary a little but it is not a problem).
  393. * - the hdmi preferred mode will be accepted too, but userland will
  394. * be able to use others hdmi "valid" modes if necessary.
  395. */
  396. if (mode->type & DRM_MODE_TYPE_PREFERRED)
  397. return MODE_OK;
  398. /*
  399. * Filter modes according to the clock value, particularly useful for
  400. * hdmi modes that require precise pixel clocks.
  401. */
  402. if (result < target_min || result > target_max)
  403. return MODE_CLOCK_RANGE;
  404. return MODE_OK;
  405. }
  406. static bool ltdc_crtc_mode_fixup(struct drm_crtc *crtc,
  407. const struct drm_display_mode *mode,
  408. struct drm_display_mode *adjusted_mode)
  409. {
  410. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  411. int rate = mode->clock * 1000;
  412. /*
  413. * TODO clk_round_rate() does not work yet. When ready, it can
  414. * be used instead of clk_set_rate() then clk_get_rate().
  415. */
  416. clk_disable(ldev->pixel_clk);
  417. if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
  418. DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
  419. return false;
  420. }
  421. clk_enable(ldev->pixel_clk);
  422. adjusted_mode->clock = clk_get_rate(ldev->pixel_clk) / 1000;
  423. return true;
  424. }
  425. static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
  426. {
  427. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  428. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  429. struct videomode vm;
  430. u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
  431. u32 total_width, total_height;
  432. u32 val;
  433. drm_display_mode_to_videomode(mode, &vm);
  434. DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
  435. DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
  436. DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
  437. vm.hfront_porch, vm.hback_porch, vm.hsync_len,
  438. vm.vfront_porch, vm.vback_porch, vm.vsync_len);
  439. /* Convert video timings to ltdc timings */
  440. hsync = vm.hsync_len - 1;
  441. vsync = vm.vsync_len - 1;
  442. accum_hbp = hsync + vm.hback_porch;
  443. accum_vbp = vsync + vm.vback_porch;
  444. accum_act_w = accum_hbp + vm.hactive;
  445. accum_act_h = accum_vbp + vm.vactive;
  446. total_width = accum_act_w + vm.hfront_porch;
  447. total_height = accum_act_h + vm.vfront_porch;
  448. /* Configures the HS, VS, DE and PC polarities. Default Active Low */
  449. val = 0;
  450. if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
  451. val |= GCR_HSPOL;
  452. if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
  453. val |= GCR_VSPOL;
  454. if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
  455. val |= GCR_DEPOL;
  456. if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  457. val |= GCR_PCPOL;
  458. reg_update_bits(ldev->regs, LTDC_GCR,
  459. GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
  460. /* Set Synchronization size */
  461. val = (hsync << 16) | vsync;
  462. reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
  463. /* Set Accumulated Back porch */
  464. val = (accum_hbp << 16) | accum_vbp;
  465. reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
  466. /* Set Accumulated Active Width */
  467. val = (accum_act_w << 16) | accum_act_h;
  468. reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
  469. /* Set total width & height */
  470. val = (total_width << 16) | total_height;
  471. reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
  472. reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
  473. }
  474. static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
  475. struct drm_crtc_state *old_crtc_state)
  476. {
  477. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  478. struct drm_pending_vblank_event *event = crtc->state->event;
  479. DRM_DEBUG_ATOMIC("\n");
  480. ltdc_crtc_update_clut(crtc);
  481. /* Commit shadow registers = update planes at next vblank */
  482. reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
  483. if (event) {
  484. crtc->state->event = NULL;
  485. spin_lock_irq(&crtc->dev->event_lock);
  486. if (drm_crtc_vblank_get(crtc) == 0)
  487. drm_crtc_arm_vblank_event(crtc, event);
  488. else
  489. drm_crtc_send_vblank_event(crtc, event);
  490. spin_unlock_irq(&crtc->dev->event_lock);
  491. }
  492. }
  493. static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
  494. .mode_valid = ltdc_crtc_mode_valid,
  495. .mode_fixup = ltdc_crtc_mode_fixup,
  496. .mode_set_nofb = ltdc_crtc_mode_set_nofb,
  497. .atomic_flush = ltdc_crtc_atomic_flush,
  498. .atomic_enable = ltdc_crtc_atomic_enable,
  499. .atomic_disable = ltdc_crtc_atomic_disable,
  500. };
  501. static int ltdc_crtc_enable_vblank(struct drm_crtc *crtc)
  502. {
  503. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  504. DRM_DEBUG_DRIVER("\n");
  505. reg_set(ldev->regs, LTDC_IER, IER_LIE);
  506. return 0;
  507. }
  508. static void ltdc_crtc_disable_vblank(struct drm_crtc *crtc)
  509. {
  510. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  511. DRM_DEBUG_DRIVER("\n");
  512. reg_clear(ldev->regs, LTDC_IER, IER_LIE);
  513. }
  514. static const struct drm_crtc_funcs ltdc_crtc_funcs = {
  515. .destroy = drm_crtc_cleanup,
  516. .set_config = drm_atomic_helper_set_config,
  517. .page_flip = drm_atomic_helper_page_flip,
  518. .reset = drm_atomic_helper_crtc_reset,
  519. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  520. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  521. .enable_vblank = ltdc_crtc_enable_vblank,
  522. .disable_vblank = ltdc_crtc_disable_vblank,
  523. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  524. };
  525. /*
  526. * DRM_PLANE
  527. */
  528. static int ltdc_plane_atomic_check(struct drm_plane *plane,
  529. struct drm_plane_state *state)
  530. {
  531. struct drm_framebuffer *fb = state->fb;
  532. u32 src_x, src_y, src_w, src_h;
  533. DRM_DEBUG_DRIVER("\n");
  534. if (!fb)
  535. return 0;
  536. /* convert src_ from 16:16 format */
  537. src_x = state->src_x >> 16;
  538. src_y = state->src_y >> 16;
  539. src_w = state->src_w >> 16;
  540. src_h = state->src_h >> 16;
  541. /* Reject scaling */
  542. if (src_w != state->crtc_w || src_h != state->crtc_h) {
  543. DRM_ERROR("Scaling is not supported");
  544. return -EINVAL;
  545. }
  546. return 0;
  547. }
  548. static void ltdc_plane_atomic_update(struct drm_plane *plane,
  549. struct drm_plane_state *oldstate)
  550. {
  551. struct ltdc_device *ldev = plane_to_ltdc(plane);
  552. struct drm_plane_state *state = plane->state;
  553. struct drm_framebuffer *fb = state->fb;
  554. u32 lofs = plane->index * LAY_OFS;
  555. u32 x0 = state->crtc_x;
  556. u32 x1 = state->crtc_x + state->crtc_w - 1;
  557. u32 y0 = state->crtc_y;
  558. u32 y1 = state->crtc_y + state->crtc_h - 1;
  559. u32 src_x, src_y, src_w, src_h;
  560. u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
  561. enum ltdc_pix_fmt pf;
  562. if (!state->crtc || !fb) {
  563. DRM_DEBUG_DRIVER("fb or crtc NULL");
  564. return;
  565. }
  566. /* convert src_ from 16:16 format */
  567. src_x = state->src_x >> 16;
  568. src_y = state->src_y >> 16;
  569. src_w = state->src_w >> 16;
  570. src_h = state->src_h >> 16;
  571. DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
  572. plane->base.id, fb->base.id,
  573. src_w, src_h, src_x, src_y,
  574. state->crtc_w, state->crtc_h,
  575. state->crtc_x, state->crtc_y);
  576. bpcr = reg_read(ldev->regs, LTDC_BPCR);
  577. ahbp = (bpcr & BPCR_AHBP) >> 16;
  578. avbp = bpcr & BPCR_AVBP;
  579. /* Configures the horizontal start and stop position */
  580. val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
  581. reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
  582. LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
  583. /* Configures the vertical start and stop position */
  584. val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
  585. reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
  586. LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
  587. /* Specifies the pixel format */
  588. pf = to_ltdc_pixelformat(fb->format->format);
  589. for (val = 0; val < NB_PF; val++)
  590. if (ldev->caps.pix_fmt_hw[val] == pf)
  591. break;
  592. if (val == NB_PF) {
  593. DRM_ERROR("Pixel format %.4s not supported\n",
  594. (char *)&fb->format->format);
  595. val = 0; /* set by default ARGB 32 bits */
  596. }
  597. reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
  598. /* Configures the color frame buffer pitch in bytes & line length */
  599. pitch_in_bytes = fb->pitches[0];
  600. line_length = drm_format_plane_cpp(fb->format->format, 0) *
  601. (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
  602. val = ((pitch_in_bytes << 16) | line_length);
  603. reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
  604. LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
  605. /* Specifies the constant alpha value */
  606. val = CONSTA_MAX;
  607. reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
  608. /* Specifies the blending factors */
  609. val = BF1_PAXCA | BF2_1PAXCA;
  610. if (!fb->format->has_alpha)
  611. val = BF1_CA | BF2_1CA;
  612. /* Manage hw-specific capabilities */
  613. if (ldev->caps.non_alpha_only_l1 &&
  614. plane->type != DRM_PLANE_TYPE_PRIMARY)
  615. val = BF1_PAXCA | BF2_1PAXCA;
  616. reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
  617. LXBFCR_BF2 | LXBFCR_BF1, val);
  618. /* Configures the frame buffer line number */
  619. val = y1 - y0 + 1;
  620. reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
  621. /* Sets the FB address */
  622. paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
  623. DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
  624. reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
  625. /* Enable layer and CLUT if needed */
  626. val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
  627. val |= LXCR_LEN;
  628. reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
  629. LXCR_LEN | LXCR_CLUTEN, val);
  630. ldev->plane_fpsi[plane->index].counter++;
  631. mutex_lock(&ldev->err_lock);
  632. if (ldev->error_status & ISR_FUIF) {
  633. DRM_DEBUG_DRIVER("Fifo underrun\n");
  634. ldev->error_status &= ~ISR_FUIF;
  635. }
  636. if (ldev->error_status & ISR_TERRIF) {
  637. DRM_DEBUG_DRIVER("Transfer error\n");
  638. ldev->error_status &= ~ISR_TERRIF;
  639. }
  640. mutex_unlock(&ldev->err_lock);
  641. }
  642. static void ltdc_plane_atomic_disable(struct drm_plane *plane,
  643. struct drm_plane_state *oldstate)
  644. {
  645. struct ltdc_device *ldev = plane_to_ltdc(plane);
  646. u32 lofs = plane->index * LAY_OFS;
  647. /* disable layer */
  648. reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
  649. DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
  650. oldstate->crtc->base.id, plane->base.id);
  651. }
  652. static void ltdc_plane_atomic_print_state(struct drm_printer *p,
  653. const struct drm_plane_state *state)
  654. {
  655. struct drm_plane *plane = state->plane;
  656. struct ltdc_device *ldev = plane_to_ltdc(plane);
  657. struct fps_info *fpsi = &ldev->plane_fpsi[plane->index];
  658. int ms_since_last;
  659. ktime_t now;
  660. now = ktime_get();
  661. ms_since_last = ktime_to_ms(ktime_sub(now, fpsi->last_timestamp));
  662. drm_printf(p, "\tuser_updates=%dfps\n",
  663. DIV_ROUND_CLOSEST(fpsi->counter * 1000, ms_since_last));
  664. fpsi->last_timestamp = now;
  665. fpsi->counter = 0;
  666. }
  667. static const struct drm_plane_funcs ltdc_plane_funcs = {
  668. .update_plane = drm_atomic_helper_update_plane,
  669. .disable_plane = drm_atomic_helper_disable_plane,
  670. .destroy = drm_plane_cleanup,
  671. .reset = drm_atomic_helper_plane_reset,
  672. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  673. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  674. .atomic_print_state = ltdc_plane_atomic_print_state,
  675. };
  676. static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
  677. .atomic_check = ltdc_plane_atomic_check,
  678. .atomic_update = ltdc_plane_atomic_update,
  679. .atomic_disable = ltdc_plane_atomic_disable,
  680. };
  681. static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
  682. enum drm_plane_type type)
  683. {
  684. unsigned long possible_crtcs = CRTC_MASK;
  685. struct ltdc_device *ldev = ddev->dev_private;
  686. struct device *dev = ddev->dev;
  687. struct drm_plane *plane;
  688. unsigned int i, nb_fmt = 0;
  689. u32 formats[NB_PF * 2];
  690. u32 drm_fmt, drm_fmt_no_alpha;
  691. int ret;
  692. /* Get supported pixel formats */
  693. for (i = 0; i < NB_PF; i++) {
  694. drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
  695. if (!drm_fmt)
  696. continue;
  697. formats[nb_fmt++] = drm_fmt;
  698. /* Add the no-alpha related format if any & supported */
  699. drm_fmt_no_alpha = get_pixelformat_without_alpha(drm_fmt);
  700. if (!drm_fmt_no_alpha)
  701. continue;
  702. /* Manage hw-specific capabilities */
  703. if (ldev->caps.non_alpha_only_l1 &&
  704. type != DRM_PLANE_TYPE_PRIMARY)
  705. continue;
  706. formats[nb_fmt++] = drm_fmt_no_alpha;
  707. }
  708. plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
  709. if (!plane)
  710. return NULL;
  711. ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
  712. &ltdc_plane_funcs, formats, nb_fmt,
  713. NULL, type, NULL);
  714. if (ret < 0)
  715. return NULL;
  716. drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
  717. DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
  718. return plane;
  719. }
  720. static void ltdc_plane_destroy_all(struct drm_device *ddev)
  721. {
  722. struct drm_plane *plane, *plane_temp;
  723. list_for_each_entry_safe(plane, plane_temp,
  724. &ddev->mode_config.plane_list, head)
  725. drm_plane_cleanup(plane);
  726. }
  727. static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
  728. {
  729. struct ltdc_device *ldev = ddev->dev_private;
  730. struct drm_plane *primary, *overlay;
  731. unsigned int i;
  732. int ret;
  733. primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
  734. if (!primary) {
  735. DRM_ERROR("Can not create primary plane\n");
  736. return -EINVAL;
  737. }
  738. ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
  739. &ltdc_crtc_funcs, NULL);
  740. if (ret) {
  741. DRM_ERROR("Can not initialize CRTC\n");
  742. goto cleanup;
  743. }
  744. drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
  745. drm_mode_crtc_set_gamma_size(crtc, CLUT_SIZE);
  746. drm_crtc_enable_color_mgmt(crtc, 0, false, CLUT_SIZE);
  747. DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
  748. /* Add planes. Note : the first layer is used by primary plane */
  749. for (i = 1; i < ldev->caps.nb_layers; i++) {
  750. overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
  751. if (!overlay) {
  752. ret = -ENOMEM;
  753. DRM_ERROR("Can not create overlay plane %d\n", i);
  754. goto cleanup;
  755. }
  756. }
  757. return 0;
  758. cleanup:
  759. ltdc_plane_destroy_all(ddev);
  760. return ret;
  761. }
  762. /*
  763. * DRM_ENCODER
  764. */
  765. static const struct drm_encoder_funcs ltdc_encoder_funcs = {
  766. .destroy = drm_encoder_cleanup,
  767. };
  768. static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
  769. {
  770. struct drm_encoder *encoder;
  771. int ret;
  772. encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
  773. if (!encoder)
  774. return -ENOMEM;
  775. encoder->possible_crtcs = CRTC_MASK;
  776. encoder->possible_clones = 0; /* No cloning support */
  777. drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
  778. DRM_MODE_ENCODER_DPI, NULL);
  779. ret = drm_bridge_attach(encoder, bridge, NULL);
  780. if (ret) {
  781. drm_encoder_cleanup(encoder);
  782. return -EINVAL;
  783. }
  784. DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
  785. return 0;
  786. }
  787. static int ltdc_get_caps(struct drm_device *ddev)
  788. {
  789. struct ltdc_device *ldev = ddev->dev_private;
  790. u32 bus_width_log2, lcr, gc2r;
  791. /* at least 1 layer must be managed */
  792. lcr = reg_read(ldev->regs, LTDC_LCR);
  793. ldev->caps.nb_layers = max_t(int, lcr, 1);
  794. /* set data bus width */
  795. gc2r = reg_read(ldev->regs, LTDC_GC2R);
  796. bus_width_log2 = (gc2r & GC2R_BW) >> 4;
  797. ldev->caps.bus_width = 8 << bus_width_log2;
  798. ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
  799. switch (ldev->caps.hw_version) {
  800. case HWVER_10200:
  801. case HWVER_10300:
  802. ldev->caps.reg_ofs = REG_OFS_NONE;
  803. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
  804. /*
  805. * Hw older versions support non-alpha color formats derived
  806. * from native alpha color formats only on the primary layer.
  807. * For instance, RG16 native format without alpha works fine
  808. * on 2nd layer but XR24 (derived color format from AR24)
  809. * does not work on 2nd layer.
  810. */
  811. ldev->caps.non_alpha_only_l1 = true;
  812. ldev->caps.pad_max_freq_hz = 90000000;
  813. if (ldev->caps.hw_version == HWVER_10200)
  814. ldev->caps.pad_max_freq_hz = 65000000;
  815. break;
  816. case HWVER_20101:
  817. ldev->caps.reg_ofs = REG_OFS_4;
  818. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
  819. ldev->caps.non_alpha_only_l1 = false;
  820. ldev->caps.pad_max_freq_hz = 150000000;
  821. break;
  822. default:
  823. return -ENODEV;
  824. }
  825. return 0;
  826. }
  827. int ltdc_load(struct drm_device *ddev)
  828. {
  829. struct platform_device *pdev = to_platform_device(ddev->dev);
  830. struct ltdc_device *ldev = ddev->dev_private;
  831. struct device *dev = ddev->dev;
  832. struct device_node *np = dev->of_node;
  833. struct drm_bridge *bridge[MAX_ENDPOINTS] = {NULL};
  834. struct drm_panel *panel[MAX_ENDPOINTS] = {NULL};
  835. struct drm_crtc *crtc;
  836. struct reset_control *rstc;
  837. struct resource *res;
  838. int irq, ret, i, endpoint_not_ready = -ENODEV;
  839. DRM_DEBUG_DRIVER("\n");
  840. /* Get endpoints if any */
  841. for (i = 0; i < MAX_ENDPOINTS; i++) {
  842. ret = drm_of_find_panel_or_bridge(np, 0, i, &panel[i],
  843. &bridge[i]);
  844. /*
  845. * If at least one endpoint is -EPROBE_DEFER, defer probing,
  846. * else if at least one endpoint is ready, continue probing.
  847. */
  848. if (ret == -EPROBE_DEFER)
  849. return ret;
  850. else if (!ret)
  851. endpoint_not_ready = 0;
  852. }
  853. if (endpoint_not_ready)
  854. return endpoint_not_ready;
  855. rstc = devm_reset_control_get_exclusive(dev, NULL);
  856. mutex_init(&ldev->err_lock);
  857. ldev->pixel_clk = devm_clk_get(dev, "lcd");
  858. if (IS_ERR(ldev->pixel_clk)) {
  859. DRM_ERROR("Unable to get lcd clock\n");
  860. return -ENODEV;
  861. }
  862. if (clk_prepare_enable(ldev->pixel_clk)) {
  863. DRM_ERROR("Unable to prepare pixel clock\n");
  864. return -ENODEV;
  865. }
  866. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  867. ldev->regs = devm_ioremap_resource(dev, res);
  868. if (IS_ERR(ldev->regs)) {
  869. DRM_ERROR("Unable to get ltdc registers\n");
  870. ret = PTR_ERR(ldev->regs);
  871. goto err;
  872. }
  873. for (i = 0; i < MAX_IRQ; i++) {
  874. irq = platform_get_irq(pdev, i);
  875. if (irq < 0)
  876. continue;
  877. ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
  878. ltdc_irq_thread, IRQF_ONESHOT,
  879. dev_name(dev), ddev);
  880. if (ret) {
  881. DRM_ERROR("Failed to register LTDC interrupt\n");
  882. goto err;
  883. }
  884. }
  885. if (!IS_ERR(rstc)) {
  886. reset_control_assert(rstc);
  887. usleep_range(10, 20);
  888. reset_control_deassert(rstc);
  889. }
  890. /* Disable interrupts */
  891. reg_clear(ldev->regs, LTDC_IER,
  892. IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
  893. ret = ltdc_get_caps(ddev);
  894. if (ret) {
  895. DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
  896. ldev->caps.hw_version);
  897. goto err;
  898. }
  899. DRM_INFO("ltdc hw version 0x%08x - ready\n", ldev->caps.hw_version);
  900. /* Add endpoints panels or bridges if any */
  901. for (i = 0; i < MAX_ENDPOINTS; i++) {
  902. if (panel[i]) {
  903. bridge[i] = drm_panel_bridge_add(panel[i],
  904. DRM_MODE_CONNECTOR_DPI);
  905. if (IS_ERR(bridge[i])) {
  906. DRM_ERROR("panel-bridge endpoint %d\n", i);
  907. ret = PTR_ERR(bridge[i]);
  908. goto err;
  909. }
  910. }
  911. if (bridge[i]) {
  912. ret = ltdc_encoder_init(ddev, bridge[i]);
  913. if (ret) {
  914. DRM_ERROR("init encoder endpoint %d\n", i);
  915. goto err;
  916. }
  917. }
  918. }
  919. crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
  920. if (!crtc) {
  921. DRM_ERROR("Failed to allocate crtc\n");
  922. ret = -ENOMEM;
  923. goto err;
  924. }
  925. ret = ltdc_crtc_init(ddev, crtc);
  926. if (ret) {
  927. DRM_ERROR("Failed to init crtc\n");
  928. goto err;
  929. }
  930. ret = drm_vblank_init(ddev, NB_CRTC);
  931. if (ret) {
  932. DRM_ERROR("Failed calling drm_vblank_init()\n");
  933. goto err;
  934. }
  935. /* Allow usage of vblank without having to call drm_irq_install */
  936. ddev->irq_enabled = 1;
  937. return 0;
  938. err:
  939. for (i = 0; i < MAX_ENDPOINTS; i++)
  940. drm_panel_bridge_remove(bridge[i]);
  941. clk_disable_unprepare(ldev->pixel_clk);
  942. return ret;
  943. }
  944. void ltdc_unload(struct drm_device *ddev)
  945. {
  946. struct ltdc_device *ldev = ddev->dev_private;
  947. int i;
  948. DRM_DEBUG_DRIVER("\n");
  949. for (i = 0; i < MAX_ENDPOINTS; i++)
  950. drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
  951. clk_disable_unprepare(ldev->pixel_clk);
  952. }
  953. MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
  954. MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
  955. MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
  956. MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
  957. MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
  958. MODULE_LICENSE("GPL v2");