rcar_du_drv.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * rcar_du_drv.c -- R-Car Display Unit DRM driver
  4. *
  5. * Copyright (C) 2013-2015 Renesas Electronics Corporation
  6. *
  7. * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/io.h>
  11. #include <linux/mm.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm.h>
  16. #include <linux/slab.h>
  17. #include <linux/wait.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic_helper.h>
  20. #include <drm/drm_crtc_helper.h>
  21. #include <drm/drm_fb_cma_helper.h>
  22. #include <drm/drm_gem_cma_helper.h>
  23. #include "rcar_du_drv.h"
  24. #include "rcar_du_kms.h"
  25. #include "rcar_du_of.h"
  26. #include "rcar_du_regs.h"
  27. /* -----------------------------------------------------------------------------
  28. * Device Information
  29. */
  30. static const struct rcar_du_device_info rzg1_du_r8a7743_info = {
  31. .gen = 2,
  32. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  33. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  34. | RCAR_DU_FEATURE_INTERLACED
  35. | RCAR_DU_FEATURE_TVM_SYNC,
  36. .channels_mask = BIT(1) | BIT(0),
  37. .routes = {
  38. /*
  39. * R8A7743 has one RGB output and one LVDS output
  40. */
  41. [RCAR_DU_OUTPUT_DPAD0] = {
  42. .possible_crtcs = BIT(1) | BIT(0),
  43. .port = 0,
  44. },
  45. [RCAR_DU_OUTPUT_LVDS0] = {
  46. .possible_crtcs = BIT(0),
  47. .port = 1,
  48. },
  49. },
  50. .num_lvds = 1,
  51. };
  52. static const struct rcar_du_device_info rzg1_du_r8a7745_info = {
  53. .gen = 2,
  54. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  55. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  56. | RCAR_DU_FEATURE_INTERLACED
  57. | RCAR_DU_FEATURE_TVM_SYNC,
  58. .channels_mask = BIT(1) | BIT(0),
  59. .routes = {
  60. /*
  61. * R8A7745 has two RGB outputs
  62. */
  63. [RCAR_DU_OUTPUT_DPAD0] = {
  64. .possible_crtcs = BIT(0),
  65. .port = 0,
  66. },
  67. [RCAR_DU_OUTPUT_DPAD1] = {
  68. .possible_crtcs = BIT(1),
  69. .port = 1,
  70. },
  71. },
  72. };
  73. static const struct rcar_du_device_info rcar_du_r8a7779_info = {
  74. .gen = 2,
  75. .features = RCAR_DU_FEATURE_INTERLACED
  76. | RCAR_DU_FEATURE_TVM_SYNC,
  77. .channels_mask = BIT(1) | BIT(0),
  78. .routes = {
  79. /*
  80. * R8A7779 has two RGB outputs and one (currently unsupported)
  81. * TCON output.
  82. */
  83. [RCAR_DU_OUTPUT_DPAD0] = {
  84. .possible_crtcs = BIT(0),
  85. .port = 0,
  86. },
  87. [RCAR_DU_OUTPUT_DPAD1] = {
  88. .possible_crtcs = BIT(1) | BIT(0),
  89. .port = 1,
  90. },
  91. },
  92. };
  93. static const struct rcar_du_device_info rcar_du_r8a7790_info = {
  94. .gen = 2,
  95. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  96. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  97. | RCAR_DU_FEATURE_INTERLACED
  98. | RCAR_DU_FEATURE_TVM_SYNC,
  99. .quirks = RCAR_DU_QUIRK_ALIGN_128B,
  100. .channels_mask = BIT(2) | BIT(1) | BIT(0),
  101. .routes = {
  102. /*
  103. * R8A7790 has one RGB output, two LVDS outputs and one
  104. * (currently unsupported) TCON output.
  105. */
  106. [RCAR_DU_OUTPUT_DPAD0] = {
  107. .possible_crtcs = BIT(2) | BIT(1) | BIT(0),
  108. .port = 0,
  109. },
  110. [RCAR_DU_OUTPUT_LVDS0] = {
  111. .possible_crtcs = BIT(0),
  112. .port = 1,
  113. },
  114. [RCAR_DU_OUTPUT_LVDS1] = {
  115. .possible_crtcs = BIT(2) | BIT(1),
  116. .port = 2,
  117. },
  118. },
  119. .num_lvds = 2,
  120. };
  121. /* M2-W (r8a7791) and M2-N (r8a7793) are identical */
  122. static const struct rcar_du_device_info rcar_du_r8a7791_info = {
  123. .gen = 2,
  124. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  125. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  126. | RCAR_DU_FEATURE_INTERLACED
  127. | RCAR_DU_FEATURE_TVM_SYNC,
  128. .channels_mask = BIT(1) | BIT(0),
  129. .routes = {
  130. /*
  131. * R8A779[13] has one RGB output, one LVDS output and one
  132. * (currently unsupported) TCON output.
  133. */
  134. [RCAR_DU_OUTPUT_DPAD0] = {
  135. .possible_crtcs = BIT(1) | BIT(0),
  136. .port = 0,
  137. },
  138. [RCAR_DU_OUTPUT_LVDS0] = {
  139. .possible_crtcs = BIT(0),
  140. .port = 1,
  141. },
  142. },
  143. .num_lvds = 1,
  144. };
  145. static const struct rcar_du_device_info rcar_du_r8a7792_info = {
  146. .gen = 2,
  147. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  148. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  149. | RCAR_DU_FEATURE_INTERLACED
  150. | RCAR_DU_FEATURE_TVM_SYNC,
  151. .channels_mask = BIT(1) | BIT(0),
  152. .routes = {
  153. /* R8A7792 has two RGB outputs. */
  154. [RCAR_DU_OUTPUT_DPAD0] = {
  155. .possible_crtcs = BIT(0),
  156. .port = 0,
  157. },
  158. [RCAR_DU_OUTPUT_DPAD1] = {
  159. .possible_crtcs = BIT(1),
  160. .port = 1,
  161. },
  162. },
  163. };
  164. static const struct rcar_du_device_info rcar_du_r8a7794_info = {
  165. .gen = 2,
  166. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  167. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  168. | RCAR_DU_FEATURE_INTERLACED
  169. | RCAR_DU_FEATURE_TVM_SYNC,
  170. .channels_mask = BIT(1) | BIT(0),
  171. .routes = {
  172. /*
  173. * R8A7794 has two RGB outputs and one (currently unsupported)
  174. * TCON output.
  175. */
  176. [RCAR_DU_OUTPUT_DPAD0] = {
  177. .possible_crtcs = BIT(0),
  178. .port = 0,
  179. },
  180. [RCAR_DU_OUTPUT_DPAD1] = {
  181. .possible_crtcs = BIT(1),
  182. .port = 1,
  183. },
  184. },
  185. };
  186. static const struct rcar_du_device_info rcar_du_r8a7795_info = {
  187. .gen = 3,
  188. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  189. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  190. | RCAR_DU_FEATURE_VSP1_SOURCE
  191. | RCAR_DU_FEATURE_INTERLACED
  192. | RCAR_DU_FEATURE_TVM_SYNC,
  193. .channels_mask = BIT(3) | BIT(2) | BIT(1) | BIT(0),
  194. .routes = {
  195. /*
  196. * R8A7795 has one RGB output, two HDMI outputs and one
  197. * LVDS output.
  198. */
  199. [RCAR_DU_OUTPUT_DPAD0] = {
  200. .possible_crtcs = BIT(3),
  201. .port = 0,
  202. },
  203. [RCAR_DU_OUTPUT_HDMI0] = {
  204. .possible_crtcs = BIT(1),
  205. .port = 1,
  206. },
  207. [RCAR_DU_OUTPUT_HDMI1] = {
  208. .possible_crtcs = BIT(2),
  209. .port = 2,
  210. },
  211. [RCAR_DU_OUTPUT_LVDS0] = {
  212. .possible_crtcs = BIT(0),
  213. .port = 3,
  214. },
  215. },
  216. .num_lvds = 1,
  217. .dpll_mask = BIT(2) | BIT(1),
  218. };
  219. static const struct rcar_du_device_info rcar_du_r8a7796_info = {
  220. .gen = 3,
  221. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  222. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  223. | RCAR_DU_FEATURE_VSP1_SOURCE
  224. | RCAR_DU_FEATURE_INTERLACED
  225. | RCAR_DU_FEATURE_TVM_SYNC,
  226. .channels_mask = BIT(2) | BIT(1) | BIT(0),
  227. .routes = {
  228. /*
  229. * R8A7796 has one RGB output, one LVDS output and one HDMI
  230. * output.
  231. */
  232. [RCAR_DU_OUTPUT_DPAD0] = {
  233. .possible_crtcs = BIT(2),
  234. .port = 0,
  235. },
  236. [RCAR_DU_OUTPUT_HDMI0] = {
  237. .possible_crtcs = BIT(1),
  238. .port = 1,
  239. },
  240. [RCAR_DU_OUTPUT_LVDS0] = {
  241. .possible_crtcs = BIT(0),
  242. .port = 2,
  243. },
  244. },
  245. .num_lvds = 1,
  246. .dpll_mask = BIT(1),
  247. };
  248. static const struct rcar_du_device_info rcar_du_r8a77965_info = {
  249. .gen = 3,
  250. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  251. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  252. | RCAR_DU_FEATURE_VSP1_SOURCE
  253. | RCAR_DU_FEATURE_INTERLACED
  254. | RCAR_DU_FEATURE_TVM_SYNC,
  255. .channels_mask = BIT(3) | BIT(1) | BIT(0),
  256. .routes = {
  257. /*
  258. * R8A77965 has one RGB output, one LVDS output and one HDMI
  259. * output.
  260. */
  261. [RCAR_DU_OUTPUT_DPAD0] = {
  262. .possible_crtcs = BIT(2),
  263. .port = 0,
  264. },
  265. [RCAR_DU_OUTPUT_HDMI0] = {
  266. .possible_crtcs = BIT(1),
  267. .port = 1,
  268. },
  269. [RCAR_DU_OUTPUT_LVDS0] = {
  270. .possible_crtcs = BIT(0),
  271. .port = 2,
  272. },
  273. },
  274. .num_lvds = 1,
  275. .dpll_mask = BIT(1),
  276. };
  277. static const struct rcar_du_device_info rcar_du_r8a77970_info = {
  278. .gen = 3,
  279. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  280. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  281. | RCAR_DU_FEATURE_VSP1_SOURCE
  282. | RCAR_DU_FEATURE_INTERLACED
  283. | RCAR_DU_FEATURE_TVM_SYNC,
  284. .channels_mask = BIT(0),
  285. .routes = {
  286. /* R8A77970 has one RGB output and one LVDS output. */
  287. [RCAR_DU_OUTPUT_DPAD0] = {
  288. .possible_crtcs = BIT(0),
  289. .port = 0,
  290. },
  291. [RCAR_DU_OUTPUT_LVDS0] = {
  292. .possible_crtcs = BIT(0),
  293. .port = 1,
  294. },
  295. },
  296. .num_lvds = 1,
  297. };
  298. static const struct rcar_du_device_info rcar_du_r8a7799x_info = {
  299. .gen = 3,
  300. .features = RCAR_DU_FEATURE_CRTC_IRQ_CLOCK
  301. | RCAR_DU_FEATURE_EXT_CTRL_REGS
  302. | RCAR_DU_FEATURE_VSP1_SOURCE,
  303. .channels_mask = BIT(1) | BIT(0),
  304. .routes = {
  305. /*
  306. * R8A77990 and R8A77995 have one RGB output and two LVDS
  307. * outputs.
  308. */
  309. [RCAR_DU_OUTPUT_DPAD0] = {
  310. .possible_crtcs = BIT(0) | BIT(1),
  311. .port = 0,
  312. },
  313. [RCAR_DU_OUTPUT_LVDS0] = {
  314. .possible_crtcs = BIT(0),
  315. .port = 1,
  316. },
  317. [RCAR_DU_OUTPUT_LVDS1] = {
  318. .possible_crtcs = BIT(1),
  319. .port = 2,
  320. },
  321. },
  322. .num_lvds = 2,
  323. .lvds_clk_mask = BIT(1) | BIT(0),
  324. };
  325. static const struct of_device_id rcar_du_of_table[] = {
  326. { .compatible = "renesas,du-r8a7743", .data = &rzg1_du_r8a7743_info },
  327. { .compatible = "renesas,du-r8a7745", .data = &rzg1_du_r8a7745_info },
  328. { .compatible = "renesas,du-r8a7779", .data = &rcar_du_r8a7779_info },
  329. { .compatible = "renesas,du-r8a7790", .data = &rcar_du_r8a7790_info },
  330. { .compatible = "renesas,du-r8a7791", .data = &rcar_du_r8a7791_info },
  331. { .compatible = "renesas,du-r8a7792", .data = &rcar_du_r8a7792_info },
  332. { .compatible = "renesas,du-r8a7793", .data = &rcar_du_r8a7791_info },
  333. { .compatible = "renesas,du-r8a7794", .data = &rcar_du_r8a7794_info },
  334. { .compatible = "renesas,du-r8a7795", .data = &rcar_du_r8a7795_info },
  335. { .compatible = "renesas,du-r8a7796", .data = &rcar_du_r8a7796_info },
  336. { .compatible = "renesas,du-r8a77965", .data = &rcar_du_r8a77965_info },
  337. { .compatible = "renesas,du-r8a77970", .data = &rcar_du_r8a77970_info },
  338. { .compatible = "renesas,du-r8a77990", .data = &rcar_du_r8a7799x_info },
  339. { .compatible = "renesas,du-r8a77995", .data = &rcar_du_r8a7799x_info },
  340. { }
  341. };
  342. MODULE_DEVICE_TABLE(of, rcar_du_of_table);
  343. /* -----------------------------------------------------------------------------
  344. * DRM operations
  345. */
  346. static void rcar_du_lastclose(struct drm_device *dev)
  347. {
  348. struct rcar_du_device *rcdu = dev->dev_private;
  349. drm_fbdev_cma_restore_mode(rcdu->fbdev);
  350. }
  351. DEFINE_DRM_GEM_CMA_FOPS(rcar_du_fops);
  352. static struct drm_driver rcar_du_driver = {
  353. .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_PRIME
  354. | DRIVER_ATOMIC,
  355. .lastclose = rcar_du_lastclose,
  356. .gem_free_object_unlocked = drm_gem_cma_free_object,
  357. .gem_vm_ops = &drm_gem_cma_vm_ops,
  358. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  359. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  360. .gem_prime_import = drm_gem_prime_import,
  361. .gem_prime_export = drm_gem_prime_export,
  362. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  363. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  364. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  365. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  366. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  367. .dumb_create = rcar_du_dumb_create,
  368. .fops = &rcar_du_fops,
  369. .name = "rcar-du",
  370. .desc = "Renesas R-Car Display Unit",
  371. .date = "20130110",
  372. .major = 1,
  373. .minor = 0,
  374. };
  375. /* -----------------------------------------------------------------------------
  376. * Power management
  377. */
  378. #ifdef CONFIG_PM_SLEEP
  379. static int rcar_du_pm_suspend(struct device *dev)
  380. {
  381. struct rcar_du_device *rcdu = dev_get_drvdata(dev);
  382. struct drm_atomic_state *state;
  383. drm_kms_helper_poll_disable(rcdu->ddev);
  384. drm_fbdev_cma_set_suspend_unlocked(rcdu->fbdev, true);
  385. state = drm_atomic_helper_suspend(rcdu->ddev);
  386. if (IS_ERR(state)) {
  387. drm_fbdev_cma_set_suspend_unlocked(rcdu->fbdev, false);
  388. drm_kms_helper_poll_enable(rcdu->ddev);
  389. return PTR_ERR(state);
  390. }
  391. rcdu->suspend_state = state;
  392. return 0;
  393. }
  394. static int rcar_du_pm_resume(struct device *dev)
  395. {
  396. struct rcar_du_device *rcdu = dev_get_drvdata(dev);
  397. drm_atomic_helper_resume(rcdu->ddev, rcdu->suspend_state);
  398. drm_fbdev_cma_set_suspend_unlocked(rcdu->fbdev, false);
  399. drm_kms_helper_poll_enable(rcdu->ddev);
  400. return 0;
  401. }
  402. #endif
  403. static const struct dev_pm_ops rcar_du_pm_ops = {
  404. SET_SYSTEM_SLEEP_PM_OPS(rcar_du_pm_suspend, rcar_du_pm_resume)
  405. };
  406. /* -----------------------------------------------------------------------------
  407. * Platform driver
  408. */
  409. static int rcar_du_remove(struct platform_device *pdev)
  410. {
  411. struct rcar_du_device *rcdu = platform_get_drvdata(pdev);
  412. struct drm_device *ddev = rcdu->ddev;
  413. drm_dev_unregister(ddev);
  414. if (rcdu->fbdev)
  415. drm_fbdev_cma_fini(rcdu->fbdev);
  416. drm_kms_helper_poll_fini(ddev);
  417. drm_mode_config_cleanup(ddev);
  418. drm_dev_unref(ddev);
  419. return 0;
  420. }
  421. static int rcar_du_probe(struct platform_device *pdev)
  422. {
  423. struct rcar_du_device *rcdu;
  424. struct drm_device *ddev;
  425. struct resource *mem;
  426. int ret;
  427. /* Allocate and initialize the R-Car device structure. */
  428. rcdu = devm_kzalloc(&pdev->dev, sizeof(*rcdu), GFP_KERNEL);
  429. if (rcdu == NULL)
  430. return -ENOMEM;
  431. rcdu->dev = &pdev->dev;
  432. rcdu->info = of_device_get_match_data(rcdu->dev);
  433. platform_set_drvdata(pdev, rcdu);
  434. /* I/O resources */
  435. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  436. rcdu->mmio = devm_ioremap_resource(&pdev->dev, mem);
  437. if (IS_ERR(rcdu->mmio))
  438. return PTR_ERR(rcdu->mmio);
  439. /* DRM/KMS objects */
  440. ddev = drm_dev_alloc(&rcar_du_driver, &pdev->dev);
  441. if (IS_ERR(ddev))
  442. return PTR_ERR(ddev);
  443. rcdu->ddev = ddev;
  444. ddev->dev_private = rcdu;
  445. ret = rcar_du_modeset_init(rcdu);
  446. if (ret < 0) {
  447. if (ret != -EPROBE_DEFER)
  448. dev_err(&pdev->dev,
  449. "failed to initialize DRM/KMS (%d)\n", ret);
  450. goto error;
  451. }
  452. ddev->irq_enabled = 1;
  453. /*
  454. * Register the DRM device with the core and the connectors with
  455. * sysfs.
  456. */
  457. ret = drm_dev_register(ddev, 0);
  458. if (ret)
  459. goto error;
  460. DRM_INFO("Device %s probed\n", dev_name(&pdev->dev));
  461. return 0;
  462. error:
  463. rcar_du_remove(pdev);
  464. return ret;
  465. }
  466. static struct platform_driver rcar_du_platform_driver = {
  467. .probe = rcar_du_probe,
  468. .remove = rcar_du_remove,
  469. .driver = {
  470. .name = "rcar-du",
  471. .pm = &rcar_du_pm_ops,
  472. .of_match_table = rcar_du_of_table,
  473. },
  474. };
  475. static int __init rcar_du_init(void)
  476. {
  477. rcar_du_of_init(rcar_du_of_table);
  478. return platform_driver_register(&rcar_du_platform_driver);
  479. }
  480. module_init(rcar_du_init);
  481. static void __exit rcar_du_exit(void)
  482. {
  483. platform_driver_unregister(&rcar_du_platform_driver);
  484. }
  485. module_exit(rcar_du_exit);
  486. MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
  487. MODULE_DESCRIPTION("Renesas R-Car Display Unit DRM Driver");
  488. MODULE_LICENSE("GPL");