panel-simple.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/backlight.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_mipi_dsi.h>
  32. #include <drm/drm_panel.h>
  33. #include <video/display_timing.h>
  34. #include <video/videomode.h>
  35. struct panel_desc {
  36. const struct drm_display_mode *modes;
  37. unsigned int num_modes;
  38. const struct display_timing *timings;
  39. unsigned int num_timings;
  40. unsigned int bpc;
  41. /**
  42. * @width: width (in millimeters) of the panel's active display area
  43. * @height: height (in millimeters) of the panel's active display area
  44. */
  45. struct {
  46. unsigned int width;
  47. unsigned int height;
  48. } size;
  49. /**
  50. * @prepare: the time (in milliseconds) that it takes for the panel to
  51. * become ready and start receiving video data
  52. * @hpd_absent_delay: Add this to the prepare delay if we know Hot
  53. * Plug Detect isn't used.
  54. * @enable: the time (in milliseconds) that it takes for the panel to
  55. * display the first valid frame after starting to receive
  56. * video data
  57. * @disable: the time (in milliseconds) that it takes for the panel to
  58. * turn the display off (no content is visible)
  59. * @unprepare: the time (in milliseconds) that it takes for the panel
  60. * to power itself down completely
  61. */
  62. struct {
  63. unsigned int prepare;
  64. unsigned int hpd_absent_delay;
  65. unsigned int enable;
  66. unsigned int disable;
  67. unsigned int unprepare;
  68. } delay;
  69. u32 bus_format;
  70. u32 bus_flags;
  71. };
  72. struct panel_simple {
  73. struct drm_panel base;
  74. bool prepared;
  75. bool enabled;
  76. bool no_hpd;
  77. const struct panel_desc *desc;
  78. struct backlight_device *backlight;
  79. struct regulator *supply;
  80. struct i2c_adapter *ddc;
  81. struct gpio_desc *enable_gpio;
  82. };
  83. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  84. {
  85. return container_of(panel, struct panel_simple, base);
  86. }
  87. static int panel_simple_get_fixed_modes(struct panel_simple *panel)
  88. {
  89. struct drm_connector *connector = panel->base.connector;
  90. struct drm_device *drm = panel->base.drm;
  91. struct drm_display_mode *mode;
  92. unsigned int i, num = 0;
  93. if (!panel->desc)
  94. return 0;
  95. for (i = 0; i < panel->desc->num_timings; i++) {
  96. const struct display_timing *dt = &panel->desc->timings[i];
  97. struct videomode vm;
  98. videomode_from_timing(dt, &vm);
  99. mode = drm_mode_create(drm);
  100. if (!mode) {
  101. dev_err(drm->dev, "failed to add mode %ux%u\n",
  102. dt->hactive.typ, dt->vactive.typ);
  103. continue;
  104. }
  105. drm_display_mode_from_videomode(&vm, mode);
  106. mode->type |= DRM_MODE_TYPE_DRIVER;
  107. if (panel->desc->num_timings == 1)
  108. mode->type |= DRM_MODE_TYPE_PREFERRED;
  109. drm_mode_probed_add(connector, mode);
  110. num++;
  111. }
  112. for (i = 0; i < panel->desc->num_modes; i++) {
  113. const struct drm_display_mode *m = &panel->desc->modes[i];
  114. mode = drm_mode_duplicate(drm, m);
  115. if (!mode) {
  116. dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
  117. m->hdisplay, m->vdisplay, m->vrefresh);
  118. continue;
  119. }
  120. mode->type |= DRM_MODE_TYPE_DRIVER;
  121. if (panel->desc->num_modes == 1)
  122. mode->type |= DRM_MODE_TYPE_PREFERRED;
  123. drm_mode_set_name(mode);
  124. drm_mode_probed_add(connector, mode);
  125. num++;
  126. }
  127. connector->display_info.bpc = panel->desc->bpc;
  128. connector->display_info.width_mm = panel->desc->size.width;
  129. connector->display_info.height_mm = panel->desc->size.height;
  130. if (panel->desc->bus_format)
  131. drm_display_info_set_bus_formats(&connector->display_info,
  132. &panel->desc->bus_format, 1);
  133. connector->display_info.bus_flags = panel->desc->bus_flags;
  134. return num;
  135. }
  136. static int panel_simple_disable(struct drm_panel *panel)
  137. {
  138. struct panel_simple *p = to_panel_simple(panel);
  139. if (!p->enabled)
  140. return 0;
  141. if (p->backlight) {
  142. p->backlight->props.power = FB_BLANK_POWERDOWN;
  143. p->backlight->props.state |= BL_CORE_FBBLANK;
  144. backlight_update_status(p->backlight);
  145. }
  146. if (p->desc->delay.disable)
  147. msleep(p->desc->delay.disable);
  148. p->enabled = false;
  149. return 0;
  150. }
  151. static int panel_simple_unprepare(struct drm_panel *panel)
  152. {
  153. struct panel_simple *p = to_panel_simple(panel);
  154. if (!p->prepared)
  155. return 0;
  156. gpiod_set_value_cansleep(p->enable_gpio, 0);
  157. regulator_disable(p->supply);
  158. if (p->desc->delay.unprepare)
  159. msleep(p->desc->delay.unprepare);
  160. p->prepared = false;
  161. return 0;
  162. }
  163. static int panel_simple_prepare(struct drm_panel *panel)
  164. {
  165. struct panel_simple *p = to_panel_simple(panel);
  166. unsigned int delay;
  167. int err;
  168. if (p->prepared)
  169. return 0;
  170. err = regulator_enable(p->supply);
  171. if (err < 0) {
  172. dev_err(panel->dev, "failed to enable supply: %d\n", err);
  173. return err;
  174. }
  175. gpiod_set_value_cansleep(p->enable_gpio, 1);
  176. delay = p->desc->delay.prepare;
  177. if (p->no_hpd)
  178. delay += p->desc->delay.hpd_absent_delay;
  179. if (delay)
  180. msleep(delay);
  181. p->prepared = true;
  182. return 0;
  183. }
  184. static int panel_simple_enable(struct drm_panel *panel)
  185. {
  186. struct panel_simple *p = to_panel_simple(panel);
  187. if (p->enabled)
  188. return 0;
  189. if (p->desc->delay.enable)
  190. msleep(p->desc->delay.enable);
  191. if (p->backlight) {
  192. p->backlight->props.state &= ~BL_CORE_FBBLANK;
  193. p->backlight->props.power = FB_BLANK_UNBLANK;
  194. backlight_update_status(p->backlight);
  195. }
  196. p->enabled = true;
  197. return 0;
  198. }
  199. static int panel_simple_get_modes(struct drm_panel *panel)
  200. {
  201. struct panel_simple *p = to_panel_simple(panel);
  202. int num = 0;
  203. /* probe EDID if a DDC bus is available */
  204. if (p->ddc) {
  205. struct edid *edid = drm_get_edid(panel->connector, p->ddc);
  206. drm_connector_update_edid_property(panel->connector, edid);
  207. if (edid) {
  208. num += drm_add_edid_modes(panel->connector, edid);
  209. kfree(edid);
  210. }
  211. }
  212. /* add hard-coded panel modes */
  213. num += panel_simple_get_fixed_modes(p);
  214. return num;
  215. }
  216. static int panel_simple_get_timings(struct drm_panel *panel,
  217. unsigned int num_timings,
  218. struct display_timing *timings)
  219. {
  220. struct panel_simple *p = to_panel_simple(panel);
  221. unsigned int i;
  222. if (p->desc->num_timings < num_timings)
  223. num_timings = p->desc->num_timings;
  224. if (timings)
  225. for (i = 0; i < num_timings; i++)
  226. timings[i] = p->desc->timings[i];
  227. return p->desc->num_timings;
  228. }
  229. static const struct drm_panel_funcs panel_simple_funcs = {
  230. .disable = panel_simple_disable,
  231. .unprepare = panel_simple_unprepare,
  232. .prepare = panel_simple_prepare,
  233. .enable = panel_simple_enable,
  234. .get_modes = panel_simple_get_modes,
  235. .get_timings = panel_simple_get_timings,
  236. };
  237. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  238. {
  239. struct device_node *backlight, *ddc;
  240. struct panel_simple *panel;
  241. int err;
  242. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  243. if (!panel)
  244. return -ENOMEM;
  245. panel->enabled = false;
  246. panel->prepared = false;
  247. panel->desc = desc;
  248. panel->no_hpd = of_property_read_bool(dev->of_node, "no-hpd");
  249. panel->supply = devm_regulator_get(dev, "power");
  250. if (IS_ERR(panel->supply))
  251. return PTR_ERR(panel->supply);
  252. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  253. GPIOD_OUT_LOW);
  254. if (IS_ERR(panel->enable_gpio)) {
  255. err = PTR_ERR(panel->enable_gpio);
  256. if (err != -EPROBE_DEFER)
  257. dev_err(dev, "failed to request GPIO: %d\n", err);
  258. return err;
  259. }
  260. backlight = of_parse_phandle(dev->of_node, "backlight", 0);
  261. if (backlight) {
  262. panel->backlight = of_find_backlight_by_node(backlight);
  263. of_node_put(backlight);
  264. if (!panel->backlight)
  265. return -EPROBE_DEFER;
  266. }
  267. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  268. if (ddc) {
  269. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  270. of_node_put(ddc);
  271. if (!panel->ddc) {
  272. err = -EPROBE_DEFER;
  273. goto free_backlight;
  274. }
  275. }
  276. drm_panel_init(&panel->base);
  277. panel->base.dev = dev;
  278. panel->base.funcs = &panel_simple_funcs;
  279. err = drm_panel_add(&panel->base);
  280. if (err < 0)
  281. goto free_ddc;
  282. dev_set_drvdata(dev, panel);
  283. return 0;
  284. free_ddc:
  285. if (panel->ddc)
  286. put_device(&panel->ddc->dev);
  287. free_backlight:
  288. if (panel->backlight)
  289. put_device(&panel->backlight->dev);
  290. return err;
  291. }
  292. static int panel_simple_remove(struct device *dev)
  293. {
  294. struct panel_simple *panel = dev_get_drvdata(dev);
  295. drm_panel_remove(&panel->base);
  296. panel_simple_disable(&panel->base);
  297. panel_simple_unprepare(&panel->base);
  298. if (panel->ddc)
  299. put_device(&panel->ddc->dev);
  300. if (panel->backlight)
  301. put_device(&panel->backlight->dev);
  302. return 0;
  303. }
  304. static void panel_simple_shutdown(struct device *dev)
  305. {
  306. struct panel_simple *panel = dev_get_drvdata(dev);
  307. panel_simple_disable(&panel->base);
  308. panel_simple_unprepare(&panel->base);
  309. }
  310. static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
  311. .clock = 9000,
  312. .hdisplay = 480,
  313. .hsync_start = 480 + 2,
  314. .hsync_end = 480 + 2 + 41,
  315. .htotal = 480 + 2 + 41 + 2,
  316. .vdisplay = 272,
  317. .vsync_start = 272 + 2,
  318. .vsync_end = 272 + 2 + 10,
  319. .vtotal = 272 + 2 + 10 + 2,
  320. .vrefresh = 60,
  321. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  322. };
  323. static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
  324. .modes = &ampire_am_480272h3tmqw_t01h_mode,
  325. .num_modes = 1,
  326. .bpc = 8,
  327. .size = {
  328. .width = 105,
  329. .height = 67,
  330. },
  331. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  332. };
  333. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  334. .clock = 33333,
  335. .hdisplay = 800,
  336. .hsync_start = 800 + 0,
  337. .hsync_end = 800 + 0 + 255,
  338. .htotal = 800 + 0 + 255 + 0,
  339. .vdisplay = 480,
  340. .vsync_start = 480 + 2,
  341. .vsync_end = 480 + 2 + 45,
  342. .vtotal = 480 + 2 + 45 + 0,
  343. .vrefresh = 60,
  344. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  345. };
  346. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  347. .modes = &ampire_am800480r3tmqwa1h_mode,
  348. .num_modes = 1,
  349. .bpc = 6,
  350. .size = {
  351. .width = 152,
  352. .height = 91,
  353. },
  354. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  355. };
  356. static const struct drm_display_mode auo_b101aw03_mode = {
  357. .clock = 51450,
  358. .hdisplay = 1024,
  359. .hsync_start = 1024 + 156,
  360. .hsync_end = 1024 + 156 + 8,
  361. .htotal = 1024 + 156 + 8 + 156,
  362. .vdisplay = 600,
  363. .vsync_start = 600 + 16,
  364. .vsync_end = 600 + 16 + 6,
  365. .vtotal = 600 + 16 + 6 + 16,
  366. .vrefresh = 60,
  367. };
  368. static const struct panel_desc auo_b101aw03 = {
  369. .modes = &auo_b101aw03_mode,
  370. .num_modes = 1,
  371. .bpc = 6,
  372. .size = {
  373. .width = 223,
  374. .height = 125,
  375. },
  376. };
  377. static const struct drm_display_mode auo_b101ean01_mode = {
  378. .clock = 72500,
  379. .hdisplay = 1280,
  380. .hsync_start = 1280 + 119,
  381. .hsync_end = 1280 + 119 + 32,
  382. .htotal = 1280 + 119 + 32 + 21,
  383. .vdisplay = 800,
  384. .vsync_start = 800 + 4,
  385. .vsync_end = 800 + 4 + 20,
  386. .vtotal = 800 + 4 + 20 + 8,
  387. .vrefresh = 60,
  388. };
  389. static const struct panel_desc auo_b101ean01 = {
  390. .modes = &auo_b101ean01_mode,
  391. .num_modes = 1,
  392. .bpc = 6,
  393. .size = {
  394. .width = 217,
  395. .height = 136,
  396. },
  397. };
  398. static const struct drm_display_mode auo_b101xtn01_mode = {
  399. .clock = 72000,
  400. .hdisplay = 1366,
  401. .hsync_start = 1366 + 20,
  402. .hsync_end = 1366 + 20 + 70,
  403. .htotal = 1366 + 20 + 70,
  404. .vdisplay = 768,
  405. .vsync_start = 768 + 14,
  406. .vsync_end = 768 + 14 + 42,
  407. .vtotal = 768 + 14 + 42,
  408. .vrefresh = 60,
  409. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  410. };
  411. static const struct panel_desc auo_b101xtn01 = {
  412. .modes = &auo_b101xtn01_mode,
  413. .num_modes = 1,
  414. .bpc = 6,
  415. .size = {
  416. .width = 223,
  417. .height = 125,
  418. },
  419. };
  420. static const struct drm_display_mode auo_b116xw03_mode = {
  421. .clock = 70589,
  422. .hdisplay = 1366,
  423. .hsync_start = 1366 + 40,
  424. .hsync_end = 1366 + 40 + 40,
  425. .htotal = 1366 + 40 + 40 + 32,
  426. .vdisplay = 768,
  427. .vsync_start = 768 + 10,
  428. .vsync_end = 768 + 10 + 12,
  429. .vtotal = 768 + 10 + 12 + 6,
  430. .vrefresh = 60,
  431. };
  432. static const struct panel_desc auo_b116xw03 = {
  433. .modes = &auo_b116xw03_mode,
  434. .num_modes = 1,
  435. .bpc = 6,
  436. .size = {
  437. .width = 256,
  438. .height = 144,
  439. },
  440. };
  441. static const struct drm_display_mode auo_b133xtn01_mode = {
  442. .clock = 69500,
  443. .hdisplay = 1366,
  444. .hsync_start = 1366 + 48,
  445. .hsync_end = 1366 + 48 + 32,
  446. .htotal = 1366 + 48 + 32 + 20,
  447. .vdisplay = 768,
  448. .vsync_start = 768 + 3,
  449. .vsync_end = 768 + 3 + 6,
  450. .vtotal = 768 + 3 + 6 + 13,
  451. .vrefresh = 60,
  452. };
  453. static const struct panel_desc auo_b133xtn01 = {
  454. .modes = &auo_b133xtn01_mode,
  455. .num_modes = 1,
  456. .bpc = 6,
  457. .size = {
  458. .width = 293,
  459. .height = 165,
  460. },
  461. };
  462. static const struct drm_display_mode auo_b133htn01_mode = {
  463. .clock = 150660,
  464. .hdisplay = 1920,
  465. .hsync_start = 1920 + 172,
  466. .hsync_end = 1920 + 172 + 80,
  467. .htotal = 1920 + 172 + 80 + 60,
  468. .vdisplay = 1080,
  469. .vsync_start = 1080 + 25,
  470. .vsync_end = 1080 + 25 + 10,
  471. .vtotal = 1080 + 25 + 10 + 10,
  472. .vrefresh = 60,
  473. };
  474. static const struct panel_desc auo_b133htn01 = {
  475. .modes = &auo_b133htn01_mode,
  476. .num_modes = 1,
  477. .bpc = 6,
  478. .size = {
  479. .width = 293,
  480. .height = 165,
  481. },
  482. .delay = {
  483. .prepare = 105,
  484. .enable = 20,
  485. .unprepare = 50,
  486. },
  487. };
  488. static const struct display_timing auo_g070vvn01_timings = {
  489. .pixelclock = { 33300000, 34209000, 45000000 },
  490. .hactive = { 800, 800, 800 },
  491. .hfront_porch = { 20, 40, 200 },
  492. .hback_porch = { 87, 40, 1 },
  493. .hsync_len = { 1, 48, 87 },
  494. .vactive = { 480, 480, 480 },
  495. .vfront_porch = { 5, 13, 200 },
  496. .vback_porch = { 31, 31, 29 },
  497. .vsync_len = { 1, 1, 3 },
  498. };
  499. static const struct panel_desc auo_g070vvn01 = {
  500. .timings = &auo_g070vvn01_timings,
  501. .num_timings = 1,
  502. .bpc = 8,
  503. .size = {
  504. .width = 152,
  505. .height = 91,
  506. },
  507. .delay = {
  508. .prepare = 200,
  509. .enable = 50,
  510. .disable = 50,
  511. .unprepare = 1000,
  512. },
  513. };
  514. static const struct drm_display_mode auo_g104sn02_mode = {
  515. .clock = 40000,
  516. .hdisplay = 800,
  517. .hsync_start = 800 + 40,
  518. .hsync_end = 800 + 40 + 216,
  519. .htotal = 800 + 40 + 216 + 128,
  520. .vdisplay = 600,
  521. .vsync_start = 600 + 10,
  522. .vsync_end = 600 + 10 + 35,
  523. .vtotal = 600 + 10 + 35 + 2,
  524. .vrefresh = 60,
  525. };
  526. static const struct panel_desc auo_g104sn02 = {
  527. .modes = &auo_g104sn02_mode,
  528. .num_modes = 1,
  529. .bpc = 8,
  530. .size = {
  531. .width = 211,
  532. .height = 158,
  533. },
  534. };
  535. static const struct display_timing auo_g133han01_timings = {
  536. .pixelclock = { 134000000, 141200000, 149000000 },
  537. .hactive = { 1920, 1920, 1920 },
  538. .hfront_porch = { 39, 58, 77 },
  539. .hback_porch = { 59, 88, 117 },
  540. .hsync_len = { 28, 42, 56 },
  541. .vactive = { 1080, 1080, 1080 },
  542. .vfront_porch = { 3, 8, 11 },
  543. .vback_porch = { 5, 14, 19 },
  544. .vsync_len = { 4, 14, 19 },
  545. };
  546. static const struct panel_desc auo_g133han01 = {
  547. .timings = &auo_g133han01_timings,
  548. .num_timings = 1,
  549. .bpc = 8,
  550. .size = {
  551. .width = 293,
  552. .height = 165,
  553. },
  554. .delay = {
  555. .prepare = 200,
  556. .enable = 50,
  557. .disable = 50,
  558. .unprepare = 1000,
  559. },
  560. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  561. };
  562. static const struct display_timing auo_g185han01_timings = {
  563. .pixelclock = { 120000000, 144000000, 175000000 },
  564. .hactive = { 1920, 1920, 1920 },
  565. .hfront_porch = { 18, 60, 74 },
  566. .hback_porch = { 12, 44, 54 },
  567. .hsync_len = { 10, 24, 32 },
  568. .vactive = { 1080, 1080, 1080 },
  569. .vfront_porch = { 6, 10, 40 },
  570. .vback_porch = { 2, 5, 20 },
  571. .vsync_len = { 2, 5, 20 },
  572. };
  573. static const struct panel_desc auo_g185han01 = {
  574. .timings = &auo_g185han01_timings,
  575. .num_timings = 1,
  576. .bpc = 8,
  577. .size = {
  578. .width = 409,
  579. .height = 230,
  580. },
  581. .delay = {
  582. .prepare = 50,
  583. .enable = 200,
  584. .disable = 110,
  585. .unprepare = 1000,
  586. },
  587. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  588. };
  589. static const struct display_timing auo_p320hvn03_timings = {
  590. .pixelclock = { 106000000, 148500000, 164000000 },
  591. .hactive = { 1920, 1920, 1920 },
  592. .hfront_porch = { 25, 50, 130 },
  593. .hback_porch = { 25, 50, 130 },
  594. .hsync_len = { 20, 40, 105 },
  595. .vactive = { 1080, 1080, 1080 },
  596. .vfront_porch = { 8, 17, 150 },
  597. .vback_porch = { 8, 17, 150 },
  598. .vsync_len = { 4, 11, 100 },
  599. };
  600. static const struct panel_desc auo_p320hvn03 = {
  601. .timings = &auo_p320hvn03_timings,
  602. .num_timings = 1,
  603. .bpc = 8,
  604. .size = {
  605. .width = 698,
  606. .height = 393,
  607. },
  608. .delay = {
  609. .prepare = 1,
  610. .enable = 450,
  611. .unprepare = 500,
  612. },
  613. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  614. };
  615. static const struct drm_display_mode auo_t215hvn01_mode = {
  616. .clock = 148800,
  617. .hdisplay = 1920,
  618. .hsync_start = 1920 + 88,
  619. .hsync_end = 1920 + 88 + 44,
  620. .htotal = 1920 + 88 + 44 + 148,
  621. .vdisplay = 1080,
  622. .vsync_start = 1080 + 4,
  623. .vsync_end = 1080 + 4 + 5,
  624. .vtotal = 1080 + 4 + 5 + 36,
  625. .vrefresh = 60,
  626. };
  627. static const struct panel_desc auo_t215hvn01 = {
  628. .modes = &auo_t215hvn01_mode,
  629. .num_modes = 1,
  630. .bpc = 8,
  631. .size = {
  632. .width = 430,
  633. .height = 270,
  634. },
  635. .delay = {
  636. .disable = 5,
  637. .unprepare = 1000,
  638. }
  639. };
  640. static const struct drm_display_mode avic_tm070ddh03_mode = {
  641. .clock = 51200,
  642. .hdisplay = 1024,
  643. .hsync_start = 1024 + 160,
  644. .hsync_end = 1024 + 160 + 4,
  645. .htotal = 1024 + 160 + 4 + 156,
  646. .vdisplay = 600,
  647. .vsync_start = 600 + 17,
  648. .vsync_end = 600 + 17 + 1,
  649. .vtotal = 600 + 17 + 1 + 17,
  650. .vrefresh = 60,
  651. };
  652. static const struct panel_desc avic_tm070ddh03 = {
  653. .modes = &avic_tm070ddh03_mode,
  654. .num_modes = 1,
  655. .bpc = 8,
  656. .size = {
  657. .width = 154,
  658. .height = 90,
  659. },
  660. .delay = {
  661. .prepare = 20,
  662. .enable = 200,
  663. .disable = 200,
  664. },
  665. };
  666. static const struct drm_display_mode boe_hv070wsa_mode = {
  667. .clock = 40800,
  668. .hdisplay = 1024,
  669. .hsync_start = 1024 + 90,
  670. .hsync_end = 1024 + 90 + 90,
  671. .htotal = 1024 + 90 + 90 + 90,
  672. .vdisplay = 600,
  673. .vsync_start = 600 + 3,
  674. .vsync_end = 600 + 3 + 4,
  675. .vtotal = 600 + 3 + 4 + 3,
  676. .vrefresh = 60,
  677. };
  678. static const struct panel_desc boe_hv070wsa = {
  679. .modes = &boe_hv070wsa_mode,
  680. .num_modes = 1,
  681. .size = {
  682. .width = 154,
  683. .height = 90,
  684. },
  685. };
  686. static const struct drm_display_mode boe_nv101wxmn51_modes[] = {
  687. {
  688. .clock = 71900,
  689. .hdisplay = 1280,
  690. .hsync_start = 1280 + 48,
  691. .hsync_end = 1280 + 48 + 32,
  692. .htotal = 1280 + 48 + 32 + 80,
  693. .vdisplay = 800,
  694. .vsync_start = 800 + 3,
  695. .vsync_end = 800 + 3 + 5,
  696. .vtotal = 800 + 3 + 5 + 24,
  697. .vrefresh = 60,
  698. },
  699. {
  700. .clock = 57500,
  701. .hdisplay = 1280,
  702. .hsync_start = 1280 + 48,
  703. .hsync_end = 1280 + 48 + 32,
  704. .htotal = 1280 + 48 + 32 + 80,
  705. .vdisplay = 800,
  706. .vsync_start = 800 + 3,
  707. .vsync_end = 800 + 3 + 5,
  708. .vtotal = 800 + 3 + 5 + 24,
  709. .vrefresh = 48,
  710. },
  711. };
  712. static const struct panel_desc boe_nv101wxmn51 = {
  713. .modes = boe_nv101wxmn51_modes,
  714. .num_modes = ARRAY_SIZE(boe_nv101wxmn51_modes),
  715. .bpc = 8,
  716. .size = {
  717. .width = 217,
  718. .height = 136,
  719. },
  720. .delay = {
  721. .prepare = 210,
  722. .enable = 50,
  723. .unprepare = 160,
  724. },
  725. };
  726. static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
  727. .clock = 66770,
  728. .hdisplay = 800,
  729. .hsync_start = 800 + 49,
  730. .hsync_end = 800 + 49 + 33,
  731. .htotal = 800 + 49 + 33 + 17,
  732. .vdisplay = 1280,
  733. .vsync_start = 1280 + 1,
  734. .vsync_end = 1280 + 1 + 7,
  735. .vtotal = 1280 + 1 + 7 + 15,
  736. .vrefresh = 60,
  737. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  738. };
  739. static const struct panel_desc chunghwa_claa070wp03xg = {
  740. .modes = &chunghwa_claa070wp03xg_mode,
  741. .num_modes = 1,
  742. .bpc = 6,
  743. .size = {
  744. .width = 94,
  745. .height = 150,
  746. },
  747. };
  748. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  749. .clock = 72070,
  750. .hdisplay = 1366,
  751. .hsync_start = 1366 + 58,
  752. .hsync_end = 1366 + 58 + 58,
  753. .htotal = 1366 + 58 + 58 + 58,
  754. .vdisplay = 768,
  755. .vsync_start = 768 + 4,
  756. .vsync_end = 768 + 4 + 4,
  757. .vtotal = 768 + 4 + 4 + 4,
  758. .vrefresh = 60,
  759. };
  760. static const struct panel_desc chunghwa_claa101wa01a = {
  761. .modes = &chunghwa_claa101wa01a_mode,
  762. .num_modes = 1,
  763. .bpc = 6,
  764. .size = {
  765. .width = 220,
  766. .height = 120,
  767. },
  768. };
  769. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  770. .clock = 69300,
  771. .hdisplay = 1366,
  772. .hsync_start = 1366 + 48,
  773. .hsync_end = 1366 + 48 + 32,
  774. .htotal = 1366 + 48 + 32 + 20,
  775. .vdisplay = 768,
  776. .vsync_start = 768 + 16,
  777. .vsync_end = 768 + 16 + 8,
  778. .vtotal = 768 + 16 + 8 + 16,
  779. .vrefresh = 60,
  780. };
  781. static const struct panel_desc chunghwa_claa101wb01 = {
  782. .modes = &chunghwa_claa101wb01_mode,
  783. .num_modes = 1,
  784. .bpc = 6,
  785. .size = {
  786. .width = 223,
  787. .height = 125,
  788. },
  789. };
  790. static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
  791. .clock = 33260,
  792. .hdisplay = 800,
  793. .hsync_start = 800 + 40,
  794. .hsync_end = 800 + 40 + 128,
  795. .htotal = 800 + 40 + 128 + 88,
  796. .vdisplay = 480,
  797. .vsync_start = 480 + 10,
  798. .vsync_end = 480 + 10 + 2,
  799. .vtotal = 480 + 10 + 2 + 33,
  800. .vrefresh = 60,
  801. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  802. };
  803. static const struct panel_desc dataimage_scf0700c48ggu18 = {
  804. .modes = &dataimage_scf0700c48ggu18_mode,
  805. .num_modes = 1,
  806. .bpc = 8,
  807. .size = {
  808. .width = 152,
  809. .height = 91,
  810. },
  811. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  812. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
  813. };
  814. static const struct display_timing dlc_dlc0700yzg_1_timing = {
  815. .pixelclock = { 45000000, 51200000, 57000000 },
  816. .hactive = { 1024, 1024, 1024 },
  817. .hfront_porch = { 100, 106, 113 },
  818. .hback_porch = { 100, 106, 113 },
  819. .hsync_len = { 100, 108, 114 },
  820. .vactive = { 600, 600, 600 },
  821. .vfront_porch = { 8, 11, 15 },
  822. .vback_porch = { 8, 11, 15 },
  823. .vsync_len = { 9, 13, 15 },
  824. .flags = DISPLAY_FLAGS_DE_HIGH,
  825. };
  826. static const struct panel_desc dlc_dlc0700yzg_1 = {
  827. .timings = &dlc_dlc0700yzg_1_timing,
  828. .num_timings = 1,
  829. .bpc = 6,
  830. .size = {
  831. .width = 154,
  832. .height = 86,
  833. },
  834. .delay = {
  835. .prepare = 30,
  836. .enable = 200,
  837. .disable = 200,
  838. },
  839. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  840. };
  841. static const struct drm_display_mode edt_et057090dhu_mode = {
  842. .clock = 25175,
  843. .hdisplay = 640,
  844. .hsync_start = 640 + 16,
  845. .hsync_end = 640 + 16 + 30,
  846. .htotal = 640 + 16 + 30 + 114,
  847. .vdisplay = 480,
  848. .vsync_start = 480 + 10,
  849. .vsync_end = 480 + 10 + 3,
  850. .vtotal = 480 + 10 + 3 + 32,
  851. .vrefresh = 60,
  852. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  853. };
  854. static const struct panel_desc edt_et057090dhu = {
  855. .modes = &edt_et057090dhu_mode,
  856. .num_modes = 1,
  857. .bpc = 6,
  858. .size = {
  859. .width = 115,
  860. .height = 86,
  861. },
  862. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  863. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_NEGEDGE,
  864. };
  865. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  866. .clock = 33260,
  867. .hdisplay = 800,
  868. .hsync_start = 800 + 40,
  869. .hsync_end = 800 + 40 + 128,
  870. .htotal = 800 + 40 + 128 + 88,
  871. .vdisplay = 480,
  872. .vsync_start = 480 + 10,
  873. .vsync_end = 480 + 10 + 2,
  874. .vtotal = 480 + 10 + 2 + 33,
  875. .vrefresh = 60,
  876. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  877. };
  878. static const struct panel_desc edt_etm0700g0dh6 = {
  879. .modes = &edt_etm0700g0dh6_mode,
  880. .num_modes = 1,
  881. .bpc = 6,
  882. .size = {
  883. .width = 152,
  884. .height = 91,
  885. },
  886. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  887. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_NEGEDGE,
  888. };
  889. static const struct panel_desc edt_etm0700g0bdh6 = {
  890. .modes = &edt_etm0700g0dh6_mode,
  891. .num_modes = 1,
  892. .bpc = 6,
  893. .size = {
  894. .width = 152,
  895. .height = 91,
  896. },
  897. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  898. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
  899. };
  900. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  901. .clock = 32260,
  902. .hdisplay = 800,
  903. .hsync_start = 800 + 168,
  904. .hsync_end = 800 + 168 + 64,
  905. .htotal = 800 + 168 + 64 + 88,
  906. .vdisplay = 480,
  907. .vsync_start = 480 + 37,
  908. .vsync_end = 480 + 37 + 2,
  909. .vtotal = 480 + 37 + 2 + 8,
  910. .vrefresh = 60,
  911. };
  912. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  913. .modes = &foxlink_fl500wvr00_a0t_mode,
  914. .num_modes = 1,
  915. .bpc = 8,
  916. .size = {
  917. .width = 108,
  918. .height = 65,
  919. },
  920. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  921. };
  922. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  923. .clock = 9000,
  924. .hdisplay = 480,
  925. .hsync_start = 480 + 5,
  926. .hsync_end = 480 + 5 + 1,
  927. .htotal = 480 + 5 + 1 + 40,
  928. .vdisplay = 272,
  929. .vsync_start = 272 + 8,
  930. .vsync_end = 272 + 8 + 1,
  931. .vtotal = 272 + 8 + 1 + 8,
  932. .vrefresh = 60,
  933. };
  934. static const struct panel_desc giantplus_gpg482739qs5 = {
  935. .modes = &giantplus_gpg482739qs5_mode,
  936. .num_modes = 1,
  937. .bpc = 8,
  938. .size = {
  939. .width = 95,
  940. .height = 54,
  941. },
  942. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  943. };
  944. static const struct display_timing hannstar_hsd070pww1_timing = {
  945. .pixelclock = { 64300000, 71100000, 82000000 },
  946. .hactive = { 1280, 1280, 1280 },
  947. .hfront_porch = { 1, 1, 10 },
  948. .hback_porch = { 1, 1, 10 },
  949. /*
  950. * According to the data sheet, the minimum horizontal blanking interval
  951. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  952. * minimum working horizontal blanking interval to be 60 clocks.
  953. */
  954. .hsync_len = { 58, 158, 661 },
  955. .vactive = { 800, 800, 800 },
  956. .vfront_porch = { 1, 1, 10 },
  957. .vback_porch = { 1, 1, 10 },
  958. .vsync_len = { 1, 21, 203 },
  959. .flags = DISPLAY_FLAGS_DE_HIGH,
  960. };
  961. static const struct panel_desc hannstar_hsd070pww1 = {
  962. .timings = &hannstar_hsd070pww1_timing,
  963. .num_timings = 1,
  964. .bpc = 6,
  965. .size = {
  966. .width = 151,
  967. .height = 94,
  968. },
  969. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  970. };
  971. static const struct display_timing hannstar_hsd100pxn1_timing = {
  972. .pixelclock = { 55000000, 65000000, 75000000 },
  973. .hactive = { 1024, 1024, 1024 },
  974. .hfront_porch = { 40, 40, 40 },
  975. .hback_porch = { 220, 220, 220 },
  976. .hsync_len = { 20, 60, 100 },
  977. .vactive = { 768, 768, 768 },
  978. .vfront_porch = { 7, 7, 7 },
  979. .vback_porch = { 21, 21, 21 },
  980. .vsync_len = { 10, 10, 10 },
  981. .flags = DISPLAY_FLAGS_DE_HIGH,
  982. };
  983. static const struct panel_desc hannstar_hsd100pxn1 = {
  984. .timings = &hannstar_hsd100pxn1_timing,
  985. .num_timings = 1,
  986. .bpc = 6,
  987. .size = {
  988. .width = 203,
  989. .height = 152,
  990. },
  991. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  992. };
  993. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  994. .clock = 33333,
  995. .hdisplay = 800,
  996. .hsync_start = 800 + 85,
  997. .hsync_end = 800 + 85 + 86,
  998. .htotal = 800 + 85 + 86 + 85,
  999. .vdisplay = 480,
  1000. .vsync_start = 480 + 16,
  1001. .vsync_end = 480 + 16 + 13,
  1002. .vtotal = 480 + 16 + 13 + 16,
  1003. .vrefresh = 60,
  1004. };
  1005. static const struct panel_desc hitachi_tx23d38vm0caa = {
  1006. .modes = &hitachi_tx23d38vm0caa_mode,
  1007. .num_modes = 1,
  1008. .bpc = 6,
  1009. .size = {
  1010. .width = 195,
  1011. .height = 117,
  1012. },
  1013. .delay = {
  1014. .enable = 160,
  1015. .disable = 160,
  1016. },
  1017. };
  1018. static const struct drm_display_mode innolux_at043tn24_mode = {
  1019. .clock = 9000,
  1020. .hdisplay = 480,
  1021. .hsync_start = 480 + 2,
  1022. .hsync_end = 480 + 2 + 41,
  1023. .htotal = 480 + 2 + 41 + 2,
  1024. .vdisplay = 272,
  1025. .vsync_start = 272 + 2,
  1026. .vsync_end = 272 + 2 + 10,
  1027. .vtotal = 272 + 2 + 10 + 2,
  1028. .vrefresh = 60,
  1029. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1030. };
  1031. static const struct panel_desc innolux_at043tn24 = {
  1032. .modes = &innolux_at043tn24_mode,
  1033. .num_modes = 1,
  1034. .bpc = 8,
  1035. .size = {
  1036. .width = 95,
  1037. .height = 54,
  1038. },
  1039. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1040. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
  1041. };
  1042. static const struct drm_display_mode innolux_at070tn92_mode = {
  1043. .clock = 33333,
  1044. .hdisplay = 800,
  1045. .hsync_start = 800 + 210,
  1046. .hsync_end = 800 + 210 + 20,
  1047. .htotal = 800 + 210 + 20 + 46,
  1048. .vdisplay = 480,
  1049. .vsync_start = 480 + 22,
  1050. .vsync_end = 480 + 22 + 10,
  1051. .vtotal = 480 + 22 + 23 + 10,
  1052. .vrefresh = 60,
  1053. };
  1054. static const struct panel_desc innolux_at070tn92 = {
  1055. .modes = &innolux_at070tn92_mode,
  1056. .num_modes = 1,
  1057. .size = {
  1058. .width = 154,
  1059. .height = 86,
  1060. },
  1061. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1062. };
  1063. static const struct display_timing innolux_g070y2_l01_timing = {
  1064. .pixelclock = { 28000000, 29500000, 32000000 },
  1065. .hactive = { 800, 800, 800 },
  1066. .hfront_porch = { 61, 91, 141 },
  1067. .hback_porch = { 60, 90, 140 },
  1068. .hsync_len = { 12, 12, 12 },
  1069. .vactive = { 480, 480, 480 },
  1070. .vfront_porch = { 4, 9, 30 },
  1071. .vback_porch = { 4, 8, 28 },
  1072. .vsync_len = { 2, 2, 2 },
  1073. .flags = DISPLAY_FLAGS_DE_HIGH,
  1074. };
  1075. static const struct panel_desc innolux_g070y2_l01 = {
  1076. .timings = &innolux_g070y2_l01_timing,
  1077. .num_timings = 1,
  1078. .bpc = 6,
  1079. .size = {
  1080. .width = 152,
  1081. .height = 91,
  1082. },
  1083. .delay = {
  1084. .prepare = 10,
  1085. .enable = 100,
  1086. .disable = 100,
  1087. .unprepare = 800,
  1088. },
  1089. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1090. };
  1091. static const struct display_timing innolux_g101ice_l01_timing = {
  1092. .pixelclock = { 60400000, 71100000, 74700000 },
  1093. .hactive = { 1280, 1280, 1280 },
  1094. .hfront_porch = { 41, 80, 100 },
  1095. .hback_porch = { 40, 79, 99 },
  1096. .hsync_len = { 1, 1, 1 },
  1097. .vactive = { 800, 800, 800 },
  1098. .vfront_porch = { 5, 11, 14 },
  1099. .vback_porch = { 4, 11, 14 },
  1100. .vsync_len = { 1, 1, 1 },
  1101. .flags = DISPLAY_FLAGS_DE_HIGH,
  1102. };
  1103. static const struct panel_desc innolux_g101ice_l01 = {
  1104. .timings = &innolux_g101ice_l01_timing,
  1105. .num_timings = 1,
  1106. .bpc = 8,
  1107. .size = {
  1108. .width = 217,
  1109. .height = 135,
  1110. },
  1111. .delay = {
  1112. .enable = 200,
  1113. .disable = 200,
  1114. },
  1115. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1116. };
  1117. static const struct display_timing innolux_g121i1_l01_timing = {
  1118. .pixelclock = { 67450000, 71000000, 74550000 },
  1119. .hactive = { 1280, 1280, 1280 },
  1120. .hfront_porch = { 40, 80, 160 },
  1121. .hback_porch = { 39, 79, 159 },
  1122. .hsync_len = { 1, 1, 1 },
  1123. .vactive = { 800, 800, 800 },
  1124. .vfront_porch = { 5, 11, 100 },
  1125. .vback_porch = { 4, 11, 99 },
  1126. .vsync_len = { 1, 1, 1 },
  1127. };
  1128. static const struct panel_desc innolux_g121i1_l01 = {
  1129. .timings = &innolux_g121i1_l01_timing,
  1130. .num_timings = 1,
  1131. .bpc = 6,
  1132. .size = {
  1133. .width = 261,
  1134. .height = 163,
  1135. },
  1136. .delay = {
  1137. .enable = 200,
  1138. .disable = 20,
  1139. },
  1140. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1141. };
  1142. static const struct drm_display_mode innolux_g121x1_l03_mode = {
  1143. .clock = 65000,
  1144. .hdisplay = 1024,
  1145. .hsync_start = 1024 + 0,
  1146. .hsync_end = 1024 + 1,
  1147. .htotal = 1024 + 0 + 1 + 320,
  1148. .vdisplay = 768,
  1149. .vsync_start = 768 + 38,
  1150. .vsync_end = 768 + 38 + 1,
  1151. .vtotal = 768 + 38 + 1 + 0,
  1152. .vrefresh = 60,
  1153. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1154. };
  1155. static const struct panel_desc innolux_g121x1_l03 = {
  1156. .modes = &innolux_g121x1_l03_mode,
  1157. .num_modes = 1,
  1158. .bpc = 6,
  1159. .size = {
  1160. .width = 246,
  1161. .height = 185,
  1162. },
  1163. .delay = {
  1164. .enable = 200,
  1165. .unprepare = 200,
  1166. .disable = 400,
  1167. },
  1168. };
  1169. static const struct drm_display_mode innolux_n116bge_mode = {
  1170. .clock = 76420,
  1171. .hdisplay = 1366,
  1172. .hsync_start = 1366 + 136,
  1173. .hsync_end = 1366 + 136 + 30,
  1174. .htotal = 1366 + 136 + 30 + 60,
  1175. .vdisplay = 768,
  1176. .vsync_start = 768 + 8,
  1177. .vsync_end = 768 + 8 + 12,
  1178. .vtotal = 768 + 8 + 12 + 12,
  1179. .vrefresh = 60,
  1180. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1181. };
  1182. static const struct panel_desc innolux_n116bge = {
  1183. .modes = &innolux_n116bge_mode,
  1184. .num_modes = 1,
  1185. .bpc = 6,
  1186. .size = {
  1187. .width = 256,
  1188. .height = 144,
  1189. },
  1190. };
  1191. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  1192. .clock = 69300,
  1193. .hdisplay = 1366,
  1194. .hsync_start = 1366 + 16,
  1195. .hsync_end = 1366 + 16 + 34,
  1196. .htotal = 1366 + 16 + 34 + 50,
  1197. .vdisplay = 768,
  1198. .vsync_start = 768 + 2,
  1199. .vsync_end = 768 + 2 + 6,
  1200. .vtotal = 768 + 2 + 6 + 12,
  1201. .vrefresh = 60,
  1202. };
  1203. static const struct panel_desc innolux_n156bge_l21 = {
  1204. .modes = &innolux_n156bge_l21_mode,
  1205. .num_modes = 1,
  1206. .bpc = 6,
  1207. .size = {
  1208. .width = 344,
  1209. .height = 193,
  1210. },
  1211. };
  1212. static const struct drm_display_mode innolux_p120zdg_bf1_mode = {
  1213. .clock = 206016,
  1214. .hdisplay = 2160,
  1215. .hsync_start = 2160 + 48,
  1216. .hsync_end = 2160 + 48 + 32,
  1217. .htotal = 2160 + 48 + 32 + 80,
  1218. .vdisplay = 1440,
  1219. .vsync_start = 1440 + 3,
  1220. .vsync_end = 1440 + 3 + 10,
  1221. .vtotal = 1440 + 3 + 10 + 27,
  1222. .vrefresh = 60,
  1223. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  1224. };
  1225. static const struct panel_desc innolux_p120zdg_bf1 = {
  1226. .modes = &innolux_p120zdg_bf1_mode,
  1227. .num_modes = 1,
  1228. .bpc = 8,
  1229. .size = {
  1230. .width = 254,
  1231. .height = 169,
  1232. },
  1233. .delay = {
  1234. .hpd_absent_delay = 200,
  1235. .unprepare = 500,
  1236. },
  1237. };
  1238. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  1239. .clock = 51501,
  1240. .hdisplay = 1024,
  1241. .hsync_start = 1024 + 128,
  1242. .hsync_end = 1024 + 128 + 64,
  1243. .htotal = 1024 + 128 + 64 + 128,
  1244. .vdisplay = 600,
  1245. .vsync_start = 600 + 16,
  1246. .vsync_end = 600 + 16 + 4,
  1247. .vtotal = 600 + 16 + 4 + 16,
  1248. .vrefresh = 60,
  1249. };
  1250. static const struct panel_desc innolux_zj070na_01p = {
  1251. .modes = &innolux_zj070na_01p_mode,
  1252. .num_modes = 1,
  1253. .bpc = 6,
  1254. .size = {
  1255. .width = 154,
  1256. .height = 90,
  1257. },
  1258. };
  1259. static const struct display_timing koe_tx31d200vm0baa_timing = {
  1260. .pixelclock = { 39600000, 43200000, 48000000 },
  1261. .hactive = { 1280, 1280, 1280 },
  1262. .hfront_porch = { 16, 36, 56 },
  1263. .hback_porch = { 16, 36, 56 },
  1264. .hsync_len = { 8, 8, 8 },
  1265. .vactive = { 480, 480, 480 },
  1266. .vfront_porch = { 6, 21, 33 },
  1267. .vback_porch = { 6, 21, 33 },
  1268. .vsync_len = { 8, 8, 8 },
  1269. .flags = DISPLAY_FLAGS_DE_HIGH,
  1270. };
  1271. static const struct panel_desc koe_tx31d200vm0baa = {
  1272. .timings = &koe_tx31d200vm0baa_timing,
  1273. .num_timings = 1,
  1274. .bpc = 6,
  1275. .size = {
  1276. .width = 292,
  1277. .height = 109,
  1278. },
  1279. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1280. };
  1281. static const struct display_timing kyo_tcg121xglp_timing = {
  1282. .pixelclock = { 52000000, 65000000, 71000000 },
  1283. .hactive = { 1024, 1024, 1024 },
  1284. .hfront_porch = { 2, 2, 2 },
  1285. .hback_porch = { 2, 2, 2 },
  1286. .hsync_len = { 86, 124, 244 },
  1287. .vactive = { 768, 768, 768 },
  1288. .vfront_porch = { 2, 2, 2 },
  1289. .vback_porch = { 2, 2, 2 },
  1290. .vsync_len = { 6, 34, 73 },
  1291. .flags = DISPLAY_FLAGS_DE_HIGH,
  1292. };
  1293. static const struct panel_desc kyo_tcg121xglp = {
  1294. .timings = &kyo_tcg121xglp_timing,
  1295. .num_timings = 1,
  1296. .bpc = 8,
  1297. .size = {
  1298. .width = 246,
  1299. .height = 184,
  1300. },
  1301. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1302. };
  1303. static const struct drm_display_mode lg_lb070wv8_mode = {
  1304. .clock = 33246,
  1305. .hdisplay = 800,
  1306. .hsync_start = 800 + 88,
  1307. .hsync_end = 800 + 88 + 80,
  1308. .htotal = 800 + 88 + 80 + 88,
  1309. .vdisplay = 480,
  1310. .vsync_start = 480 + 10,
  1311. .vsync_end = 480 + 10 + 25,
  1312. .vtotal = 480 + 10 + 25 + 10,
  1313. .vrefresh = 60,
  1314. };
  1315. static const struct panel_desc lg_lb070wv8 = {
  1316. .modes = &lg_lb070wv8_mode,
  1317. .num_modes = 1,
  1318. .bpc = 16,
  1319. .size = {
  1320. .width = 151,
  1321. .height = 91,
  1322. },
  1323. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1324. };
  1325. static const struct drm_display_mode lg_lp079qx1_sp0v_mode = {
  1326. .clock = 200000,
  1327. .hdisplay = 1536,
  1328. .hsync_start = 1536 + 12,
  1329. .hsync_end = 1536 + 12 + 16,
  1330. .htotal = 1536 + 12 + 16 + 48,
  1331. .vdisplay = 2048,
  1332. .vsync_start = 2048 + 8,
  1333. .vsync_end = 2048 + 8 + 4,
  1334. .vtotal = 2048 + 8 + 4 + 8,
  1335. .vrefresh = 60,
  1336. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1337. };
  1338. static const struct panel_desc lg_lp079qx1_sp0v = {
  1339. .modes = &lg_lp079qx1_sp0v_mode,
  1340. .num_modes = 1,
  1341. .size = {
  1342. .width = 129,
  1343. .height = 171,
  1344. },
  1345. };
  1346. static const struct drm_display_mode lg_lp097qx1_spa1_mode = {
  1347. .clock = 205210,
  1348. .hdisplay = 2048,
  1349. .hsync_start = 2048 + 150,
  1350. .hsync_end = 2048 + 150 + 5,
  1351. .htotal = 2048 + 150 + 5 + 5,
  1352. .vdisplay = 1536,
  1353. .vsync_start = 1536 + 3,
  1354. .vsync_end = 1536 + 3 + 1,
  1355. .vtotal = 1536 + 3 + 1 + 9,
  1356. .vrefresh = 60,
  1357. };
  1358. static const struct panel_desc lg_lp097qx1_spa1 = {
  1359. .modes = &lg_lp097qx1_spa1_mode,
  1360. .num_modes = 1,
  1361. .size = {
  1362. .width = 208,
  1363. .height = 147,
  1364. },
  1365. };
  1366. static const struct drm_display_mode lg_lp120up1_mode = {
  1367. .clock = 162300,
  1368. .hdisplay = 1920,
  1369. .hsync_start = 1920 + 40,
  1370. .hsync_end = 1920 + 40 + 40,
  1371. .htotal = 1920 + 40 + 40+ 80,
  1372. .vdisplay = 1280,
  1373. .vsync_start = 1280 + 4,
  1374. .vsync_end = 1280 + 4 + 4,
  1375. .vtotal = 1280 + 4 + 4 + 12,
  1376. .vrefresh = 60,
  1377. };
  1378. static const struct panel_desc lg_lp120up1 = {
  1379. .modes = &lg_lp120up1_mode,
  1380. .num_modes = 1,
  1381. .bpc = 8,
  1382. .size = {
  1383. .width = 267,
  1384. .height = 183,
  1385. },
  1386. };
  1387. static const struct drm_display_mode lg_lp129qe_mode = {
  1388. .clock = 285250,
  1389. .hdisplay = 2560,
  1390. .hsync_start = 2560 + 48,
  1391. .hsync_end = 2560 + 48 + 32,
  1392. .htotal = 2560 + 48 + 32 + 80,
  1393. .vdisplay = 1700,
  1394. .vsync_start = 1700 + 3,
  1395. .vsync_end = 1700 + 3 + 10,
  1396. .vtotal = 1700 + 3 + 10 + 36,
  1397. .vrefresh = 60,
  1398. };
  1399. static const struct panel_desc lg_lp129qe = {
  1400. .modes = &lg_lp129qe_mode,
  1401. .num_modes = 1,
  1402. .bpc = 8,
  1403. .size = {
  1404. .width = 272,
  1405. .height = 181,
  1406. },
  1407. };
  1408. static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
  1409. .clock = 30400,
  1410. .hdisplay = 800,
  1411. .hsync_start = 800 + 0,
  1412. .hsync_end = 800 + 1,
  1413. .htotal = 800 + 0 + 1 + 160,
  1414. .vdisplay = 480,
  1415. .vsync_start = 480 + 0,
  1416. .vsync_end = 480 + 48 + 1,
  1417. .vtotal = 480 + 48 + 1 + 0,
  1418. .vrefresh = 60,
  1419. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1420. };
  1421. static const struct panel_desc mitsubishi_aa070mc01 = {
  1422. .modes = &mitsubishi_aa070mc01_mode,
  1423. .num_modes = 1,
  1424. .bpc = 8,
  1425. .size = {
  1426. .width = 152,
  1427. .height = 91,
  1428. },
  1429. .delay = {
  1430. .enable = 200,
  1431. .unprepare = 200,
  1432. .disable = 400,
  1433. },
  1434. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1435. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1436. };
  1437. static const struct display_timing nec_nl12880bc20_05_timing = {
  1438. .pixelclock = { 67000000, 71000000, 75000000 },
  1439. .hactive = { 1280, 1280, 1280 },
  1440. .hfront_porch = { 2, 30, 30 },
  1441. .hback_porch = { 6, 100, 100 },
  1442. .hsync_len = { 2, 30, 30 },
  1443. .vactive = { 800, 800, 800 },
  1444. .vfront_porch = { 5, 5, 5 },
  1445. .vback_porch = { 11, 11, 11 },
  1446. .vsync_len = { 7, 7, 7 },
  1447. };
  1448. static const struct panel_desc nec_nl12880bc20_05 = {
  1449. .timings = &nec_nl12880bc20_05_timing,
  1450. .num_timings = 1,
  1451. .bpc = 8,
  1452. .size = {
  1453. .width = 261,
  1454. .height = 163,
  1455. },
  1456. .delay = {
  1457. .enable = 50,
  1458. .disable = 50,
  1459. },
  1460. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1461. };
  1462. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  1463. .clock = 10870,
  1464. .hdisplay = 480,
  1465. .hsync_start = 480 + 2,
  1466. .hsync_end = 480 + 2 + 41,
  1467. .htotal = 480 + 2 + 41 + 2,
  1468. .vdisplay = 272,
  1469. .vsync_start = 272 + 2,
  1470. .vsync_end = 272 + 2 + 4,
  1471. .vtotal = 272 + 2 + 4 + 2,
  1472. .vrefresh = 74,
  1473. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1474. };
  1475. static const struct panel_desc nec_nl4827hc19_05b = {
  1476. .modes = &nec_nl4827hc19_05b_mode,
  1477. .num_modes = 1,
  1478. .bpc = 8,
  1479. .size = {
  1480. .width = 95,
  1481. .height = 54,
  1482. },
  1483. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1484. .bus_flags = DRM_BUS_FLAG_PIXDATA_POSEDGE,
  1485. };
  1486. static const struct drm_display_mode netron_dy_e231732_mode = {
  1487. .clock = 66000,
  1488. .hdisplay = 1024,
  1489. .hsync_start = 1024 + 160,
  1490. .hsync_end = 1024 + 160 + 70,
  1491. .htotal = 1024 + 160 + 70 + 90,
  1492. .vdisplay = 600,
  1493. .vsync_start = 600 + 127,
  1494. .vsync_end = 600 + 127 + 20,
  1495. .vtotal = 600 + 127 + 20 + 3,
  1496. .vrefresh = 60,
  1497. };
  1498. static const struct panel_desc netron_dy_e231732 = {
  1499. .modes = &netron_dy_e231732_mode,
  1500. .num_modes = 1,
  1501. .size = {
  1502. .width = 154,
  1503. .height = 87,
  1504. },
  1505. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1506. };
  1507. static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
  1508. .clock = 9000,
  1509. .hdisplay = 480,
  1510. .hsync_start = 480 + 2,
  1511. .hsync_end = 480 + 2 + 41,
  1512. .htotal = 480 + 2 + 41 + 2,
  1513. .vdisplay = 272,
  1514. .vsync_start = 272 + 2,
  1515. .vsync_end = 272 + 2 + 10,
  1516. .vtotal = 272 + 2 + 10 + 2,
  1517. .vrefresh = 60,
  1518. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1519. };
  1520. static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
  1521. .modes = &newhaven_nhd_43_480272ef_atxl_mode,
  1522. .num_modes = 1,
  1523. .bpc = 8,
  1524. .size = {
  1525. .width = 95,
  1526. .height = 54,
  1527. },
  1528. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1529. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE |
  1530. DRM_BUS_FLAG_SYNC_POSEDGE,
  1531. };
  1532. static const struct display_timing nlt_nl192108ac18_02d_timing = {
  1533. .pixelclock = { 130000000, 148350000, 163000000 },
  1534. .hactive = { 1920, 1920, 1920 },
  1535. .hfront_porch = { 80, 100, 100 },
  1536. .hback_porch = { 100, 120, 120 },
  1537. .hsync_len = { 50, 60, 60 },
  1538. .vactive = { 1080, 1080, 1080 },
  1539. .vfront_porch = { 12, 30, 30 },
  1540. .vback_porch = { 4, 10, 10 },
  1541. .vsync_len = { 4, 5, 5 },
  1542. };
  1543. static const struct panel_desc nlt_nl192108ac18_02d = {
  1544. .timings = &nlt_nl192108ac18_02d_timing,
  1545. .num_timings = 1,
  1546. .bpc = 8,
  1547. .size = {
  1548. .width = 344,
  1549. .height = 194,
  1550. },
  1551. .delay = {
  1552. .unprepare = 500,
  1553. },
  1554. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1555. };
  1556. static const struct drm_display_mode nvd_9128_mode = {
  1557. .clock = 29500,
  1558. .hdisplay = 800,
  1559. .hsync_start = 800 + 130,
  1560. .hsync_end = 800 + 130 + 98,
  1561. .htotal = 800 + 0 + 130 + 98,
  1562. .vdisplay = 480,
  1563. .vsync_start = 480 + 10,
  1564. .vsync_end = 480 + 10 + 50,
  1565. .vtotal = 480 + 0 + 10 + 50,
  1566. };
  1567. static const struct panel_desc nvd_9128 = {
  1568. .modes = &nvd_9128_mode,
  1569. .num_modes = 1,
  1570. .bpc = 8,
  1571. .size = {
  1572. .width = 156,
  1573. .height = 88,
  1574. },
  1575. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1576. };
  1577. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  1578. .pixelclock = { 30000000, 30000000, 40000000 },
  1579. .hactive = { 800, 800, 800 },
  1580. .hfront_porch = { 40, 40, 40 },
  1581. .hback_porch = { 40, 40, 40 },
  1582. .hsync_len = { 1, 48, 48 },
  1583. .vactive = { 480, 480, 480 },
  1584. .vfront_porch = { 13, 13, 13 },
  1585. .vback_porch = { 29, 29, 29 },
  1586. .vsync_len = { 3, 3, 3 },
  1587. .flags = DISPLAY_FLAGS_DE_HIGH,
  1588. };
  1589. static const struct panel_desc okaya_rs800480t_7x0gp = {
  1590. .timings = &okaya_rs800480t_7x0gp_timing,
  1591. .num_timings = 1,
  1592. .bpc = 6,
  1593. .size = {
  1594. .width = 154,
  1595. .height = 87,
  1596. },
  1597. .delay = {
  1598. .prepare = 41,
  1599. .enable = 50,
  1600. .unprepare = 41,
  1601. .disable = 50,
  1602. },
  1603. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1604. };
  1605. static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
  1606. .clock = 9000,
  1607. .hdisplay = 480,
  1608. .hsync_start = 480 + 5,
  1609. .hsync_end = 480 + 5 + 30,
  1610. .htotal = 480 + 5 + 30 + 10,
  1611. .vdisplay = 272,
  1612. .vsync_start = 272 + 8,
  1613. .vsync_end = 272 + 8 + 5,
  1614. .vtotal = 272 + 8 + 5 + 3,
  1615. .vrefresh = 60,
  1616. };
  1617. static const struct panel_desc olimex_lcd_olinuxino_43ts = {
  1618. .modes = &olimex_lcd_olinuxino_43ts_mode,
  1619. .num_modes = 1,
  1620. .size = {
  1621. .width = 95,
  1622. .height = 54,
  1623. },
  1624. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1625. };
  1626. /*
  1627. * 800x480 CVT. The panel appears to be quite accepting, at least as far as
  1628. * pixel clocks, but this is the timing that was being used in the Adafruit
  1629. * installation instructions.
  1630. */
  1631. static const struct drm_display_mode ontat_yx700wv03_mode = {
  1632. .clock = 29500,
  1633. .hdisplay = 800,
  1634. .hsync_start = 824,
  1635. .hsync_end = 896,
  1636. .htotal = 992,
  1637. .vdisplay = 480,
  1638. .vsync_start = 483,
  1639. .vsync_end = 493,
  1640. .vtotal = 500,
  1641. .vrefresh = 60,
  1642. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1643. };
  1644. /*
  1645. * Specification at:
  1646. * https://www.adafruit.com/images/product-files/2406/c3163.pdf
  1647. */
  1648. static const struct panel_desc ontat_yx700wv03 = {
  1649. .modes = &ontat_yx700wv03_mode,
  1650. .num_modes = 1,
  1651. .bpc = 8,
  1652. .size = {
  1653. .width = 154,
  1654. .height = 83,
  1655. },
  1656. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1657. };
  1658. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  1659. .clock = 25000,
  1660. .hdisplay = 480,
  1661. .hsync_start = 480 + 10,
  1662. .hsync_end = 480 + 10 + 10,
  1663. .htotal = 480 + 10 + 10 + 15,
  1664. .vdisplay = 800,
  1665. .vsync_start = 800 + 3,
  1666. .vsync_end = 800 + 3 + 3,
  1667. .vtotal = 800 + 3 + 3 + 3,
  1668. .vrefresh = 60,
  1669. };
  1670. static const struct panel_desc ortustech_com43h4m85ulc = {
  1671. .modes = &ortustech_com43h4m85ulc_mode,
  1672. .num_modes = 1,
  1673. .bpc = 8,
  1674. .size = {
  1675. .width = 56,
  1676. .height = 93,
  1677. },
  1678. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1679. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
  1680. };
  1681. static const struct drm_display_mode qd43003c0_40_mode = {
  1682. .clock = 9000,
  1683. .hdisplay = 480,
  1684. .hsync_start = 480 + 8,
  1685. .hsync_end = 480 + 8 + 4,
  1686. .htotal = 480 + 8 + 4 + 39,
  1687. .vdisplay = 272,
  1688. .vsync_start = 272 + 4,
  1689. .vsync_end = 272 + 4 + 10,
  1690. .vtotal = 272 + 4 + 10 + 2,
  1691. .vrefresh = 60,
  1692. };
  1693. static const struct panel_desc qd43003c0_40 = {
  1694. .modes = &qd43003c0_40_mode,
  1695. .num_modes = 1,
  1696. .bpc = 8,
  1697. .size = {
  1698. .width = 95,
  1699. .height = 53,
  1700. },
  1701. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1702. };
  1703. static const struct display_timing rocktech_rk070er9427_timing = {
  1704. .pixelclock = { 26400000, 33300000, 46800000 },
  1705. .hactive = { 800, 800, 800 },
  1706. .hfront_porch = { 16, 210, 354 },
  1707. .hback_porch = { 46, 46, 46 },
  1708. .hsync_len = { 1, 1, 1 },
  1709. .vactive = { 480, 480, 480 },
  1710. .vfront_porch = { 7, 22, 147 },
  1711. .vback_porch = { 23, 23, 23 },
  1712. .vsync_len = { 1, 1, 1 },
  1713. .flags = DISPLAY_FLAGS_DE_HIGH,
  1714. };
  1715. static const struct panel_desc rocktech_rk070er9427 = {
  1716. .timings = &rocktech_rk070er9427_timing,
  1717. .num_timings = 1,
  1718. .bpc = 6,
  1719. .size = {
  1720. .width = 154,
  1721. .height = 86,
  1722. },
  1723. .delay = {
  1724. .prepare = 41,
  1725. .enable = 50,
  1726. .unprepare = 41,
  1727. .disable = 50,
  1728. },
  1729. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1730. };
  1731. static const struct drm_display_mode samsung_lsn122dl01_c01_mode = {
  1732. .clock = 271560,
  1733. .hdisplay = 2560,
  1734. .hsync_start = 2560 + 48,
  1735. .hsync_end = 2560 + 48 + 32,
  1736. .htotal = 2560 + 48 + 32 + 80,
  1737. .vdisplay = 1600,
  1738. .vsync_start = 1600 + 2,
  1739. .vsync_end = 1600 + 2 + 5,
  1740. .vtotal = 1600 + 2 + 5 + 57,
  1741. .vrefresh = 60,
  1742. };
  1743. static const struct panel_desc samsung_lsn122dl01_c01 = {
  1744. .modes = &samsung_lsn122dl01_c01_mode,
  1745. .num_modes = 1,
  1746. .size = {
  1747. .width = 263,
  1748. .height = 164,
  1749. },
  1750. };
  1751. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  1752. .clock = 54030,
  1753. .hdisplay = 1024,
  1754. .hsync_start = 1024 + 24,
  1755. .hsync_end = 1024 + 24 + 136,
  1756. .htotal = 1024 + 24 + 136 + 160,
  1757. .vdisplay = 600,
  1758. .vsync_start = 600 + 3,
  1759. .vsync_end = 600 + 3 + 6,
  1760. .vtotal = 600 + 3 + 6 + 61,
  1761. .vrefresh = 60,
  1762. };
  1763. static const struct panel_desc samsung_ltn101nt05 = {
  1764. .modes = &samsung_ltn101nt05_mode,
  1765. .num_modes = 1,
  1766. .bpc = 6,
  1767. .size = {
  1768. .width = 223,
  1769. .height = 125,
  1770. },
  1771. };
  1772. static const struct drm_display_mode samsung_ltn140at29_301_mode = {
  1773. .clock = 76300,
  1774. .hdisplay = 1366,
  1775. .hsync_start = 1366 + 64,
  1776. .hsync_end = 1366 + 64 + 48,
  1777. .htotal = 1366 + 64 + 48 + 128,
  1778. .vdisplay = 768,
  1779. .vsync_start = 768 + 2,
  1780. .vsync_end = 768 + 2 + 5,
  1781. .vtotal = 768 + 2 + 5 + 17,
  1782. .vrefresh = 60,
  1783. };
  1784. static const struct panel_desc samsung_ltn140at29_301 = {
  1785. .modes = &samsung_ltn140at29_301_mode,
  1786. .num_modes = 1,
  1787. .bpc = 6,
  1788. .size = {
  1789. .width = 320,
  1790. .height = 187,
  1791. },
  1792. };
  1793. static const struct drm_display_mode sharp_lq035q7db03_mode = {
  1794. .clock = 5500,
  1795. .hdisplay = 240,
  1796. .hsync_start = 240 + 16,
  1797. .hsync_end = 240 + 16 + 7,
  1798. .htotal = 240 + 16 + 7 + 5,
  1799. .vdisplay = 320,
  1800. .vsync_start = 320 + 9,
  1801. .vsync_end = 320 + 9 + 1,
  1802. .vtotal = 320 + 9 + 1 + 7,
  1803. .vrefresh = 60,
  1804. };
  1805. static const struct panel_desc sharp_lq035q7db03 = {
  1806. .modes = &sharp_lq035q7db03_mode,
  1807. .num_modes = 1,
  1808. .bpc = 6,
  1809. .size = {
  1810. .width = 54,
  1811. .height = 72,
  1812. },
  1813. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1814. };
  1815. static const struct display_timing sharp_lq101k1ly04_timing = {
  1816. .pixelclock = { 60000000, 65000000, 80000000 },
  1817. .hactive = { 1280, 1280, 1280 },
  1818. .hfront_porch = { 20, 20, 20 },
  1819. .hback_porch = { 20, 20, 20 },
  1820. .hsync_len = { 10, 10, 10 },
  1821. .vactive = { 800, 800, 800 },
  1822. .vfront_porch = { 4, 4, 4 },
  1823. .vback_porch = { 4, 4, 4 },
  1824. .vsync_len = { 4, 4, 4 },
  1825. .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
  1826. };
  1827. static const struct panel_desc sharp_lq101k1ly04 = {
  1828. .timings = &sharp_lq101k1ly04_timing,
  1829. .num_timings = 1,
  1830. .bpc = 8,
  1831. .size = {
  1832. .width = 217,
  1833. .height = 136,
  1834. },
  1835. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  1836. };
  1837. static const struct display_timing sharp_lq123p1jx31_timing = {
  1838. .pixelclock = { 252750000, 252750000, 266604720 },
  1839. .hactive = { 2400, 2400, 2400 },
  1840. .hfront_porch = { 48, 48, 48 },
  1841. .hback_porch = { 80, 80, 84 },
  1842. .hsync_len = { 32, 32, 32 },
  1843. .vactive = { 1600, 1600, 1600 },
  1844. .vfront_porch = { 3, 3, 3 },
  1845. .vback_porch = { 33, 33, 120 },
  1846. .vsync_len = { 10, 10, 10 },
  1847. .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
  1848. };
  1849. static const struct panel_desc sharp_lq123p1jx31 = {
  1850. .timings = &sharp_lq123p1jx31_timing,
  1851. .num_timings = 1,
  1852. .bpc = 8,
  1853. .size = {
  1854. .width = 259,
  1855. .height = 173,
  1856. },
  1857. .delay = {
  1858. .prepare = 110,
  1859. .enable = 50,
  1860. .unprepare = 550,
  1861. },
  1862. };
  1863. static const struct drm_display_mode sharp_lq150x1lg11_mode = {
  1864. .clock = 71100,
  1865. .hdisplay = 1024,
  1866. .hsync_start = 1024 + 168,
  1867. .hsync_end = 1024 + 168 + 64,
  1868. .htotal = 1024 + 168 + 64 + 88,
  1869. .vdisplay = 768,
  1870. .vsync_start = 768 + 37,
  1871. .vsync_end = 768 + 37 + 2,
  1872. .vtotal = 768 + 37 + 2 + 8,
  1873. .vrefresh = 60,
  1874. };
  1875. static const struct panel_desc sharp_lq150x1lg11 = {
  1876. .modes = &sharp_lq150x1lg11_mode,
  1877. .num_modes = 1,
  1878. .bpc = 6,
  1879. .size = {
  1880. .width = 304,
  1881. .height = 228,
  1882. },
  1883. .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
  1884. };
  1885. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  1886. .clock = 33300,
  1887. .hdisplay = 800,
  1888. .hsync_start = 800 + 1,
  1889. .hsync_end = 800 + 1 + 64,
  1890. .htotal = 800 + 1 + 64 + 64,
  1891. .vdisplay = 480,
  1892. .vsync_start = 480 + 1,
  1893. .vsync_end = 480 + 1 + 23,
  1894. .vtotal = 480 + 1 + 23 + 22,
  1895. .vrefresh = 60,
  1896. };
  1897. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  1898. .modes = &shelly_sca07010_bfn_lnn_mode,
  1899. .num_modes = 1,
  1900. .size = {
  1901. .width = 152,
  1902. .height = 91,
  1903. },
  1904. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1905. };
  1906. static const struct drm_display_mode starry_kr122ea0sra_mode = {
  1907. .clock = 147000,
  1908. .hdisplay = 1920,
  1909. .hsync_start = 1920 + 16,
  1910. .hsync_end = 1920 + 16 + 16,
  1911. .htotal = 1920 + 16 + 16 + 32,
  1912. .vdisplay = 1200,
  1913. .vsync_start = 1200 + 15,
  1914. .vsync_end = 1200 + 15 + 2,
  1915. .vtotal = 1200 + 15 + 2 + 18,
  1916. .vrefresh = 60,
  1917. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1918. };
  1919. static const struct panel_desc starry_kr122ea0sra = {
  1920. .modes = &starry_kr122ea0sra_mode,
  1921. .num_modes = 1,
  1922. .size = {
  1923. .width = 263,
  1924. .height = 164,
  1925. },
  1926. .delay = {
  1927. .prepare = 10 + 200,
  1928. .enable = 50,
  1929. .unprepare = 10 + 500,
  1930. },
  1931. };
  1932. static const struct display_timing tianma_tm070jdhg30_timing = {
  1933. .pixelclock = { 62600000, 68200000, 78100000 },
  1934. .hactive = { 1280, 1280, 1280 },
  1935. .hfront_porch = { 15, 64, 159 },
  1936. .hback_porch = { 5, 5, 5 },
  1937. .hsync_len = { 1, 1, 256 },
  1938. .vactive = { 800, 800, 800 },
  1939. .vfront_porch = { 3, 40, 99 },
  1940. .vback_porch = { 2, 2, 2 },
  1941. .vsync_len = { 1, 1, 128 },
  1942. .flags = DISPLAY_FLAGS_DE_HIGH,
  1943. };
  1944. static const struct panel_desc tianma_tm070jdhg30 = {
  1945. .timings = &tianma_tm070jdhg30_timing,
  1946. .num_timings = 1,
  1947. .bpc = 8,
  1948. .size = {
  1949. .width = 151,
  1950. .height = 95,
  1951. },
  1952. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1953. };
  1954. static const struct display_timing tianma_tm070rvhg71_timing = {
  1955. .pixelclock = { 27700000, 29200000, 39600000 },
  1956. .hactive = { 800, 800, 800 },
  1957. .hfront_porch = { 12, 40, 212 },
  1958. .hback_porch = { 88, 88, 88 },
  1959. .hsync_len = { 1, 1, 40 },
  1960. .vactive = { 480, 480, 480 },
  1961. .vfront_porch = { 1, 13, 88 },
  1962. .vback_porch = { 32, 32, 32 },
  1963. .vsync_len = { 1, 1, 3 },
  1964. .flags = DISPLAY_FLAGS_DE_HIGH,
  1965. };
  1966. static const struct panel_desc tianma_tm070rvhg71 = {
  1967. .timings = &tianma_tm070rvhg71_timing,
  1968. .num_timings = 1,
  1969. .bpc = 8,
  1970. .size = {
  1971. .width = 154,
  1972. .height = 86,
  1973. },
  1974. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1975. };
  1976. static const struct drm_display_mode toshiba_lt089ac29000_mode = {
  1977. .clock = 79500,
  1978. .hdisplay = 1280,
  1979. .hsync_start = 1280 + 192,
  1980. .hsync_end = 1280 + 192 + 128,
  1981. .htotal = 1280 + 192 + 128 + 64,
  1982. .vdisplay = 768,
  1983. .vsync_start = 768 + 20,
  1984. .vsync_end = 768 + 20 + 7,
  1985. .vtotal = 768 + 20 + 7 + 3,
  1986. .vrefresh = 60,
  1987. };
  1988. static const struct panel_desc toshiba_lt089ac29000 = {
  1989. .modes = &toshiba_lt089ac29000_mode,
  1990. .num_modes = 1,
  1991. .size = {
  1992. .width = 194,
  1993. .height = 116,
  1994. },
  1995. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1996. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_POSEDGE,
  1997. };
  1998. static const struct drm_display_mode tpk_f07a_0102_mode = {
  1999. .clock = 33260,
  2000. .hdisplay = 800,
  2001. .hsync_start = 800 + 40,
  2002. .hsync_end = 800 + 40 + 128,
  2003. .htotal = 800 + 40 + 128 + 88,
  2004. .vdisplay = 480,
  2005. .vsync_start = 480 + 10,
  2006. .vsync_end = 480 + 10 + 2,
  2007. .vtotal = 480 + 10 + 2 + 33,
  2008. .vrefresh = 60,
  2009. };
  2010. static const struct panel_desc tpk_f07a_0102 = {
  2011. .modes = &tpk_f07a_0102_mode,
  2012. .num_modes = 1,
  2013. .size = {
  2014. .width = 152,
  2015. .height = 91,
  2016. },
  2017. .bus_flags = DRM_BUS_FLAG_PIXDATA_POSEDGE,
  2018. };
  2019. static const struct drm_display_mode tpk_f10a_0102_mode = {
  2020. .clock = 45000,
  2021. .hdisplay = 1024,
  2022. .hsync_start = 1024 + 176,
  2023. .hsync_end = 1024 + 176 + 5,
  2024. .htotal = 1024 + 176 + 5 + 88,
  2025. .vdisplay = 600,
  2026. .vsync_start = 600 + 20,
  2027. .vsync_end = 600 + 20 + 5,
  2028. .vtotal = 600 + 20 + 5 + 25,
  2029. .vrefresh = 60,
  2030. };
  2031. static const struct panel_desc tpk_f10a_0102 = {
  2032. .modes = &tpk_f10a_0102_mode,
  2033. .num_modes = 1,
  2034. .size = {
  2035. .width = 223,
  2036. .height = 125,
  2037. },
  2038. };
  2039. static const struct display_timing urt_umsh_8596md_timing = {
  2040. .pixelclock = { 33260000, 33260000, 33260000 },
  2041. .hactive = { 800, 800, 800 },
  2042. .hfront_porch = { 41, 41, 41 },
  2043. .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
  2044. .hsync_len = { 71, 128, 128 },
  2045. .vactive = { 480, 480, 480 },
  2046. .vfront_porch = { 10, 10, 10 },
  2047. .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
  2048. .vsync_len = { 2, 2, 2 },
  2049. .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  2050. DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  2051. };
  2052. static const struct panel_desc urt_umsh_8596md_lvds = {
  2053. .timings = &urt_umsh_8596md_timing,
  2054. .num_timings = 1,
  2055. .bpc = 6,
  2056. .size = {
  2057. .width = 152,
  2058. .height = 91,
  2059. },
  2060. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2061. };
  2062. static const struct panel_desc urt_umsh_8596md_parallel = {
  2063. .timings = &urt_umsh_8596md_timing,
  2064. .num_timings = 1,
  2065. .bpc = 6,
  2066. .size = {
  2067. .width = 152,
  2068. .height = 91,
  2069. },
  2070. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2071. };
  2072. static const struct drm_display_mode winstar_wf35ltiacd_mode = {
  2073. .clock = 6410,
  2074. .hdisplay = 320,
  2075. .hsync_start = 320 + 20,
  2076. .hsync_end = 320 + 20 + 30,
  2077. .htotal = 320 + 20 + 30 + 38,
  2078. .vdisplay = 240,
  2079. .vsync_start = 240 + 4,
  2080. .vsync_end = 240 + 4 + 3,
  2081. .vtotal = 240 + 4 + 3 + 15,
  2082. .vrefresh = 60,
  2083. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2084. };
  2085. static const struct panel_desc winstar_wf35ltiacd = {
  2086. .modes = &winstar_wf35ltiacd_mode,
  2087. .num_modes = 1,
  2088. .bpc = 8,
  2089. .size = {
  2090. .width = 70,
  2091. .height = 53,
  2092. },
  2093. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2094. };
  2095. static const struct of_device_id platform_of_match[] = {
  2096. {
  2097. .compatible = "ampire,am-480272h3tmqw-t01h",
  2098. .data = &ampire_am_480272h3tmqw_t01h,
  2099. }, {
  2100. .compatible = "ampire,am800480r3tmqwa1h",
  2101. .data = &ampire_am800480r3tmqwa1h,
  2102. }, {
  2103. .compatible = "auo,b101aw03",
  2104. .data = &auo_b101aw03,
  2105. }, {
  2106. .compatible = "auo,b101ean01",
  2107. .data = &auo_b101ean01,
  2108. }, {
  2109. .compatible = "auo,b101xtn01",
  2110. .data = &auo_b101xtn01,
  2111. }, {
  2112. .compatible = "auo,b116xw03",
  2113. .data = &auo_b116xw03,
  2114. }, {
  2115. .compatible = "auo,b133htn01",
  2116. .data = &auo_b133htn01,
  2117. }, {
  2118. .compatible = "auo,b133xtn01",
  2119. .data = &auo_b133xtn01,
  2120. }, {
  2121. .compatible = "auo,g070vvn01",
  2122. .data = &auo_g070vvn01,
  2123. }, {
  2124. .compatible = "auo,g104sn02",
  2125. .data = &auo_g104sn02,
  2126. }, {
  2127. .compatible = "auo,g133han01",
  2128. .data = &auo_g133han01,
  2129. }, {
  2130. .compatible = "auo,g185han01",
  2131. .data = &auo_g185han01,
  2132. }, {
  2133. .compatible = "auo,p320hvn03",
  2134. .data = &auo_p320hvn03,
  2135. }, {
  2136. .compatible = "auo,t215hvn01",
  2137. .data = &auo_t215hvn01,
  2138. }, {
  2139. .compatible = "avic,tm070ddh03",
  2140. .data = &avic_tm070ddh03,
  2141. }, {
  2142. .compatible = "boe,hv070wsa-100",
  2143. .data = &boe_hv070wsa
  2144. }, {
  2145. .compatible = "boe,nv101wxmn51",
  2146. .data = &boe_nv101wxmn51,
  2147. }, {
  2148. .compatible = "chunghwa,claa070wp03xg",
  2149. .data = &chunghwa_claa070wp03xg,
  2150. }, {
  2151. .compatible = "chunghwa,claa101wa01a",
  2152. .data = &chunghwa_claa101wa01a
  2153. }, {
  2154. .compatible = "chunghwa,claa101wb01",
  2155. .data = &chunghwa_claa101wb01
  2156. }, {
  2157. .compatible = "dataimage,scf0700c48ggu18",
  2158. .data = &dataimage_scf0700c48ggu18,
  2159. }, {
  2160. .compatible = "dlc,dlc0700yzg-1",
  2161. .data = &dlc_dlc0700yzg_1,
  2162. }, {
  2163. .compatible = "edt,et057090dhu",
  2164. .data = &edt_et057090dhu,
  2165. }, {
  2166. .compatible = "edt,et070080dh6",
  2167. .data = &edt_etm0700g0dh6,
  2168. }, {
  2169. .compatible = "edt,etm0700g0dh6",
  2170. .data = &edt_etm0700g0dh6,
  2171. }, {
  2172. .compatible = "edt,etm0700g0bdh6",
  2173. .data = &edt_etm0700g0bdh6,
  2174. }, {
  2175. .compatible = "edt,etm0700g0edh6",
  2176. .data = &edt_etm0700g0bdh6,
  2177. }, {
  2178. .compatible = "foxlink,fl500wvr00-a0t",
  2179. .data = &foxlink_fl500wvr00_a0t,
  2180. }, {
  2181. .compatible = "giantplus,gpg482739qs5",
  2182. .data = &giantplus_gpg482739qs5
  2183. }, {
  2184. .compatible = "hannstar,hsd070pww1",
  2185. .data = &hannstar_hsd070pww1,
  2186. }, {
  2187. .compatible = "hannstar,hsd100pxn1",
  2188. .data = &hannstar_hsd100pxn1,
  2189. }, {
  2190. .compatible = "hit,tx23d38vm0caa",
  2191. .data = &hitachi_tx23d38vm0caa
  2192. }, {
  2193. .compatible = "innolux,at043tn24",
  2194. .data = &innolux_at043tn24,
  2195. }, {
  2196. .compatible = "innolux,at070tn92",
  2197. .data = &innolux_at070tn92,
  2198. }, {
  2199. .compatible = "innolux,g070y2-l01",
  2200. .data = &innolux_g070y2_l01,
  2201. }, {
  2202. .compatible = "innolux,g101ice-l01",
  2203. .data = &innolux_g101ice_l01
  2204. }, {
  2205. .compatible = "innolux,g121i1-l01",
  2206. .data = &innolux_g121i1_l01
  2207. }, {
  2208. .compatible = "innolux,g121x1-l03",
  2209. .data = &innolux_g121x1_l03,
  2210. }, {
  2211. .compatible = "innolux,n116bge",
  2212. .data = &innolux_n116bge,
  2213. }, {
  2214. .compatible = "innolux,n156bge-l21",
  2215. .data = &innolux_n156bge_l21,
  2216. }, {
  2217. .compatible = "innolux,p120zdg-bf1",
  2218. .data = &innolux_p120zdg_bf1,
  2219. }, {
  2220. .compatible = "innolux,zj070na-01p",
  2221. .data = &innolux_zj070na_01p,
  2222. }, {
  2223. .compatible = "koe,tx31d200vm0baa",
  2224. .data = &koe_tx31d200vm0baa,
  2225. }, {
  2226. .compatible = "kyo,tcg121xglp",
  2227. .data = &kyo_tcg121xglp,
  2228. }, {
  2229. .compatible = "lg,lb070wv8",
  2230. .data = &lg_lb070wv8,
  2231. }, {
  2232. .compatible = "lg,lp079qx1-sp0v",
  2233. .data = &lg_lp079qx1_sp0v,
  2234. }, {
  2235. .compatible = "lg,lp097qx1-spa1",
  2236. .data = &lg_lp097qx1_spa1,
  2237. }, {
  2238. .compatible = "lg,lp120up1",
  2239. .data = &lg_lp120up1,
  2240. }, {
  2241. .compatible = "lg,lp129qe",
  2242. .data = &lg_lp129qe,
  2243. }, {
  2244. .compatible = "mitsubishi,aa070mc01-ca1",
  2245. .data = &mitsubishi_aa070mc01,
  2246. }, {
  2247. .compatible = "nec,nl12880bc20-05",
  2248. .data = &nec_nl12880bc20_05,
  2249. }, {
  2250. .compatible = "nec,nl4827hc19-05b",
  2251. .data = &nec_nl4827hc19_05b,
  2252. }, {
  2253. .compatible = "netron-dy,e231732",
  2254. .data = &netron_dy_e231732,
  2255. }, {
  2256. .compatible = "newhaven,nhd-4.3-480272ef-atxl",
  2257. .data = &newhaven_nhd_43_480272ef_atxl,
  2258. }, {
  2259. .compatible = "nlt,nl192108ac18-02d",
  2260. .data = &nlt_nl192108ac18_02d,
  2261. }, {
  2262. .compatible = "nvd,9128",
  2263. .data = &nvd_9128,
  2264. }, {
  2265. .compatible = "okaya,rs800480t-7x0gp",
  2266. .data = &okaya_rs800480t_7x0gp,
  2267. }, {
  2268. .compatible = "olimex,lcd-olinuxino-43-ts",
  2269. .data = &olimex_lcd_olinuxino_43ts,
  2270. }, {
  2271. .compatible = "ontat,yx700wv03",
  2272. .data = &ontat_yx700wv03,
  2273. }, {
  2274. .compatible = "ortustech,com43h4m85ulc",
  2275. .data = &ortustech_com43h4m85ulc,
  2276. }, {
  2277. .compatible = "qiaodian,qd43003c0-40",
  2278. .data = &qd43003c0_40,
  2279. }, {
  2280. .compatible = "rocktech,rk070er9427",
  2281. .data = &rocktech_rk070er9427,
  2282. }, {
  2283. .compatible = "samsung,lsn122dl01-c01",
  2284. .data = &samsung_lsn122dl01_c01,
  2285. }, {
  2286. .compatible = "samsung,ltn101nt05",
  2287. .data = &samsung_ltn101nt05,
  2288. }, {
  2289. .compatible = "samsung,ltn140at29-301",
  2290. .data = &samsung_ltn140at29_301,
  2291. }, {
  2292. .compatible = "sharp,lq035q7db03",
  2293. .data = &sharp_lq035q7db03,
  2294. }, {
  2295. .compatible = "sharp,lq101k1ly04",
  2296. .data = &sharp_lq101k1ly04,
  2297. }, {
  2298. .compatible = "sharp,lq123p1jx31",
  2299. .data = &sharp_lq123p1jx31,
  2300. }, {
  2301. .compatible = "sharp,lq150x1lg11",
  2302. .data = &sharp_lq150x1lg11,
  2303. }, {
  2304. .compatible = "shelly,sca07010-bfn-lnn",
  2305. .data = &shelly_sca07010_bfn_lnn,
  2306. }, {
  2307. .compatible = "starry,kr122ea0sra",
  2308. .data = &starry_kr122ea0sra,
  2309. }, {
  2310. .compatible = "tianma,tm070jdhg30",
  2311. .data = &tianma_tm070jdhg30,
  2312. }, {
  2313. .compatible = "tianma,tm070rvhg71",
  2314. .data = &tianma_tm070rvhg71,
  2315. }, {
  2316. .compatible = "toshiba,lt089ac29000",
  2317. .data = &toshiba_lt089ac29000,
  2318. }, {
  2319. .compatible = "tpk,f07a-0102",
  2320. .data = &tpk_f07a_0102,
  2321. }, {
  2322. .compatible = "tpk,f10a-0102",
  2323. .data = &tpk_f10a_0102,
  2324. }, {
  2325. .compatible = "urt,umsh-8596md-t",
  2326. .data = &urt_umsh_8596md_parallel,
  2327. }, {
  2328. .compatible = "urt,umsh-8596md-1t",
  2329. .data = &urt_umsh_8596md_parallel,
  2330. }, {
  2331. .compatible = "urt,umsh-8596md-7t",
  2332. .data = &urt_umsh_8596md_parallel,
  2333. }, {
  2334. .compatible = "urt,umsh-8596md-11t",
  2335. .data = &urt_umsh_8596md_lvds,
  2336. }, {
  2337. .compatible = "urt,umsh-8596md-19t",
  2338. .data = &urt_umsh_8596md_lvds,
  2339. }, {
  2340. .compatible = "urt,umsh-8596md-20t",
  2341. .data = &urt_umsh_8596md_parallel,
  2342. }, {
  2343. .compatible = "winstar,wf35ltiacd",
  2344. .data = &winstar_wf35ltiacd,
  2345. }, {
  2346. /* sentinel */
  2347. }
  2348. };
  2349. MODULE_DEVICE_TABLE(of, platform_of_match);
  2350. static int panel_simple_platform_probe(struct platform_device *pdev)
  2351. {
  2352. const struct of_device_id *id;
  2353. id = of_match_node(platform_of_match, pdev->dev.of_node);
  2354. if (!id)
  2355. return -ENODEV;
  2356. return panel_simple_probe(&pdev->dev, id->data);
  2357. }
  2358. static int panel_simple_platform_remove(struct platform_device *pdev)
  2359. {
  2360. return panel_simple_remove(&pdev->dev);
  2361. }
  2362. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  2363. {
  2364. panel_simple_shutdown(&pdev->dev);
  2365. }
  2366. static struct platform_driver panel_simple_platform_driver = {
  2367. .driver = {
  2368. .name = "panel-simple",
  2369. .of_match_table = platform_of_match,
  2370. },
  2371. .probe = panel_simple_platform_probe,
  2372. .remove = panel_simple_platform_remove,
  2373. .shutdown = panel_simple_platform_shutdown,
  2374. };
  2375. struct panel_desc_dsi {
  2376. struct panel_desc desc;
  2377. unsigned long flags;
  2378. enum mipi_dsi_pixel_format format;
  2379. unsigned int lanes;
  2380. };
  2381. static const struct drm_display_mode auo_b080uan01_mode = {
  2382. .clock = 154500,
  2383. .hdisplay = 1200,
  2384. .hsync_start = 1200 + 62,
  2385. .hsync_end = 1200 + 62 + 4,
  2386. .htotal = 1200 + 62 + 4 + 62,
  2387. .vdisplay = 1920,
  2388. .vsync_start = 1920 + 9,
  2389. .vsync_end = 1920 + 9 + 2,
  2390. .vtotal = 1920 + 9 + 2 + 8,
  2391. .vrefresh = 60,
  2392. };
  2393. static const struct panel_desc_dsi auo_b080uan01 = {
  2394. .desc = {
  2395. .modes = &auo_b080uan01_mode,
  2396. .num_modes = 1,
  2397. .bpc = 8,
  2398. .size = {
  2399. .width = 108,
  2400. .height = 272,
  2401. },
  2402. },
  2403. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2404. .format = MIPI_DSI_FMT_RGB888,
  2405. .lanes = 4,
  2406. };
  2407. static const struct drm_display_mode boe_tv080wum_nl0_mode = {
  2408. .clock = 160000,
  2409. .hdisplay = 1200,
  2410. .hsync_start = 1200 + 120,
  2411. .hsync_end = 1200 + 120 + 20,
  2412. .htotal = 1200 + 120 + 20 + 21,
  2413. .vdisplay = 1920,
  2414. .vsync_start = 1920 + 21,
  2415. .vsync_end = 1920 + 21 + 3,
  2416. .vtotal = 1920 + 21 + 3 + 18,
  2417. .vrefresh = 60,
  2418. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2419. };
  2420. static const struct panel_desc_dsi boe_tv080wum_nl0 = {
  2421. .desc = {
  2422. .modes = &boe_tv080wum_nl0_mode,
  2423. .num_modes = 1,
  2424. .size = {
  2425. .width = 107,
  2426. .height = 172,
  2427. },
  2428. },
  2429. .flags = MIPI_DSI_MODE_VIDEO |
  2430. MIPI_DSI_MODE_VIDEO_BURST |
  2431. MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
  2432. .format = MIPI_DSI_FMT_RGB888,
  2433. .lanes = 4,
  2434. };
  2435. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  2436. .clock = 71000,
  2437. .hdisplay = 800,
  2438. .hsync_start = 800 + 32,
  2439. .hsync_end = 800 + 32 + 1,
  2440. .htotal = 800 + 32 + 1 + 57,
  2441. .vdisplay = 1280,
  2442. .vsync_start = 1280 + 28,
  2443. .vsync_end = 1280 + 28 + 1,
  2444. .vtotal = 1280 + 28 + 1 + 14,
  2445. .vrefresh = 60,
  2446. };
  2447. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  2448. .desc = {
  2449. .modes = &lg_ld070wx3_sl01_mode,
  2450. .num_modes = 1,
  2451. .bpc = 8,
  2452. .size = {
  2453. .width = 94,
  2454. .height = 151,
  2455. },
  2456. },
  2457. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2458. .format = MIPI_DSI_FMT_RGB888,
  2459. .lanes = 4,
  2460. };
  2461. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  2462. .clock = 67000,
  2463. .hdisplay = 720,
  2464. .hsync_start = 720 + 12,
  2465. .hsync_end = 720 + 12 + 4,
  2466. .htotal = 720 + 12 + 4 + 112,
  2467. .vdisplay = 1280,
  2468. .vsync_start = 1280 + 8,
  2469. .vsync_end = 1280 + 8 + 4,
  2470. .vtotal = 1280 + 8 + 4 + 12,
  2471. .vrefresh = 60,
  2472. };
  2473. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  2474. .desc = {
  2475. .modes = &lg_lh500wx1_sd03_mode,
  2476. .num_modes = 1,
  2477. .bpc = 8,
  2478. .size = {
  2479. .width = 62,
  2480. .height = 110,
  2481. },
  2482. },
  2483. .flags = MIPI_DSI_MODE_VIDEO,
  2484. .format = MIPI_DSI_FMT_RGB888,
  2485. .lanes = 4,
  2486. };
  2487. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  2488. .clock = 157200,
  2489. .hdisplay = 1920,
  2490. .hsync_start = 1920 + 154,
  2491. .hsync_end = 1920 + 154 + 16,
  2492. .htotal = 1920 + 154 + 16 + 32,
  2493. .vdisplay = 1200,
  2494. .vsync_start = 1200 + 17,
  2495. .vsync_end = 1200 + 17 + 2,
  2496. .vtotal = 1200 + 17 + 2 + 16,
  2497. .vrefresh = 60,
  2498. };
  2499. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  2500. .desc = {
  2501. .modes = &panasonic_vvx10f004b00_mode,
  2502. .num_modes = 1,
  2503. .bpc = 8,
  2504. .size = {
  2505. .width = 217,
  2506. .height = 136,
  2507. },
  2508. },
  2509. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  2510. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  2511. .format = MIPI_DSI_FMT_RGB888,
  2512. .lanes = 4,
  2513. };
  2514. static const struct of_device_id dsi_of_match[] = {
  2515. {
  2516. .compatible = "auo,b080uan01",
  2517. .data = &auo_b080uan01
  2518. }, {
  2519. .compatible = "boe,tv080wum-nl0",
  2520. .data = &boe_tv080wum_nl0
  2521. }, {
  2522. .compatible = "lg,ld070wx3-sl01",
  2523. .data = &lg_ld070wx3_sl01
  2524. }, {
  2525. .compatible = "lg,lh500wx1-sd03",
  2526. .data = &lg_lh500wx1_sd03
  2527. }, {
  2528. .compatible = "panasonic,vvx10f004b00",
  2529. .data = &panasonic_vvx10f004b00
  2530. }, {
  2531. /* sentinel */
  2532. }
  2533. };
  2534. MODULE_DEVICE_TABLE(of, dsi_of_match);
  2535. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  2536. {
  2537. const struct panel_desc_dsi *desc;
  2538. const struct of_device_id *id;
  2539. int err;
  2540. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  2541. if (!id)
  2542. return -ENODEV;
  2543. desc = id->data;
  2544. err = panel_simple_probe(&dsi->dev, &desc->desc);
  2545. if (err < 0)
  2546. return err;
  2547. dsi->mode_flags = desc->flags;
  2548. dsi->format = desc->format;
  2549. dsi->lanes = desc->lanes;
  2550. return mipi_dsi_attach(dsi);
  2551. }
  2552. static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  2553. {
  2554. int err;
  2555. err = mipi_dsi_detach(dsi);
  2556. if (err < 0)
  2557. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  2558. return panel_simple_remove(&dsi->dev);
  2559. }
  2560. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  2561. {
  2562. panel_simple_shutdown(&dsi->dev);
  2563. }
  2564. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  2565. .driver = {
  2566. .name = "panel-simple-dsi",
  2567. .of_match_table = dsi_of_match,
  2568. },
  2569. .probe = panel_simple_dsi_probe,
  2570. .remove = panel_simple_dsi_remove,
  2571. .shutdown = panel_simple_dsi_shutdown,
  2572. };
  2573. static int __init panel_simple_init(void)
  2574. {
  2575. int err;
  2576. err = platform_driver_register(&panel_simple_platform_driver);
  2577. if (err < 0)
  2578. return err;
  2579. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  2580. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  2581. if (err < 0)
  2582. return err;
  2583. }
  2584. return 0;
  2585. }
  2586. module_init(panel_simple_init);
  2587. static void __exit panel_simple_exit(void)
  2588. {
  2589. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  2590. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  2591. platform_driver_unregister(&panel_simple_platform_driver);
  2592. }
  2593. module_exit(panel_simple_exit);
  2594. MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
  2595. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  2596. MODULE_LICENSE("GPL and additional rights");