mxsfb_crtc.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  3. *
  4. * This code is based on drivers/video/fbdev/mxsfb.c :
  5. * Copyright (C) 2010 Juergen Beisert, Pengutronix
  6. * Copyright (C) 2008-2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic_helper.h>
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_fb_helper.h>
  23. #include <drm/drm_fb_cma_helper.h>
  24. #include <drm/drm_gem_cma_helper.h>
  25. #include <drm/drm_of.h>
  26. #include <drm/drm_plane_helper.h>
  27. #include <drm/drm_simple_kms_helper.h>
  28. #include <linux/clk.h>
  29. #include <linux/iopoll.h>
  30. #include <linux/of_graph.h>
  31. #include <linux/platform_data/simplefb.h>
  32. #include <video/videomode.h>
  33. #include "mxsfb_drv.h"
  34. #include "mxsfb_regs.h"
  35. #define MXS_SET_ADDR 0x4
  36. #define MXS_CLR_ADDR 0x8
  37. #define MODULE_CLKGATE BIT(30)
  38. #define MODULE_SFTRST BIT(31)
  39. /* 1 second delay should be plenty of time for block reset */
  40. #define RESET_TIMEOUT 1000000
  41. static u32 set_hsync_pulse_width(struct mxsfb_drm_private *mxsfb, u32 val)
  42. {
  43. return (val & mxsfb->devdata->hs_wdth_mask) <<
  44. mxsfb->devdata->hs_wdth_shift;
  45. }
  46. /* Setup the MXSFB registers for decoding the pixels out of the framebuffer */
  47. static int mxsfb_set_pixel_fmt(struct mxsfb_drm_private *mxsfb)
  48. {
  49. struct drm_crtc *crtc = &mxsfb->pipe.crtc;
  50. struct drm_device *drm = crtc->dev;
  51. const u32 format = crtc->primary->state->fb->format->format;
  52. u32 ctrl, ctrl1;
  53. ctrl = CTRL_BYPASS_COUNT | CTRL_MASTER;
  54. /*
  55. * WARNING: The bus width, CTRL_SET_BUS_WIDTH(), is configured to
  56. * match the selected mode here. This differs from the original
  57. * MXSFB driver, which had the option to configure the bus width
  58. * to arbitrary value. This limitation should not pose an issue.
  59. */
  60. /* CTRL1 contains IRQ config and status bits, preserve those. */
  61. ctrl1 = readl(mxsfb->base + LCDC_CTRL1);
  62. ctrl1 &= CTRL1_CUR_FRAME_DONE_IRQ_EN | CTRL1_CUR_FRAME_DONE_IRQ;
  63. switch (format) {
  64. case DRM_FORMAT_RGB565:
  65. dev_dbg(drm->dev, "Setting up RGB565 mode\n");
  66. ctrl |= CTRL_SET_WORD_LENGTH(0);
  67. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0xf);
  68. break;
  69. case DRM_FORMAT_XRGB8888:
  70. dev_dbg(drm->dev, "Setting up XRGB8888 mode\n");
  71. ctrl |= CTRL_SET_WORD_LENGTH(3);
  72. /* Do not use packed pixels = one pixel per word instead. */
  73. ctrl1 |= CTRL1_SET_BYTE_PACKAGING(0x7);
  74. break;
  75. default:
  76. dev_err(drm->dev, "Unhandled pixel format %08x\n", format);
  77. return -EINVAL;
  78. }
  79. writel(ctrl1, mxsfb->base + LCDC_CTRL1);
  80. writel(ctrl, mxsfb->base + LCDC_CTRL);
  81. return 0;
  82. }
  83. static void mxsfb_set_bus_fmt(struct mxsfb_drm_private *mxsfb)
  84. {
  85. struct drm_crtc *crtc = &mxsfb->pipe.crtc;
  86. struct drm_device *drm = crtc->dev;
  87. u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  88. u32 reg;
  89. reg = readl(mxsfb->base + LCDC_CTRL);
  90. if (mxsfb->connector.display_info.num_bus_formats)
  91. bus_format = mxsfb->connector.display_info.bus_formats[0];
  92. reg &= ~CTRL_BUS_WIDTH_MASK;
  93. switch (bus_format) {
  94. case MEDIA_BUS_FMT_RGB565_1X16:
  95. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_16BIT);
  96. break;
  97. case MEDIA_BUS_FMT_RGB666_1X18:
  98. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_18BIT);
  99. break;
  100. case MEDIA_BUS_FMT_RGB888_1X24:
  101. reg |= CTRL_SET_BUS_WIDTH(STMLCDIF_24BIT);
  102. break;
  103. default:
  104. dev_err(drm->dev, "Unknown media bus format %d\n", bus_format);
  105. break;
  106. }
  107. writel(reg, mxsfb->base + LCDC_CTRL);
  108. }
  109. static void mxsfb_enable_controller(struct mxsfb_drm_private *mxsfb)
  110. {
  111. u32 reg;
  112. if (mxsfb->clk_disp_axi)
  113. clk_prepare_enable(mxsfb->clk_disp_axi);
  114. clk_prepare_enable(mxsfb->clk);
  115. /* If it was disabled, re-enable the mode again */
  116. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_SET);
  117. /* Enable the SYNC signals first, then the DMA engine */
  118. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  119. reg |= VDCTRL4_SYNC_SIGNALS_ON;
  120. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  121. writel(CTRL_RUN, mxsfb->base + LCDC_CTRL + REG_SET);
  122. }
  123. static void mxsfb_disable_controller(struct mxsfb_drm_private *mxsfb)
  124. {
  125. u32 reg;
  126. /*
  127. * Even if we disable the controller here, it will still continue
  128. * until its FIFOs are running out of data
  129. */
  130. writel(CTRL_DOTCLK_MODE, mxsfb->base + LCDC_CTRL + REG_CLR);
  131. readl_poll_timeout(mxsfb->base + LCDC_CTRL, reg, !(reg & CTRL_RUN),
  132. 0, 1000);
  133. reg = readl(mxsfb->base + LCDC_VDCTRL4);
  134. reg &= ~VDCTRL4_SYNC_SIGNALS_ON;
  135. writel(reg, mxsfb->base + LCDC_VDCTRL4);
  136. clk_disable_unprepare(mxsfb->clk);
  137. if (mxsfb->clk_disp_axi)
  138. clk_disable_unprepare(mxsfb->clk_disp_axi);
  139. }
  140. /*
  141. * Clear the bit and poll it cleared. This is usually called with
  142. * a reset address and mask being either SFTRST(bit 31) or CLKGATE
  143. * (bit 30).
  144. */
  145. static int clear_poll_bit(void __iomem *addr, u32 mask)
  146. {
  147. u32 reg;
  148. writel(mask, addr + MXS_CLR_ADDR);
  149. return readl_poll_timeout(addr, reg, !(reg & mask), 0, RESET_TIMEOUT);
  150. }
  151. static int mxsfb_reset_block(void __iomem *reset_addr)
  152. {
  153. int ret;
  154. ret = clear_poll_bit(reset_addr, MODULE_SFTRST);
  155. if (ret)
  156. return ret;
  157. writel(MODULE_CLKGATE, reset_addr + MXS_CLR_ADDR);
  158. ret = clear_poll_bit(reset_addr, MODULE_SFTRST);
  159. if (ret)
  160. return ret;
  161. return clear_poll_bit(reset_addr, MODULE_CLKGATE);
  162. }
  163. static dma_addr_t mxsfb_get_fb_paddr(struct mxsfb_drm_private *mxsfb)
  164. {
  165. struct drm_framebuffer *fb = mxsfb->pipe.plane.state->fb;
  166. struct drm_gem_cma_object *gem;
  167. if (!fb)
  168. return 0;
  169. gem = drm_fb_cma_get_gem_obj(fb, 0);
  170. if (!gem)
  171. return 0;
  172. return gem->paddr;
  173. }
  174. static void mxsfb_crtc_mode_set_nofb(struct mxsfb_drm_private *mxsfb)
  175. {
  176. struct drm_display_mode *m = &mxsfb->pipe.crtc.state->adjusted_mode;
  177. const u32 bus_flags = mxsfb->connector.display_info.bus_flags;
  178. u32 vdctrl0, vsync_pulse_len, hsync_pulse_len;
  179. int err;
  180. /*
  181. * It seems, you can't re-program the controller if it is still
  182. * running. This may lead to shifted pictures (FIFO issue?), so
  183. * first stop the controller and drain its FIFOs.
  184. */
  185. /* Mandatory eLCDIF reset as per the Reference Manual */
  186. err = mxsfb_reset_block(mxsfb->base);
  187. if (err)
  188. return;
  189. /* Clear the FIFOs */
  190. writel(CTRL1_FIFO_CLEAR, mxsfb->base + LCDC_CTRL1 + REG_SET);
  191. err = mxsfb_set_pixel_fmt(mxsfb);
  192. if (err)
  193. return;
  194. clk_set_rate(mxsfb->clk, m->crtc_clock * 1000);
  195. writel(TRANSFER_COUNT_SET_VCOUNT(m->crtc_vdisplay) |
  196. TRANSFER_COUNT_SET_HCOUNT(m->crtc_hdisplay),
  197. mxsfb->base + mxsfb->devdata->transfer_count);
  198. vsync_pulse_len = m->crtc_vsync_end - m->crtc_vsync_start;
  199. vdctrl0 = VDCTRL0_ENABLE_PRESENT | /* Always in DOTCLOCK mode */
  200. VDCTRL0_VSYNC_PERIOD_UNIT |
  201. VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
  202. VDCTRL0_SET_VSYNC_PULSE_WIDTH(vsync_pulse_len);
  203. if (m->flags & DRM_MODE_FLAG_PHSYNC)
  204. vdctrl0 |= VDCTRL0_HSYNC_ACT_HIGH;
  205. if (m->flags & DRM_MODE_FLAG_PVSYNC)
  206. vdctrl0 |= VDCTRL0_VSYNC_ACT_HIGH;
  207. /* Make sure Data Enable is high active by default */
  208. if (!(bus_flags & DRM_BUS_FLAG_DE_LOW))
  209. vdctrl0 |= VDCTRL0_ENABLE_ACT_HIGH;
  210. /*
  211. * DRM_BUS_FLAG_PIXDATA_ defines are controller centric,
  212. * controllers VDCTRL0_DOTCLK is display centric.
  213. * Drive on positive edge -> display samples on falling edge
  214. * DRM_BUS_FLAG_PIXDATA_POSEDGE -> VDCTRL0_DOTCLK_ACT_FALLING
  215. */
  216. if (bus_flags & DRM_BUS_FLAG_PIXDATA_POSEDGE)
  217. vdctrl0 |= VDCTRL0_DOTCLK_ACT_FALLING;
  218. writel(vdctrl0, mxsfb->base + LCDC_VDCTRL0);
  219. mxsfb_set_bus_fmt(mxsfb);
  220. /* Frame length in lines. */
  221. writel(m->crtc_vtotal, mxsfb->base + LCDC_VDCTRL1);
  222. /* Line length in units of clocks or pixels. */
  223. hsync_pulse_len = m->crtc_hsync_end - m->crtc_hsync_start;
  224. writel(set_hsync_pulse_width(mxsfb, hsync_pulse_len) |
  225. VDCTRL2_SET_HSYNC_PERIOD(m->crtc_htotal),
  226. mxsfb->base + LCDC_VDCTRL2);
  227. writel(SET_HOR_WAIT_CNT(m->crtc_htotal - m->crtc_hsync_start) |
  228. SET_VERT_WAIT_CNT(m->crtc_vtotal - m->crtc_vsync_start),
  229. mxsfb->base + LCDC_VDCTRL3);
  230. writel(SET_DOTCLK_H_VALID_DATA_CNT(m->hdisplay),
  231. mxsfb->base + LCDC_VDCTRL4);
  232. }
  233. void mxsfb_crtc_enable(struct mxsfb_drm_private *mxsfb)
  234. {
  235. dma_addr_t paddr;
  236. mxsfb_enable_axi_clk(mxsfb);
  237. mxsfb_crtc_mode_set_nofb(mxsfb);
  238. /* Write cur_buf as well to avoid an initial corrupt frame */
  239. paddr = mxsfb_get_fb_paddr(mxsfb);
  240. if (paddr) {
  241. writel(paddr, mxsfb->base + mxsfb->devdata->cur_buf);
  242. writel(paddr, mxsfb->base + mxsfb->devdata->next_buf);
  243. }
  244. mxsfb_enable_controller(mxsfb);
  245. }
  246. void mxsfb_crtc_disable(struct mxsfb_drm_private *mxsfb)
  247. {
  248. mxsfb_disable_controller(mxsfb);
  249. mxsfb_disable_axi_clk(mxsfb);
  250. }
  251. void mxsfb_plane_atomic_update(struct mxsfb_drm_private *mxsfb,
  252. struct drm_plane_state *state)
  253. {
  254. struct drm_simple_display_pipe *pipe = &mxsfb->pipe;
  255. struct drm_crtc *crtc = &pipe->crtc;
  256. struct drm_pending_vblank_event *event;
  257. dma_addr_t paddr;
  258. spin_lock_irq(&crtc->dev->event_lock);
  259. event = crtc->state->event;
  260. if (event) {
  261. crtc->state->event = NULL;
  262. if (drm_crtc_vblank_get(crtc) == 0) {
  263. drm_crtc_arm_vblank_event(crtc, event);
  264. } else {
  265. drm_crtc_send_vblank_event(crtc, event);
  266. }
  267. }
  268. spin_unlock_irq(&crtc->dev->event_lock);
  269. paddr = mxsfb_get_fb_paddr(mxsfb);
  270. if (paddr) {
  271. mxsfb_enable_axi_clk(mxsfb);
  272. writel(paddr, mxsfb->base + mxsfb->devdata->next_buf);
  273. mxsfb_disable_axi_clk(mxsfb);
  274. }
  275. }