msm_drv.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __MSM_DRV_H__
  19. #define __MSM_DRV_H__
  20. #include <linux/kernel.h>
  21. #include <linux/clk.h>
  22. #include <linux/cpufreq.h>
  23. #include <linux/module.h>
  24. #include <linux/component.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/list.h>
  30. #include <linux/iommu.h>
  31. #include <linux/types.h>
  32. #include <linux/of_graph.h>
  33. #include <linux/of_device.h>
  34. #include <asm/sizes.h>
  35. #include <linux/kthread.h>
  36. #include <drm/drmP.h>
  37. #include <drm/drm_atomic.h>
  38. #include <drm/drm_atomic_helper.h>
  39. #include <drm/drm_crtc_helper.h>
  40. #include <drm/drm_plane_helper.h>
  41. #include <drm/drm_fb_helper.h>
  42. #include <drm/msm_drm.h>
  43. #include <drm/drm_gem.h>
  44. struct msm_kms;
  45. struct msm_gpu;
  46. struct msm_mmu;
  47. struct msm_mdss;
  48. struct msm_rd_state;
  49. struct msm_perf_state;
  50. struct msm_gem_submit;
  51. struct msm_fence_context;
  52. struct msm_gem_address_space;
  53. struct msm_gem_vma;
  54. #define MAX_CRTCS 8
  55. #define MAX_PLANES 20
  56. #define MAX_ENCODERS 8
  57. #define MAX_BRIDGES 8
  58. #define MAX_CONNECTORS 8
  59. #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
  60. struct msm_file_private {
  61. rwlock_t queuelock;
  62. struct list_head submitqueues;
  63. int queueid;
  64. };
  65. enum msm_mdp_plane_property {
  66. PLANE_PROP_ZPOS,
  67. PLANE_PROP_ALPHA,
  68. PLANE_PROP_PREMULTIPLIED,
  69. PLANE_PROP_MAX_NUM
  70. };
  71. struct msm_vblank_ctrl {
  72. struct kthread_work work;
  73. struct list_head event_list;
  74. spinlock_t lock;
  75. };
  76. #define MSM_GPU_MAX_RINGS 4
  77. #define MAX_H_TILES_PER_DISPLAY 2
  78. /**
  79. * enum msm_display_caps - features/capabilities supported by displays
  80. * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
  81. * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
  82. * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
  83. * @MSM_DISPLAY_CAP_EDID: EDID supported
  84. */
  85. enum msm_display_caps {
  86. MSM_DISPLAY_CAP_VID_MODE = BIT(0),
  87. MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
  88. MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
  89. MSM_DISPLAY_CAP_EDID = BIT(3),
  90. };
  91. /**
  92. * enum msm_event_wait - type of HW events to wait for
  93. * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
  94. * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
  95. * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
  96. */
  97. enum msm_event_wait {
  98. MSM_ENC_COMMIT_DONE = 0,
  99. MSM_ENC_TX_COMPLETE,
  100. MSM_ENC_VBLANK,
  101. };
  102. /**
  103. * struct msm_display_topology - defines a display topology pipeline
  104. * @num_lm: number of layer mixers used
  105. * @num_enc: number of compression encoder blocks used
  106. * @num_intf: number of interfaces the panel is mounted on
  107. */
  108. struct msm_display_topology {
  109. u32 num_lm;
  110. u32 num_enc;
  111. u32 num_intf;
  112. };
  113. /**
  114. * struct msm_display_info - defines display properties
  115. * @intf_type: DRM_MODE_CONNECTOR_ display type
  116. * @capabilities: Bitmask of display flags
  117. * @num_of_h_tiles: Number of horizontal tiles in case of split interface
  118. * @h_tile_instance: Controller instance used per tile. Number of elements is
  119. * based on num_of_h_tiles
  120. * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
  121. * used instead of panel TE in cmd mode panels
  122. */
  123. struct msm_display_info {
  124. int intf_type;
  125. uint32_t capabilities;
  126. uint32_t num_of_h_tiles;
  127. uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
  128. bool is_te_using_watchdog_timer;
  129. };
  130. /* Commit/Event thread specific structure */
  131. struct msm_drm_thread {
  132. struct drm_device *dev;
  133. struct task_struct *thread;
  134. unsigned int crtc_id;
  135. struct kthread_worker worker;
  136. };
  137. struct msm_drm_private {
  138. struct drm_device *dev;
  139. struct msm_kms *kms;
  140. /* subordinate devices, if present: */
  141. struct platform_device *gpu_pdev;
  142. /* top level MDSS wrapper device (for MDP5/DPU only) */
  143. struct msm_mdss *mdss;
  144. /* possibly this should be in the kms component, but it is
  145. * shared by both mdp4 and mdp5..
  146. */
  147. struct hdmi *hdmi;
  148. /* eDP is for mdp5 only, but kms has not been created
  149. * when edp_bind() and edp_init() are called. Here is the only
  150. * place to keep the edp instance.
  151. */
  152. struct msm_edp *edp;
  153. /* DSI is shared by mdp4 and mdp5 */
  154. struct msm_dsi *dsi[2];
  155. /* when we have more than one 'msm_gpu' these need to be an array: */
  156. struct msm_gpu *gpu;
  157. struct msm_file_private *lastctx;
  158. struct drm_fb_helper *fbdev;
  159. struct msm_rd_state *rd; /* debugfs to dump all submits */
  160. struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
  161. struct msm_perf_state *perf;
  162. /* list of GEM objects: */
  163. struct list_head inactive_list;
  164. struct workqueue_struct *wq;
  165. unsigned int num_planes;
  166. struct drm_plane *planes[MAX_PLANES];
  167. unsigned int num_crtcs;
  168. struct drm_crtc *crtcs[MAX_CRTCS];
  169. struct msm_drm_thread disp_thread[MAX_CRTCS];
  170. struct msm_drm_thread event_thread[MAX_CRTCS];
  171. unsigned int num_encoders;
  172. struct drm_encoder *encoders[MAX_ENCODERS];
  173. unsigned int num_bridges;
  174. struct drm_bridge *bridges[MAX_BRIDGES];
  175. unsigned int num_connectors;
  176. struct drm_connector *connectors[MAX_CONNECTORS];
  177. /* Properties */
  178. struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
  179. /* VRAM carveout, used when no IOMMU: */
  180. struct {
  181. unsigned long size;
  182. dma_addr_t paddr;
  183. /* NOTE: mm managed at the page level, size is in # of pages
  184. * and position mm_node->start is in # of pages:
  185. */
  186. struct drm_mm mm;
  187. spinlock_t lock; /* Protects drm_mm node allocation/removal */
  188. } vram;
  189. struct notifier_block vmap_notifier;
  190. struct shrinker shrinker;
  191. struct msm_vblank_ctrl vblank_ctrl;
  192. struct drm_atomic_state *pm_state;
  193. };
  194. struct msm_format {
  195. uint32_t pixel_format;
  196. };
  197. int msm_atomic_prepare_fb(struct drm_plane *plane,
  198. struct drm_plane_state *new_state);
  199. void msm_atomic_commit_tail(struct drm_atomic_state *state);
  200. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  201. void msm_atomic_state_clear(struct drm_atomic_state *state);
  202. void msm_atomic_state_free(struct drm_atomic_state *state);
  203. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  204. struct msm_gem_vma *vma, struct sg_table *sgt);
  205. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  206. struct msm_gem_vma *vma, struct sg_table *sgt, int npages);
  207. void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
  208. struct msm_gem_address_space *
  209. msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
  210. const char *name);
  211. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  212. void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  213. void msm_gem_submit_free(struct msm_gem_submit *submit);
  214. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  215. struct drm_file *file);
  216. void msm_gem_shrinker_init(struct drm_device *dev);
  217. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  218. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  219. struct vm_area_struct *vma);
  220. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  221. vm_fault_t msm_gem_fault(struct vm_fault *vmf);
  222. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  223. int msm_gem_get_iova(struct drm_gem_object *obj,
  224. struct msm_gem_address_space *aspace, uint64_t *iova);
  225. uint64_t msm_gem_iova(struct drm_gem_object *obj,
  226. struct msm_gem_address_space *aspace);
  227. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  228. void msm_gem_put_pages(struct drm_gem_object *obj);
  229. void msm_gem_put_iova(struct drm_gem_object *obj,
  230. struct msm_gem_address_space *aspace);
  231. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  232. struct drm_mode_create_dumb *args);
  233. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  234. uint32_t handle, uint64_t *offset);
  235. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  236. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  237. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  238. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  239. struct reservation_object *msm_gem_prime_res_obj(struct drm_gem_object *obj);
  240. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  241. struct dma_buf_attachment *attach, struct sg_table *sg);
  242. int msm_gem_prime_pin(struct drm_gem_object *obj);
  243. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  244. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  245. void *msm_gem_get_vaddr_active(struct drm_gem_object *obj);
  246. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  247. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  248. int msm_gem_sync_object(struct drm_gem_object *obj,
  249. struct msm_fence_context *fctx, bool exclusive);
  250. void msm_gem_move_to_active(struct drm_gem_object *obj,
  251. struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence);
  252. void msm_gem_move_to_inactive(struct drm_gem_object *obj);
  253. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  254. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  255. void msm_gem_free_object(struct drm_gem_object *obj);
  256. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  257. uint32_t size, uint32_t flags, uint32_t *handle);
  258. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  259. uint32_t size, uint32_t flags);
  260. struct drm_gem_object *msm_gem_new_locked(struct drm_device *dev,
  261. uint32_t size, uint32_t flags);
  262. void *msm_gem_kernel_new(struct drm_device *dev, uint32_t size,
  263. uint32_t flags, struct msm_gem_address_space *aspace,
  264. struct drm_gem_object **bo, uint64_t *iova);
  265. void *msm_gem_kernel_new_locked(struct drm_device *dev, uint32_t size,
  266. uint32_t flags, struct msm_gem_address_space *aspace,
  267. struct drm_gem_object **bo, uint64_t *iova);
  268. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  269. struct dma_buf *dmabuf, struct sg_table *sgt);
  270. int msm_framebuffer_prepare(struct drm_framebuffer *fb,
  271. struct msm_gem_address_space *aspace);
  272. void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
  273. struct msm_gem_address_space *aspace);
  274. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
  275. struct msm_gem_address_space *aspace, int plane);
  276. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  277. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  278. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  279. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  280. struct drm_framebuffer * msm_alloc_stolen_fb(struct drm_device *dev,
  281. int w, int h, int p, uint32_t format);
  282. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  283. void msm_fbdev_free(struct drm_device *dev);
  284. struct hdmi;
  285. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  286. struct drm_encoder *encoder);
  287. void __init msm_hdmi_register(void);
  288. void __exit msm_hdmi_unregister(void);
  289. struct msm_edp;
  290. void __init msm_edp_register(void);
  291. void __exit msm_edp_unregister(void);
  292. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  293. struct drm_encoder *encoder);
  294. struct msm_dsi;
  295. #ifdef CONFIG_DRM_MSM_DSI
  296. void __init msm_dsi_register(void);
  297. void __exit msm_dsi_unregister(void);
  298. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  299. struct drm_encoder *encoder);
  300. #else
  301. static inline void __init msm_dsi_register(void)
  302. {
  303. }
  304. static inline void __exit msm_dsi_unregister(void)
  305. {
  306. }
  307. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  308. struct drm_device *dev,
  309. struct drm_encoder *encoder)
  310. {
  311. return -EINVAL;
  312. }
  313. #endif
  314. void __init msm_mdp_register(void);
  315. void __exit msm_mdp_unregister(void);
  316. void __init msm_dpu_register(void);
  317. void __exit msm_dpu_unregister(void);
  318. #ifdef CONFIG_DEBUG_FS
  319. void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
  320. void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
  321. void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
  322. int msm_debugfs_late_init(struct drm_device *dev);
  323. int msm_rd_debugfs_init(struct drm_minor *minor);
  324. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  325. void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  326. const char *fmt, ...);
  327. int msm_perf_debugfs_init(struct drm_minor *minor);
  328. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  329. #else
  330. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  331. static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  332. const char *fmt, ...) {}
  333. static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
  334. static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
  335. #endif
  336. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  337. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
  338. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  339. const char *name);
  340. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  341. const char *dbgname);
  342. void msm_writel(u32 data, void __iomem *addr);
  343. u32 msm_readl(const void __iomem *addr);
  344. struct msm_gpu_submitqueue;
  345. int msm_submitqueue_init(struct drm_device *drm, struct msm_file_private *ctx);
  346. struct msm_gpu_submitqueue *msm_submitqueue_get(struct msm_file_private *ctx,
  347. u32 id);
  348. int msm_submitqueue_create(struct drm_device *drm, struct msm_file_private *ctx,
  349. u32 prio, u32 flags, u32 *id);
  350. int msm_submitqueue_remove(struct msm_file_private *ctx, u32 id);
  351. void msm_submitqueue_close(struct msm_file_private *ctx);
  352. void msm_submitqueue_destroy(struct kref *kref);
  353. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  354. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  355. static inline int align_pitch(int width, int bpp)
  356. {
  357. int bytespp = (bpp + 7) / 8;
  358. /* adreno needs pitch aligned to 32 pixels: */
  359. return bytespp * ALIGN(width, 32);
  360. }
  361. /* for the generated headers: */
  362. #define INVALID_IDX(idx) ({BUG(); 0;})
  363. #define fui(x) ({BUG(); 0;})
  364. #define util_float_to_half(x) ({BUG(); 0;})
  365. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  366. /* for conditionally setting boolean flag(s): */
  367. #define COND(bool, val) ((bool) ? (val) : 0)
  368. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  369. {
  370. ktime_t now = ktime_get();
  371. unsigned long remaining_jiffies;
  372. if (ktime_compare(*timeout, now) < 0) {
  373. remaining_jiffies = 0;
  374. } else {
  375. ktime_t rem = ktime_sub(*timeout, now);
  376. struct timespec ts = ktime_to_timespec(rem);
  377. remaining_jiffies = timespec_to_jiffies(&ts);
  378. }
  379. return remaining_jiffies;
  380. }
  381. #endif /* __MSM_DRV_H__ */