msm_drv.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377
  1. /*
  2. * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/kthread.h>
  19. #include <uapi/linux/sched/types.h>
  20. #include <drm/drm_of.h>
  21. #include "msm_drv.h"
  22. #include "msm_debugfs.h"
  23. #include "msm_fence.h"
  24. #include "msm_gpu.h"
  25. #include "msm_kms.h"
  26. /*
  27. * MSM driver version:
  28. * - 1.0.0 - initial interface
  29. * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  30. * - 1.2.0 - adds explicit fence support for submit ioctl
  31. * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  32. * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  33. * MSM_GEM_INFO ioctl.
  34. */
  35. #define MSM_VERSION_MAJOR 1
  36. #define MSM_VERSION_MINOR 3
  37. #define MSM_VERSION_PATCHLEVEL 0
  38. static const struct drm_mode_config_funcs mode_config_funcs = {
  39. .fb_create = msm_framebuffer_create,
  40. .output_poll_changed = drm_fb_helper_output_poll_changed,
  41. .atomic_check = drm_atomic_helper_check,
  42. .atomic_commit = drm_atomic_helper_commit,
  43. };
  44. static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
  45. .atomic_commit_tail = msm_atomic_commit_tail,
  46. };
  47. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  48. static bool reglog = false;
  49. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  50. module_param(reglog, bool, 0600);
  51. #else
  52. #define reglog 0
  53. #endif
  54. #ifdef CONFIG_DRM_FBDEV_EMULATION
  55. static bool fbdev = true;
  56. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  57. module_param(fbdev, bool, 0600);
  58. #endif
  59. static char *vram = "16m";
  60. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  61. module_param(vram, charp, 0);
  62. bool dumpstate = false;
  63. MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  64. module_param(dumpstate, bool, 0600);
  65. static bool modeset = true;
  66. MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  67. module_param(modeset, bool, 0600);
  68. /*
  69. * Util/helpers:
  70. */
  71. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk)
  72. {
  73. struct property *prop;
  74. const char *name;
  75. struct clk_bulk_data *local;
  76. int i = 0, ret, count;
  77. count = of_property_count_strings(dev->of_node, "clock-names");
  78. if (count < 1)
  79. return 0;
  80. local = devm_kcalloc(dev, sizeof(struct clk_bulk_data *),
  81. count, GFP_KERNEL);
  82. if (!local)
  83. return -ENOMEM;
  84. of_property_for_each_string(dev->of_node, "clock-names", prop, name) {
  85. local[i].id = devm_kstrdup(dev, name, GFP_KERNEL);
  86. if (!local[i].id) {
  87. devm_kfree(dev, local);
  88. return -ENOMEM;
  89. }
  90. i++;
  91. }
  92. ret = devm_clk_bulk_get(dev, count, local);
  93. if (ret) {
  94. for (i = 0; i < count; i++)
  95. devm_kfree(dev, (void *) local[i].id);
  96. devm_kfree(dev, local);
  97. return ret;
  98. }
  99. *bulk = local;
  100. return count;
  101. }
  102. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  103. const char *name)
  104. {
  105. int i;
  106. char n[32];
  107. snprintf(n, sizeof(n), "%s_clk", name);
  108. for (i = 0; bulk && i < count; i++) {
  109. if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
  110. return bulk[i].clk;
  111. }
  112. return NULL;
  113. }
  114. struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
  115. {
  116. struct clk *clk;
  117. char name2[32];
  118. clk = devm_clk_get(&pdev->dev, name);
  119. if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
  120. return clk;
  121. snprintf(name2, sizeof(name2), "%s_clk", name);
  122. clk = devm_clk_get(&pdev->dev, name2);
  123. if (!IS_ERR(clk))
  124. dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
  125. "\"%s\" instead of \"%s\"\n", name, name2);
  126. return clk;
  127. }
  128. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  129. const char *dbgname)
  130. {
  131. struct resource *res;
  132. unsigned long size;
  133. void __iomem *ptr;
  134. if (name)
  135. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  136. else
  137. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  138. if (!res) {
  139. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  140. return ERR_PTR(-EINVAL);
  141. }
  142. size = resource_size(res);
  143. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  144. if (!ptr) {
  145. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  146. return ERR_PTR(-ENOMEM);
  147. }
  148. if (reglog)
  149. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  150. return ptr;
  151. }
  152. void msm_writel(u32 data, void __iomem *addr)
  153. {
  154. if (reglog)
  155. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  156. writel(data, addr);
  157. }
  158. u32 msm_readl(const void __iomem *addr)
  159. {
  160. u32 val = readl(addr);
  161. if (reglog)
  162. pr_err("IO:R %p %08x\n", addr, val);
  163. return val;
  164. }
  165. struct vblank_event {
  166. struct list_head node;
  167. int crtc_id;
  168. bool enable;
  169. };
  170. static void vblank_ctrl_worker(struct kthread_work *work)
  171. {
  172. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  173. struct msm_vblank_ctrl, work);
  174. struct msm_drm_private *priv = container_of(vbl_ctrl,
  175. struct msm_drm_private, vblank_ctrl);
  176. struct msm_kms *kms = priv->kms;
  177. struct vblank_event *vbl_ev, *tmp;
  178. unsigned long flags;
  179. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  180. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  181. list_del(&vbl_ev->node);
  182. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  183. if (vbl_ev->enable)
  184. kms->funcs->enable_vblank(kms,
  185. priv->crtcs[vbl_ev->crtc_id]);
  186. else
  187. kms->funcs->disable_vblank(kms,
  188. priv->crtcs[vbl_ev->crtc_id]);
  189. kfree(vbl_ev);
  190. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  191. }
  192. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  193. }
  194. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  195. int crtc_id, bool enable)
  196. {
  197. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  198. struct vblank_event *vbl_ev;
  199. unsigned long flags;
  200. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  201. if (!vbl_ev)
  202. return -ENOMEM;
  203. vbl_ev->crtc_id = crtc_id;
  204. vbl_ev->enable = enable;
  205. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  206. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  207. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  208. kthread_queue_work(&priv->disp_thread[crtc_id].worker,
  209. &vbl_ctrl->work);
  210. return 0;
  211. }
  212. static int msm_drm_uninit(struct device *dev)
  213. {
  214. struct platform_device *pdev = to_platform_device(dev);
  215. struct drm_device *ddev = platform_get_drvdata(pdev);
  216. struct msm_drm_private *priv = ddev->dev_private;
  217. struct msm_kms *kms = priv->kms;
  218. struct msm_mdss *mdss = priv->mdss;
  219. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  220. struct vblank_event *vbl_ev, *tmp;
  221. int i;
  222. /* We must cancel and cleanup any pending vblank enable/disable
  223. * work before drm_irq_uninstall() to avoid work re-enabling an
  224. * irq after uninstall has disabled it.
  225. */
  226. kthread_flush_work(&vbl_ctrl->work);
  227. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  228. list_del(&vbl_ev->node);
  229. kfree(vbl_ev);
  230. }
  231. /* clean up display commit/event worker threads */
  232. for (i = 0; i < priv->num_crtcs; i++) {
  233. if (priv->disp_thread[i].thread) {
  234. kthread_flush_worker(&priv->disp_thread[i].worker);
  235. kthread_stop(priv->disp_thread[i].thread);
  236. priv->disp_thread[i].thread = NULL;
  237. }
  238. if (priv->event_thread[i].thread) {
  239. kthread_flush_worker(&priv->event_thread[i].worker);
  240. kthread_stop(priv->event_thread[i].thread);
  241. priv->event_thread[i].thread = NULL;
  242. }
  243. }
  244. msm_gem_shrinker_cleanup(ddev);
  245. drm_kms_helper_poll_fini(ddev);
  246. drm_dev_unregister(ddev);
  247. msm_perf_debugfs_cleanup(priv);
  248. msm_rd_debugfs_cleanup(priv);
  249. #ifdef CONFIG_DRM_FBDEV_EMULATION
  250. if (fbdev && priv->fbdev)
  251. msm_fbdev_free(ddev);
  252. #endif
  253. drm_mode_config_cleanup(ddev);
  254. pm_runtime_get_sync(dev);
  255. drm_irq_uninstall(ddev);
  256. pm_runtime_put_sync(dev);
  257. flush_workqueue(priv->wq);
  258. destroy_workqueue(priv->wq);
  259. if (kms && kms->funcs)
  260. kms->funcs->destroy(kms);
  261. if (priv->vram.paddr) {
  262. unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
  263. drm_mm_takedown(&priv->vram.mm);
  264. dma_free_attrs(dev, priv->vram.size, NULL,
  265. priv->vram.paddr, attrs);
  266. }
  267. component_unbind_all(dev, ddev);
  268. if (mdss && mdss->funcs)
  269. mdss->funcs->destroy(ddev);
  270. ddev->dev_private = NULL;
  271. drm_dev_put(ddev);
  272. kfree(priv);
  273. return 0;
  274. }
  275. #define KMS_MDP4 4
  276. #define KMS_MDP5 5
  277. #define KMS_DPU 3
  278. static int get_mdp_ver(struct platform_device *pdev)
  279. {
  280. struct device *dev = &pdev->dev;
  281. return (int) (unsigned long) of_device_get_match_data(dev);
  282. }
  283. #include <linux/of_address.h>
  284. static int msm_init_vram(struct drm_device *dev)
  285. {
  286. struct msm_drm_private *priv = dev->dev_private;
  287. struct device_node *node;
  288. unsigned long size = 0;
  289. int ret = 0;
  290. /* In the device-tree world, we could have a 'memory-region'
  291. * phandle, which gives us a link to our "vram". Allocating
  292. * is all nicely abstracted behind the dma api, but we need
  293. * to know the entire size to allocate it all in one go. There
  294. * are two cases:
  295. * 1) device with no IOMMU, in which case we need exclusive
  296. * access to a VRAM carveout big enough for all gpu
  297. * buffers
  298. * 2) device with IOMMU, but where the bootloader puts up
  299. * a splash screen. In this case, the VRAM carveout
  300. * need only be large enough for fbdev fb. But we need
  301. * exclusive access to the buffer to avoid the kernel
  302. * using those pages for other purposes (which appears
  303. * as corruption on screen before we have a chance to
  304. * load and do initial modeset)
  305. */
  306. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  307. if (node) {
  308. struct resource r;
  309. ret = of_address_to_resource(node, 0, &r);
  310. of_node_put(node);
  311. if (ret)
  312. return ret;
  313. size = r.end - r.start;
  314. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  315. /* if we have no IOMMU, then we need to use carveout allocator.
  316. * Grab the entire CMA chunk carved out in early startup in
  317. * mach-msm:
  318. */
  319. } else if (!iommu_present(&platform_bus_type)) {
  320. DRM_INFO("using %s VRAM carveout\n", vram);
  321. size = memparse(vram, NULL);
  322. }
  323. if (size) {
  324. unsigned long attrs = 0;
  325. void *p;
  326. priv->vram.size = size;
  327. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  328. spin_lock_init(&priv->vram.lock);
  329. attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
  330. attrs |= DMA_ATTR_WRITE_COMBINE;
  331. /* note that for no-kernel-mapping, the vaddr returned
  332. * is bogus, but non-null if allocation succeeded:
  333. */
  334. p = dma_alloc_attrs(dev->dev, size,
  335. &priv->vram.paddr, GFP_KERNEL, attrs);
  336. if (!p) {
  337. dev_err(dev->dev, "failed to allocate VRAM\n");
  338. priv->vram.paddr = 0;
  339. return -ENOMEM;
  340. }
  341. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  342. (uint32_t)priv->vram.paddr,
  343. (uint32_t)(priv->vram.paddr + size));
  344. }
  345. return ret;
  346. }
  347. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  348. {
  349. struct platform_device *pdev = to_platform_device(dev);
  350. struct drm_device *ddev;
  351. struct msm_drm_private *priv;
  352. struct msm_kms *kms;
  353. struct msm_mdss *mdss;
  354. int ret, i;
  355. struct sched_param param;
  356. ddev = drm_dev_alloc(drv, dev);
  357. if (IS_ERR(ddev)) {
  358. dev_err(dev, "failed to allocate drm_device\n");
  359. return PTR_ERR(ddev);
  360. }
  361. platform_set_drvdata(pdev, ddev);
  362. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  363. if (!priv) {
  364. ret = -ENOMEM;
  365. goto err_put_drm_dev;
  366. }
  367. ddev->dev_private = priv;
  368. priv->dev = ddev;
  369. switch (get_mdp_ver(pdev)) {
  370. case KMS_MDP5:
  371. ret = mdp5_mdss_init(ddev);
  372. break;
  373. case KMS_DPU:
  374. ret = dpu_mdss_init(ddev);
  375. break;
  376. default:
  377. ret = 0;
  378. break;
  379. }
  380. if (ret)
  381. goto err_free_priv;
  382. mdss = priv->mdss;
  383. priv->wq = alloc_ordered_workqueue("msm", 0);
  384. INIT_LIST_HEAD(&priv->inactive_list);
  385. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  386. kthread_init_work(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  387. spin_lock_init(&priv->vblank_ctrl.lock);
  388. drm_mode_config_init(ddev);
  389. /* Bind all our sub-components: */
  390. ret = component_bind_all(dev, ddev);
  391. if (ret)
  392. goto err_destroy_mdss;
  393. ret = msm_init_vram(ddev);
  394. if (ret)
  395. goto err_msm_uninit;
  396. msm_gem_shrinker_init(ddev);
  397. switch (get_mdp_ver(pdev)) {
  398. case KMS_MDP4:
  399. kms = mdp4_kms_init(ddev);
  400. priv->kms = kms;
  401. break;
  402. case KMS_MDP5:
  403. kms = mdp5_kms_init(ddev);
  404. break;
  405. case KMS_DPU:
  406. kms = dpu_kms_init(ddev);
  407. priv->kms = kms;
  408. break;
  409. default:
  410. kms = ERR_PTR(-ENODEV);
  411. break;
  412. }
  413. if (IS_ERR(kms)) {
  414. /*
  415. * NOTE: once we have GPU support, having no kms should not
  416. * be considered fatal.. ideally we would still support gpu
  417. * and (for example) use dmabuf/prime to share buffers with
  418. * imx drm driver on iMX5
  419. */
  420. dev_err(dev, "failed to load kms\n");
  421. ret = PTR_ERR(kms);
  422. goto err_msm_uninit;
  423. }
  424. /* Enable normalization of plane zpos */
  425. ddev->mode_config.normalize_zpos = true;
  426. if (kms) {
  427. ret = kms->funcs->hw_init(kms);
  428. if (ret) {
  429. dev_err(dev, "kms hw init failed: %d\n", ret);
  430. goto err_msm_uninit;
  431. }
  432. }
  433. ddev->mode_config.funcs = &mode_config_funcs;
  434. ddev->mode_config.helper_private = &mode_config_helper_funcs;
  435. /**
  436. * this priority was found during empiric testing to have appropriate
  437. * realtime scheduling to process display updates and interact with
  438. * other real time and normal priority task
  439. */
  440. param.sched_priority = 16;
  441. for (i = 0; i < priv->num_crtcs; i++) {
  442. /* initialize display thread */
  443. priv->disp_thread[i].crtc_id = priv->crtcs[i]->base.id;
  444. kthread_init_worker(&priv->disp_thread[i].worker);
  445. priv->disp_thread[i].dev = ddev;
  446. priv->disp_thread[i].thread =
  447. kthread_run(kthread_worker_fn,
  448. &priv->disp_thread[i].worker,
  449. "crtc_commit:%d", priv->disp_thread[i].crtc_id);
  450. if (IS_ERR(priv->disp_thread[i].thread)) {
  451. dev_err(dev, "failed to create crtc_commit kthread\n");
  452. priv->disp_thread[i].thread = NULL;
  453. goto err_msm_uninit;
  454. }
  455. ret = sched_setscheduler(priv->disp_thread[i].thread,
  456. SCHED_FIFO, &param);
  457. if (ret)
  458. dev_warn(dev, "disp_thread set priority failed: %d\n",
  459. ret);
  460. /* initialize event thread */
  461. priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
  462. kthread_init_worker(&priv->event_thread[i].worker);
  463. priv->event_thread[i].dev = ddev;
  464. priv->event_thread[i].thread =
  465. kthread_run(kthread_worker_fn,
  466. &priv->event_thread[i].worker,
  467. "crtc_event:%d", priv->event_thread[i].crtc_id);
  468. if (IS_ERR(priv->event_thread[i].thread)) {
  469. dev_err(dev, "failed to create crtc_event kthread\n");
  470. priv->event_thread[i].thread = NULL;
  471. goto err_msm_uninit;
  472. }
  473. /**
  474. * event thread should also run at same priority as disp_thread
  475. * because it is handling frame_done events. A lower priority
  476. * event thread and higher priority disp_thread can causes
  477. * frame_pending counters beyond 2. This can lead to commit
  478. * failure at crtc commit level.
  479. */
  480. ret = sched_setscheduler(priv->event_thread[i].thread,
  481. SCHED_FIFO, &param);
  482. if (ret)
  483. dev_warn(dev, "event_thread set priority failed:%d\n",
  484. ret);
  485. }
  486. ret = drm_vblank_init(ddev, priv->num_crtcs);
  487. if (ret < 0) {
  488. dev_err(dev, "failed to initialize vblank\n");
  489. goto err_msm_uninit;
  490. }
  491. if (kms) {
  492. pm_runtime_get_sync(dev);
  493. ret = drm_irq_install(ddev, kms->irq);
  494. pm_runtime_put_sync(dev);
  495. if (ret < 0) {
  496. dev_err(dev, "failed to install IRQ handler\n");
  497. goto err_msm_uninit;
  498. }
  499. }
  500. ret = drm_dev_register(ddev, 0);
  501. if (ret)
  502. goto err_msm_uninit;
  503. drm_mode_config_reset(ddev);
  504. #ifdef CONFIG_DRM_FBDEV_EMULATION
  505. if (fbdev)
  506. priv->fbdev = msm_fbdev_init(ddev);
  507. #endif
  508. ret = msm_debugfs_late_init(ddev);
  509. if (ret)
  510. goto err_msm_uninit;
  511. drm_kms_helper_poll_init(ddev);
  512. return 0;
  513. err_msm_uninit:
  514. msm_drm_uninit(dev);
  515. return ret;
  516. err_destroy_mdss:
  517. if (mdss && mdss->funcs)
  518. mdss->funcs->destroy(ddev);
  519. err_free_priv:
  520. kfree(priv);
  521. err_put_drm_dev:
  522. drm_dev_put(ddev);
  523. return ret;
  524. }
  525. /*
  526. * DRM operations:
  527. */
  528. static void load_gpu(struct drm_device *dev)
  529. {
  530. static DEFINE_MUTEX(init_lock);
  531. struct msm_drm_private *priv = dev->dev_private;
  532. mutex_lock(&init_lock);
  533. if (!priv->gpu)
  534. priv->gpu = adreno_load_gpu(dev);
  535. mutex_unlock(&init_lock);
  536. }
  537. static int context_init(struct drm_device *dev, struct drm_file *file)
  538. {
  539. struct msm_file_private *ctx;
  540. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  541. if (!ctx)
  542. return -ENOMEM;
  543. msm_submitqueue_init(dev, ctx);
  544. file->driver_priv = ctx;
  545. return 0;
  546. }
  547. static int msm_open(struct drm_device *dev, struct drm_file *file)
  548. {
  549. /* For now, load gpu on open.. to avoid the requirement of having
  550. * firmware in the initrd.
  551. */
  552. load_gpu(dev);
  553. return context_init(dev, file);
  554. }
  555. static void context_close(struct msm_file_private *ctx)
  556. {
  557. msm_submitqueue_close(ctx);
  558. kfree(ctx);
  559. }
  560. static void msm_postclose(struct drm_device *dev, struct drm_file *file)
  561. {
  562. struct msm_drm_private *priv = dev->dev_private;
  563. struct msm_file_private *ctx = file->driver_priv;
  564. mutex_lock(&dev->struct_mutex);
  565. if (ctx == priv->lastctx)
  566. priv->lastctx = NULL;
  567. mutex_unlock(&dev->struct_mutex);
  568. context_close(ctx);
  569. }
  570. static irqreturn_t msm_irq(int irq, void *arg)
  571. {
  572. struct drm_device *dev = arg;
  573. struct msm_drm_private *priv = dev->dev_private;
  574. struct msm_kms *kms = priv->kms;
  575. BUG_ON(!kms);
  576. return kms->funcs->irq(kms);
  577. }
  578. static void msm_irq_preinstall(struct drm_device *dev)
  579. {
  580. struct msm_drm_private *priv = dev->dev_private;
  581. struct msm_kms *kms = priv->kms;
  582. BUG_ON(!kms);
  583. kms->funcs->irq_preinstall(kms);
  584. }
  585. static int msm_irq_postinstall(struct drm_device *dev)
  586. {
  587. struct msm_drm_private *priv = dev->dev_private;
  588. struct msm_kms *kms = priv->kms;
  589. BUG_ON(!kms);
  590. return kms->funcs->irq_postinstall(kms);
  591. }
  592. static void msm_irq_uninstall(struct drm_device *dev)
  593. {
  594. struct msm_drm_private *priv = dev->dev_private;
  595. struct msm_kms *kms = priv->kms;
  596. BUG_ON(!kms);
  597. kms->funcs->irq_uninstall(kms);
  598. }
  599. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  600. {
  601. struct msm_drm_private *priv = dev->dev_private;
  602. struct msm_kms *kms = priv->kms;
  603. if (!kms)
  604. return -ENXIO;
  605. DBG("dev=%p, crtc=%u", dev, pipe);
  606. return vblank_ctrl_queue_work(priv, pipe, true);
  607. }
  608. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  609. {
  610. struct msm_drm_private *priv = dev->dev_private;
  611. struct msm_kms *kms = priv->kms;
  612. if (!kms)
  613. return;
  614. DBG("dev=%p, crtc=%u", dev, pipe);
  615. vblank_ctrl_queue_work(priv, pipe, false);
  616. }
  617. /*
  618. * DRM ioctls:
  619. */
  620. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  621. struct drm_file *file)
  622. {
  623. struct msm_drm_private *priv = dev->dev_private;
  624. struct drm_msm_param *args = data;
  625. struct msm_gpu *gpu;
  626. /* for now, we just have 3d pipe.. eventually this would need to
  627. * be more clever to dispatch to appropriate gpu module:
  628. */
  629. if (args->pipe != MSM_PIPE_3D0)
  630. return -EINVAL;
  631. gpu = priv->gpu;
  632. if (!gpu)
  633. return -ENXIO;
  634. return gpu->funcs->get_param(gpu, args->param, &args->value);
  635. }
  636. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  637. struct drm_file *file)
  638. {
  639. struct drm_msm_gem_new *args = data;
  640. if (args->flags & ~MSM_BO_FLAGS) {
  641. DRM_ERROR("invalid flags: %08x\n", args->flags);
  642. return -EINVAL;
  643. }
  644. return msm_gem_new_handle(dev, file, args->size,
  645. args->flags, &args->handle);
  646. }
  647. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  648. {
  649. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  650. }
  651. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  652. struct drm_file *file)
  653. {
  654. struct drm_msm_gem_cpu_prep *args = data;
  655. struct drm_gem_object *obj;
  656. ktime_t timeout = to_ktime(args->timeout);
  657. int ret;
  658. if (args->op & ~MSM_PREP_FLAGS) {
  659. DRM_ERROR("invalid op: %08x\n", args->op);
  660. return -EINVAL;
  661. }
  662. obj = drm_gem_object_lookup(file, args->handle);
  663. if (!obj)
  664. return -ENOENT;
  665. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  666. drm_gem_object_put_unlocked(obj);
  667. return ret;
  668. }
  669. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  670. struct drm_file *file)
  671. {
  672. struct drm_msm_gem_cpu_fini *args = data;
  673. struct drm_gem_object *obj;
  674. int ret;
  675. obj = drm_gem_object_lookup(file, args->handle);
  676. if (!obj)
  677. return -ENOENT;
  678. ret = msm_gem_cpu_fini(obj);
  679. drm_gem_object_put_unlocked(obj);
  680. return ret;
  681. }
  682. static int msm_ioctl_gem_info_iova(struct drm_device *dev,
  683. struct drm_gem_object *obj, uint64_t *iova)
  684. {
  685. struct msm_drm_private *priv = dev->dev_private;
  686. if (!priv->gpu)
  687. return -EINVAL;
  688. return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
  689. }
  690. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  691. struct drm_file *file)
  692. {
  693. struct drm_msm_gem_info *args = data;
  694. struct drm_gem_object *obj;
  695. int ret = 0;
  696. if (args->flags & ~MSM_INFO_FLAGS)
  697. return -EINVAL;
  698. obj = drm_gem_object_lookup(file, args->handle);
  699. if (!obj)
  700. return -ENOENT;
  701. if (args->flags & MSM_INFO_IOVA) {
  702. uint64_t iova;
  703. ret = msm_ioctl_gem_info_iova(dev, obj, &iova);
  704. if (!ret)
  705. args->offset = iova;
  706. } else {
  707. args->offset = msm_gem_mmap_offset(obj);
  708. }
  709. drm_gem_object_put_unlocked(obj);
  710. return ret;
  711. }
  712. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  713. struct drm_file *file)
  714. {
  715. struct msm_drm_private *priv = dev->dev_private;
  716. struct drm_msm_wait_fence *args = data;
  717. ktime_t timeout = to_ktime(args->timeout);
  718. struct msm_gpu_submitqueue *queue;
  719. struct msm_gpu *gpu = priv->gpu;
  720. int ret;
  721. if (args->pad) {
  722. DRM_ERROR("invalid pad: %08x\n", args->pad);
  723. return -EINVAL;
  724. }
  725. if (!gpu)
  726. return 0;
  727. queue = msm_submitqueue_get(file->driver_priv, args->queueid);
  728. if (!queue)
  729. return -ENOENT;
  730. ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
  731. true);
  732. msm_submitqueue_put(queue);
  733. return ret;
  734. }
  735. static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
  736. struct drm_file *file)
  737. {
  738. struct drm_msm_gem_madvise *args = data;
  739. struct drm_gem_object *obj;
  740. int ret;
  741. switch (args->madv) {
  742. case MSM_MADV_DONTNEED:
  743. case MSM_MADV_WILLNEED:
  744. break;
  745. default:
  746. return -EINVAL;
  747. }
  748. ret = mutex_lock_interruptible(&dev->struct_mutex);
  749. if (ret)
  750. return ret;
  751. obj = drm_gem_object_lookup(file, args->handle);
  752. if (!obj) {
  753. ret = -ENOENT;
  754. goto unlock;
  755. }
  756. ret = msm_gem_madvise(obj, args->madv);
  757. if (ret >= 0) {
  758. args->retained = ret;
  759. ret = 0;
  760. }
  761. drm_gem_object_put(obj);
  762. unlock:
  763. mutex_unlock(&dev->struct_mutex);
  764. return ret;
  765. }
  766. static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
  767. struct drm_file *file)
  768. {
  769. struct drm_msm_submitqueue *args = data;
  770. if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
  771. return -EINVAL;
  772. return msm_submitqueue_create(dev, file->driver_priv, args->prio,
  773. args->flags, &args->id);
  774. }
  775. static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
  776. struct drm_file *file)
  777. {
  778. u32 id = *(u32 *) data;
  779. return msm_submitqueue_remove(file->driver_priv, id);
  780. }
  781. static const struct drm_ioctl_desc msm_ioctls[] = {
  782. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  783. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  784. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  785. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  786. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  787. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  788. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  789. DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
  790. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_AUTH|DRM_RENDER_ALLOW),
  791. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_AUTH|DRM_RENDER_ALLOW),
  792. };
  793. static const struct vm_operations_struct vm_ops = {
  794. .fault = msm_gem_fault,
  795. .open = drm_gem_vm_open,
  796. .close = drm_gem_vm_close,
  797. };
  798. static const struct file_operations fops = {
  799. .owner = THIS_MODULE,
  800. .open = drm_open,
  801. .release = drm_release,
  802. .unlocked_ioctl = drm_ioctl,
  803. .compat_ioctl = drm_compat_ioctl,
  804. .poll = drm_poll,
  805. .read = drm_read,
  806. .llseek = no_llseek,
  807. .mmap = msm_gem_mmap,
  808. };
  809. static struct drm_driver msm_driver = {
  810. .driver_features = DRIVER_HAVE_IRQ |
  811. DRIVER_GEM |
  812. DRIVER_PRIME |
  813. DRIVER_RENDER |
  814. DRIVER_ATOMIC |
  815. DRIVER_MODESET,
  816. .open = msm_open,
  817. .postclose = msm_postclose,
  818. .lastclose = drm_fb_helper_lastclose,
  819. .irq_handler = msm_irq,
  820. .irq_preinstall = msm_irq_preinstall,
  821. .irq_postinstall = msm_irq_postinstall,
  822. .irq_uninstall = msm_irq_uninstall,
  823. .enable_vblank = msm_enable_vblank,
  824. .disable_vblank = msm_disable_vblank,
  825. .gem_free_object = msm_gem_free_object,
  826. .gem_vm_ops = &vm_ops,
  827. .dumb_create = msm_gem_dumb_create,
  828. .dumb_map_offset = msm_gem_dumb_map_offset,
  829. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  830. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  831. .gem_prime_export = drm_gem_prime_export,
  832. .gem_prime_import = drm_gem_prime_import,
  833. .gem_prime_res_obj = msm_gem_prime_res_obj,
  834. .gem_prime_pin = msm_gem_prime_pin,
  835. .gem_prime_unpin = msm_gem_prime_unpin,
  836. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  837. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  838. .gem_prime_vmap = msm_gem_prime_vmap,
  839. .gem_prime_vunmap = msm_gem_prime_vunmap,
  840. .gem_prime_mmap = msm_gem_prime_mmap,
  841. #ifdef CONFIG_DEBUG_FS
  842. .debugfs_init = msm_debugfs_init,
  843. #endif
  844. .ioctls = msm_ioctls,
  845. .num_ioctls = ARRAY_SIZE(msm_ioctls),
  846. .fops = &fops,
  847. .name = "msm",
  848. .desc = "MSM Snapdragon DRM",
  849. .date = "20130625",
  850. .major = MSM_VERSION_MAJOR,
  851. .minor = MSM_VERSION_MINOR,
  852. .patchlevel = MSM_VERSION_PATCHLEVEL,
  853. };
  854. #ifdef CONFIG_PM_SLEEP
  855. static int msm_pm_suspend(struct device *dev)
  856. {
  857. struct drm_device *ddev = dev_get_drvdata(dev);
  858. struct msm_drm_private *priv = ddev->dev_private;
  859. struct msm_kms *kms = priv->kms;
  860. /* TODO: Use atomic helper suspend/resume */
  861. if (kms && kms->funcs && kms->funcs->pm_suspend)
  862. return kms->funcs->pm_suspend(dev);
  863. drm_kms_helper_poll_disable(ddev);
  864. priv->pm_state = drm_atomic_helper_suspend(ddev);
  865. if (IS_ERR(priv->pm_state)) {
  866. drm_kms_helper_poll_enable(ddev);
  867. return PTR_ERR(priv->pm_state);
  868. }
  869. return 0;
  870. }
  871. static int msm_pm_resume(struct device *dev)
  872. {
  873. struct drm_device *ddev = dev_get_drvdata(dev);
  874. struct msm_drm_private *priv = ddev->dev_private;
  875. struct msm_kms *kms = priv->kms;
  876. /* TODO: Use atomic helper suspend/resume */
  877. if (kms && kms->funcs && kms->funcs->pm_resume)
  878. return kms->funcs->pm_resume(dev);
  879. drm_atomic_helper_resume(ddev, priv->pm_state);
  880. drm_kms_helper_poll_enable(ddev);
  881. return 0;
  882. }
  883. #endif
  884. #ifdef CONFIG_PM
  885. static int msm_runtime_suspend(struct device *dev)
  886. {
  887. struct drm_device *ddev = dev_get_drvdata(dev);
  888. struct msm_drm_private *priv = ddev->dev_private;
  889. struct msm_mdss *mdss = priv->mdss;
  890. DBG("");
  891. if (mdss && mdss->funcs)
  892. return mdss->funcs->disable(mdss);
  893. return 0;
  894. }
  895. static int msm_runtime_resume(struct device *dev)
  896. {
  897. struct drm_device *ddev = dev_get_drvdata(dev);
  898. struct msm_drm_private *priv = ddev->dev_private;
  899. struct msm_mdss *mdss = priv->mdss;
  900. DBG("");
  901. if (mdss && mdss->funcs)
  902. return mdss->funcs->enable(mdss);
  903. return 0;
  904. }
  905. #endif
  906. static const struct dev_pm_ops msm_pm_ops = {
  907. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  908. SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
  909. };
  910. /*
  911. * Componentized driver support:
  912. */
  913. /*
  914. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  915. * so probably some room for some helpers
  916. */
  917. static int compare_of(struct device *dev, void *data)
  918. {
  919. return dev->of_node == data;
  920. }
  921. /*
  922. * Identify what components need to be added by parsing what remote-endpoints
  923. * our MDP output ports are connected to. In the case of LVDS on MDP4, there
  924. * is no external component that we need to add since LVDS is within MDP4
  925. * itself.
  926. */
  927. static int add_components_mdp(struct device *mdp_dev,
  928. struct component_match **matchptr)
  929. {
  930. struct device_node *np = mdp_dev->of_node;
  931. struct device_node *ep_node;
  932. struct device *master_dev;
  933. /*
  934. * on MDP4 based platforms, the MDP platform device is the component
  935. * master that adds other display interface components to itself.
  936. *
  937. * on MDP5 based platforms, the MDSS platform device is the component
  938. * master that adds MDP5 and other display interface components to
  939. * itself.
  940. */
  941. if (of_device_is_compatible(np, "qcom,mdp4"))
  942. master_dev = mdp_dev;
  943. else
  944. master_dev = mdp_dev->parent;
  945. for_each_endpoint_of_node(np, ep_node) {
  946. struct device_node *intf;
  947. struct of_endpoint ep;
  948. int ret;
  949. ret = of_graph_parse_endpoint(ep_node, &ep);
  950. if (ret) {
  951. dev_err(mdp_dev, "unable to parse port endpoint\n");
  952. of_node_put(ep_node);
  953. return ret;
  954. }
  955. /*
  956. * The LCDC/LVDS port on MDP4 is a speacial case where the
  957. * remote-endpoint isn't a component that we need to add
  958. */
  959. if (of_device_is_compatible(np, "qcom,mdp4") &&
  960. ep.port == 0)
  961. continue;
  962. /*
  963. * It's okay if some of the ports don't have a remote endpoint
  964. * specified. It just means that the port isn't connected to
  965. * any external interface.
  966. */
  967. intf = of_graph_get_remote_port_parent(ep_node);
  968. if (!intf)
  969. continue;
  970. drm_of_component_match_add(master_dev, matchptr, compare_of,
  971. intf);
  972. of_node_put(intf);
  973. }
  974. return 0;
  975. }
  976. static int compare_name_mdp(struct device *dev, void *data)
  977. {
  978. return (strstr(dev_name(dev), "mdp") != NULL);
  979. }
  980. static int add_display_components(struct device *dev,
  981. struct component_match **matchptr)
  982. {
  983. struct device *mdp_dev;
  984. int ret;
  985. /*
  986. * MDP5/DPU based devices don't have a flat hierarchy. There is a top
  987. * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
  988. * Populate the children devices, find the MDP5/DPU node, and then add
  989. * the interfaces to our components list.
  990. */
  991. if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
  992. of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss")) {
  993. ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
  994. if (ret) {
  995. dev_err(dev, "failed to populate children devices\n");
  996. return ret;
  997. }
  998. mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
  999. if (!mdp_dev) {
  1000. dev_err(dev, "failed to find MDSS MDP node\n");
  1001. of_platform_depopulate(dev);
  1002. return -ENODEV;
  1003. }
  1004. put_device(mdp_dev);
  1005. /* add the MDP component itself */
  1006. drm_of_component_match_add(dev, matchptr, compare_of,
  1007. mdp_dev->of_node);
  1008. } else {
  1009. /* MDP4 */
  1010. mdp_dev = dev;
  1011. }
  1012. ret = add_components_mdp(mdp_dev, matchptr);
  1013. if (ret)
  1014. of_platform_depopulate(dev);
  1015. return ret;
  1016. }
  1017. /*
  1018. * We don't know what's the best binding to link the gpu with the drm device.
  1019. * Fow now, we just hunt for all the possible gpus that we support, and add them
  1020. * as components.
  1021. */
  1022. static const struct of_device_id msm_gpu_match[] = {
  1023. { .compatible = "qcom,adreno" },
  1024. { .compatible = "qcom,adreno-3xx" },
  1025. { .compatible = "qcom,kgsl-3d0" },
  1026. { },
  1027. };
  1028. static int add_gpu_components(struct device *dev,
  1029. struct component_match **matchptr)
  1030. {
  1031. struct device_node *np;
  1032. np = of_find_matching_node(NULL, msm_gpu_match);
  1033. if (!np)
  1034. return 0;
  1035. drm_of_component_match_add(dev, matchptr, compare_of, np);
  1036. of_node_put(np);
  1037. return 0;
  1038. }
  1039. static int msm_drm_bind(struct device *dev)
  1040. {
  1041. return msm_drm_init(dev, &msm_driver);
  1042. }
  1043. static void msm_drm_unbind(struct device *dev)
  1044. {
  1045. msm_drm_uninit(dev);
  1046. }
  1047. static const struct component_master_ops msm_drm_ops = {
  1048. .bind = msm_drm_bind,
  1049. .unbind = msm_drm_unbind,
  1050. };
  1051. /*
  1052. * Platform driver:
  1053. */
  1054. static int msm_pdev_probe(struct platform_device *pdev)
  1055. {
  1056. struct component_match *match = NULL;
  1057. int ret;
  1058. ret = add_display_components(&pdev->dev, &match);
  1059. if (ret)
  1060. return ret;
  1061. ret = add_gpu_components(&pdev->dev, &match);
  1062. if (ret)
  1063. return ret;
  1064. /* on all devices that I am aware of, iommu's which can map
  1065. * any address the cpu can see are used:
  1066. */
  1067. ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
  1068. if (ret)
  1069. return ret;
  1070. return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  1071. }
  1072. static int msm_pdev_remove(struct platform_device *pdev)
  1073. {
  1074. component_master_del(&pdev->dev, &msm_drm_ops);
  1075. of_platform_depopulate(&pdev->dev);
  1076. return 0;
  1077. }
  1078. static const struct of_device_id dt_match[] = {
  1079. { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
  1080. { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
  1081. { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
  1082. {}
  1083. };
  1084. MODULE_DEVICE_TABLE(of, dt_match);
  1085. static struct platform_driver msm_platform_driver = {
  1086. .probe = msm_pdev_probe,
  1087. .remove = msm_pdev_remove,
  1088. .driver = {
  1089. .name = "msm",
  1090. .of_match_table = dt_match,
  1091. .pm = &msm_pm_ops,
  1092. },
  1093. };
  1094. static int __init msm_drm_register(void)
  1095. {
  1096. if (!modeset)
  1097. return -EINVAL;
  1098. DBG("init");
  1099. msm_mdp_register();
  1100. msm_dpu_register();
  1101. msm_dsi_register();
  1102. msm_edp_register();
  1103. msm_hdmi_register();
  1104. adreno_register();
  1105. return platform_driver_register(&msm_platform_driver);
  1106. }
  1107. static void __exit msm_drm_unregister(void)
  1108. {
  1109. DBG("fini");
  1110. platform_driver_unregister(&msm_platform_driver);
  1111. msm_hdmi_unregister();
  1112. adreno_unregister();
  1113. msm_edp_unregister();
  1114. msm_dsi_unregister();
  1115. msm_mdp_unregister();
  1116. msm_dpu_unregister();
  1117. }
  1118. module_init(msm_drm_register);
  1119. module_exit(msm_drm_unregister);
  1120. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1121. MODULE_DESCRIPTION("MSM DRM Driver");
  1122. MODULE_LICENSE("GPL");