mdp5_kms.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/of_irq.h>
  19. #include "msm_drv.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #include "mdp5_kms.h"
  23. static const char *iommu_ports[] = {
  24. "mdp_0",
  25. };
  26. static int mdp5_hw_init(struct msm_kms *kms)
  27. {
  28. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  29. struct device *dev = &mdp5_kms->pdev->dev;
  30. unsigned long flags;
  31. pm_runtime_get_sync(dev);
  32. /* Magic unknown register writes:
  33. *
  34. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  35. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  36. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  37. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  38. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  39. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  40. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  41. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  42. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  43. *
  44. * Downstream fbdev driver gets these register offsets/values
  45. * from DT.. not really sure what these registers are or if
  46. * different values for different boards/SoC's, etc. I guess
  47. * they are the golden registers.
  48. *
  49. * Not setting these does not seem to cause any problem. But
  50. * we may be getting lucky with the bootloader initializing
  51. * them for us. OTOH, if we can always count on the bootloader
  52. * setting the golden registers, then perhaps we don't need to
  53. * care.
  54. */
  55. spin_lock_irqsave(&mdp5_kms->resource_lock, flags);
  56. mdp5_write(mdp5_kms, REG_MDP5_DISP_INTF_SEL, 0);
  57. spin_unlock_irqrestore(&mdp5_kms->resource_lock, flags);
  58. mdp5_ctlm_hw_reset(mdp5_kms->ctlm);
  59. pm_runtime_put_sync(dev);
  60. return 0;
  61. }
  62. /* Global/shared object state funcs */
  63. /*
  64. * This is a helper that returns the private state currently in operation.
  65. * Note that this would return the "old_state" if called in the atomic check
  66. * path, and the "new_state" after the atomic swap has been done.
  67. */
  68. struct mdp5_global_state *
  69. mdp5_get_existing_global_state(struct mdp5_kms *mdp5_kms)
  70. {
  71. return to_mdp5_global_state(mdp5_kms->glob_state.state);
  72. }
  73. /*
  74. * This acquires the modeset lock set aside for global state, creates
  75. * a new duplicated private object state.
  76. */
  77. struct mdp5_global_state *mdp5_get_global_state(struct drm_atomic_state *s)
  78. {
  79. struct msm_drm_private *priv = s->dev->dev_private;
  80. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  81. struct drm_private_state *priv_state;
  82. int ret;
  83. ret = drm_modeset_lock(&mdp5_kms->glob_state_lock, s->acquire_ctx);
  84. if (ret)
  85. return ERR_PTR(ret);
  86. priv_state = drm_atomic_get_private_obj_state(s, &mdp5_kms->glob_state);
  87. if (IS_ERR(priv_state))
  88. return ERR_CAST(priv_state);
  89. return to_mdp5_global_state(priv_state);
  90. }
  91. static struct drm_private_state *
  92. mdp5_global_duplicate_state(struct drm_private_obj *obj)
  93. {
  94. struct mdp5_global_state *state;
  95. state = kmemdup(obj->state, sizeof(*state), GFP_KERNEL);
  96. if (!state)
  97. return NULL;
  98. __drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
  99. return &state->base;
  100. }
  101. static void mdp5_global_destroy_state(struct drm_private_obj *obj,
  102. struct drm_private_state *state)
  103. {
  104. struct mdp5_global_state *mdp5_state = to_mdp5_global_state(state);
  105. kfree(mdp5_state);
  106. }
  107. static const struct drm_private_state_funcs mdp5_global_state_funcs = {
  108. .atomic_duplicate_state = mdp5_global_duplicate_state,
  109. .atomic_destroy_state = mdp5_global_destroy_state,
  110. };
  111. static int mdp5_global_obj_init(struct mdp5_kms *mdp5_kms)
  112. {
  113. struct mdp5_global_state *state;
  114. drm_modeset_lock_init(&mdp5_kms->glob_state_lock);
  115. state = kzalloc(sizeof(*state), GFP_KERNEL);
  116. if (!state)
  117. return -ENOMEM;
  118. state->mdp5_kms = mdp5_kms;
  119. drm_atomic_private_obj_init(&mdp5_kms->glob_state,
  120. &state->base,
  121. &mdp5_global_state_funcs);
  122. return 0;
  123. }
  124. static void mdp5_prepare_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  125. {
  126. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  127. struct device *dev = &mdp5_kms->pdev->dev;
  128. struct mdp5_global_state *global_state;
  129. global_state = mdp5_get_existing_global_state(mdp5_kms);
  130. pm_runtime_get_sync(dev);
  131. if (mdp5_kms->smp)
  132. mdp5_smp_prepare_commit(mdp5_kms->smp, &global_state->smp);
  133. }
  134. static void mdp5_complete_commit(struct msm_kms *kms, struct drm_atomic_state *state)
  135. {
  136. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  137. struct device *dev = &mdp5_kms->pdev->dev;
  138. struct mdp5_global_state *global_state;
  139. drm_atomic_helper_wait_for_vblanks(mdp5_kms->dev, state);
  140. global_state = mdp5_get_existing_global_state(mdp5_kms);
  141. if (mdp5_kms->smp)
  142. mdp5_smp_complete_commit(mdp5_kms->smp, &global_state->smp);
  143. pm_runtime_put_sync(dev);
  144. }
  145. static void mdp5_wait_for_crtc_commit_done(struct msm_kms *kms,
  146. struct drm_crtc *crtc)
  147. {
  148. mdp5_crtc_wait_for_commit_done(crtc);
  149. }
  150. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  151. struct drm_encoder *encoder)
  152. {
  153. return rate;
  154. }
  155. static int mdp5_set_split_display(struct msm_kms *kms,
  156. struct drm_encoder *encoder,
  157. struct drm_encoder *slave_encoder,
  158. bool is_cmd_mode)
  159. {
  160. if (is_cmd_mode)
  161. return mdp5_cmd_encoder_set_split_display(encoder,
  162. slave_encoder);
  163. else
  164. return mdp5_vid_encoder_set_split_display(encoder,
  165. slave_encoder);
  166. }
  167. static void mdp5_set_encoder_mode(struct msm_kms *kms,
  168. struct drm_encoder *encoder,
  169. bool cmd_mode)
  170. {
  171. mdp5_encoder_set_intf_mode(encoder, cmd_mode);
  172. }
  173. static void mdp5_kms_destroy(struct msm_kms *kms)
  174. {
  175. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  176. struct msm_gem_address_space *aspace = kms->aspace;
  177. int i;
  178. for (i = 0; i < mdp5_kms->num_hwmixers; i++)
  179. mdp5_mixer_destroy(mdp5_kms->hwmixers[i]);
  180. for (i = 0; i < mdp5_kms->num_hwpipes; i++)
  181. mdp5_pipe_destroy(mdp5_kms->hwpipes[i]);
  182. if (aspace) {
  183. aspace->mmu->funcs->detach(aspace->mmu,
  184. iommu_ports, ARRAY_SIZE(iommu_ports));
  185. msm_gem_address_space_put(aspace);
  186. }
  187. }
  188. #ifdef CONFIG_DEBUG_FS
  189. static int smp_show(struct seq_file *m, void *arg)
  190. {
  191. struct drm_info_node *node = (struct drm_info_node *) m->private;
  192. struct drm_device *dev = node->minor->dev;
  193. struct msm_drm_private *priv = dev->dev_private;
  194. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(priv->kms));
  195. struct drm_printer p = drm_seq_file_printer(m);
  196. if (!mdp5_kms->smp) {
  197. drm_printf(&p, "no SMP pool\n");
  198. return 0;
  199. }
  200. mdp5_smp_dump(mdp5_kms->smp, &p);
  201. return 0;
  202. }
  203. static struct drm_info_list mdp5_debugfs_list[] = {
  204. {"smp", smp_show },
  205. };
  206. static int mdp5_kms_debugfs_init(struct msm_kms *kms, struct drm_minor *minor)
  207. {
  208. struct drm_device *dev = minor->dev;
  209. int ret;
  210. ret = drm_debugfs_create_files(mdp5_debugfs_list,
  211. ARRAY_SIZE(mdp5_debugfs_list),
  212. minor->debugfs_root, minor);
  213. if (ret) {
  214. dev_err(dev->dev, "could not install mdp5_debugfs_list\n");
  215. return ret;
  216. }
  217. return 0;
  218. }
  219. #endif
  220. static const struct mdp_kms_funcs kms_funcs = {
  221. .base = {
  222. .hw_init = mdp5_hw_init,
  223. .irq_preinstall = mdp5_irq_preinstall,
  224. .irq_postinstall = mdp5_irq_postinstall,
  225. .irq_uninstall = mdp5_irq_uninstall,
  226. .irq = mdp5_irq,
  227. .enable_vblank = mdp5_enable_vblank,
  228. .disable_vblank = mdp5_disable_vblank,
  229. .prepare_commit = mdp5_prepare_commit,
  230. .complete_commit = mdp5_complete_commit,
  231. .wait_for_crtc_commit_done = mdp5_wait_for_crtc_commit_done,
  232. .get_format = mdp_get_format,
  233. .round_pixclk = mdp5_round_pixclk,
  234. .set_split_display = mdp5_set_split_display,
  235. .set_encoder_mode = mdp5_set_encoder_mode,
  236. .destroy = mdp5_kms_destroy,
  237. #ifdef CONFIG_DEBUG_FS
  238. .debugfs_init = mdp5_kms_debugfs_init,
  239. #endif
  240. },
  241. .set_irqmask = mdp5_set_irqmask,
  242. };
  243. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  244. {
  245. DBG("");
  246. mdp5_kms->enable_count--;
  247. WARN_ON(mdp5_kms->enable_count < 0);
  248. clk_disable_unprepare(mdp5_kms->ahb_clk);
  249. clk_disable_unprepare(mdp5_kms->axi_clk);
  250. clk_disable_unprepare(mdp5_kms->core_clk);
  251. if (mdp5_kms->lut_clk)
  252. clk_disable_unprepare(mdp5_kms->lut_clk);
  253. return 0;
  254. }
  255. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  256. {
  257. DBG("");
  258. mdp5_kms->enable_count++;
  259. clk_prepare_enable(mdp5_kms->ahb_clk);
  260. clk_prepare_enable(mdp5_kms->axi_clk);
  261. clk_prepare_enable(mdp5_kms->core_clk);
  262. if (mdp5_kms->lut_clk)
  263. clk_prepare_enable(mdp5_kms->lut_clk);
  264. return 0;
  265. }
  266. static struct drm_encoder *construct_encoder(struct mdp5_kms *mdp5_kms,
  267. struct mdp5_interface *intf,
  268. struct mdp5_ctl *ctl)
  269. {
  270. struct drm_device *dev = mdp5_kms->dev;
  271. struct msm_drm_private *priv = dev->dev_private;
  272. struct drm_encoder *encoder;
  273. encoder = mdp5_encoder_init(dev, intf, ctl);
  274. if (IS_ERR(encoder)) {
  275. dev_err(dev->dev, "failed to construct encoder\n");
  276. return encoder;
  277. }
  278. priv->encoders[priv->num_encoders++] = encoder;
  279. return encoder;
  280. }
  281. static int get_dsi_id_from_intf(const struct mdp5_cfg_hw *hw_cfg, int intf_num)
  282. {
  283. const enum mdp5_intf_type *intfs = hw_cfg->intf.connect;
  284. const int intf_cnt = ARRAY_SIZE(hw_cfg->intf.connect);
  285. int id = 0, i;
  286. for (i = 0; i < intf_cnt; i++) {
  287. if (intfs[i] == INTF_DSI) {
  288. if (intf_num == i)
  289. return id;
  290. id++;
  291. }
  292. }
  293. return -EINVAL;
  294. }
  295. static int modeset_init_intf(struct mdp5_kms *mdp5_kms,
  296. struct mdp5_interface *intf)
  297. {
  298. struct drm_device *dev = mdp5_kms->dev;
  299. struct msm_drm_private *priv = dev->dev_private;
  300. struct mdp5_ctl_manager *ctlm = mdp5_kms->ctlm;
  301. struct mdp5_ctl *ctl;
  302. struct drm_encoder *encoder;
  303. int ret = 0;
  304. switch (intf->type) {
  305. case INTF_eDP:
  306. if (!priv->edp)
  307. break;
  308. ctl = mdp5_ctlm_request(ctlm, intf->num);
  309. if (!ctl) {
  310. ret = -EINVAL;
  311. break;
  312. }
  313. encoder = construct_encoder(mdp5_kms, intf, ctl);
  314. if (IS_ERR(encoder)) {
  315. ret = PTR_ERR(encoder);
  316. break;
  317. }
  318. ret = msm_edp_modeset_init(priv->edp, dev, encoder);
  319. break;
  320. case INTF_HDMI:
  321. if (!priv->hdmi)
  322. break;
  323. ctl = mdp5_ctlm_request(ctlm, intf->num);
  324. if (!ctl) {
  325. ret = -EINVAL;
  326. break;
  327. }
  328. encoder = construct_encoder(mdp5_kms, intf, ctl);
  329. if (IS_ERR(encoder)) {
  330. ret = PTR_ERR(encoder);
  331. break;
  332. }
  333. ret = msm_hdmi_modeset_init(priv->hdmi, dev, encoder);
  334. break;
  335. case INTF_DSI:
  336. {
  337. const struct mdp5_cfg_hw *hw_cfg =
  338. mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  339. int dsi_id = get_dsi_id_from_intf(hw_cfg, intf->num);
  340. if ((dsi_id >= ARRAY_SIZE(priv->dsi)) || (dsi_id < 0)) {
  341. dev_err(dev->dev, "failed to find dsi from intf %d\n",
  342. intf->num);
  343. ret = -EINVAL;
  344. break;
  345. }
  346. if (!priv->dsi[dsi_id])
  347. break;
  348. ctl = mdp5_ctlm_request(ctlm, intf->num);
  349. if (!ctl) {
  350. ret = -EINVAL;
  351. break;
  352. }
  353. encoder = construct_encoder(mdp5_kms, intf, ctl);
  354. if (IS_ERR(encoder)) {
  355. ret = PTR_ERR(encoder);
  356. break;
  357. }
  358. ret = msm_dsi_modeset_init(priv->dsi[dsi_id], dev, encoder);
  359. break;
  360. }
  361. default:
  362. dev_err(dev->dev, "unknown intf: %d\n", intf->type);
  363. ret = -EINVAL;
  364. break;
  365. }
  366. return ret;
  367. }
  368. static int modeset_init(struct mdp5_kms *mdp5_kms)
  369. {
  370. struct drm_device *dev = mdp5_kms->dev;
  371. struct msm_drm_private *priv = dev->dev_private;
  372. const struct mdp5_cfg_hw *hw_cfg;
  373. unsigned int num_crtcs;
  374. int i, ret, pi = 0, ci = 0;
  375. struct drm_plane *primary[MAX_BASES] = { NULL };
  376. struct drm_plane *cursor[MAX_BASES] = { NULL };
  377. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  378. /*
  379. * Construct encoders and modeset initialize connector devices
  380. * for each external display interface.
  381. */
  382. for (i = 0; i < mdp5_kms->num_intfs; i++) {
  383. ret = modeset_init_intf(mdp5_kms, mdp5_kms->intfs[i]);
  384. if (ret)
  385. goto fail;
  386. }
  387. /*
  388. * We should ideally have less number of encoders (set up by parsing
  389. * the MDP5 interfaces) than the number of layer mixers present in HW,
  390. * but let's be safe here anyway
  391. */
  392. num_crtcs = min(priv->num_encoders, mdp5_kms->num_hwmixers);
  393. /*
  394. * Construct planes equaling the number of hw pipes, and CRTCs for the
  395. * N encoders set up by the driver. The first N planes become primary
  396. * planes for the CRTCs, with the remainder as overlay planes:
  397. */
  398. for (i = 0; i < mdp5_kms->num_hwpipes; i++) {
  399. struct mdp5_hw_pipe *hwpipe = mdp5_kms->hwpipes[i];
  400. struct drm_plane *plane;
  401. enum drm_plane_type type;
  402. if (i < num_crtcs)
  403. type = DRM_PLANE_TYPE_PRIMARY;
  404. else if (hwpipe->caps & MDP_PIPE_CAP_CURSOR)
  405. type = DRM_PLANE_TYPE_CURSOR;
  406. else
  407. type = DRM_PLANE_TYPE_OVERLAY;
  408. plane = mdp5_plane_init(dev, type);
  409. if (IS_ERR(plane)) {
  410. ret = PTR_ERR(plane);
  411. dev_err(dev->dev, "failed to construct plane %d (%d)\n", i, ret);
  412. goto fail;
  413. }
  414. priv->planes[priv->num_planes++] = plane;
  415. if (type == DRM_PLANE_TYPE_PRIMARY)
  416. primary[pi++] = plane;
  417. if (type == DRM_PLANE_TYPE_CURSOR)
  418. cursor[ci++] = plane;
  419. }
  420. for (i = 0; i < num_crtcs; i++) {
  421. struct drm_crtc *crtc;
  422. crtc = mdp5_crtc_init(dev, primary[i], cursor[i], i);
  423. if (IS_ERR(crtc)) {
  424. ret = PTR_ERR(crtc);
  425. dev_err(dev->dev, "failed to construct crtc %d (%d)\n", i, ret);
  426. goto fail;
  427. }
  428. priv->crtcs[priv->num_crtcs++] = crtc;
  429. }
  430. /*
  431. * Now that we know the number of crtcs we've created, set the possible
  432. * crtcs for the encoders
  433. */
  434. for (i = 0; i < priv->num_encoders; i++) {
  435. struct drm_encoder *encoder = priv->encoders[i];
  436. encoder->possible_crtcs = (1 << priv->num_crtcs) - 1;
  437. }
  438. return 0;
  439. fail:
  440. return ret;
  441. }
  442. static void read_mdp_hw_revision(struct mdp5_kms *mdp5_kms,
  443. u32 *major, u32 *minor)
  444. {
  445. struct device *dev = &mdp5_kms->pdev->dev;
  446. u32 version;
  447. pm_runtime_get_sync(dev);
  448. version = mdp5_read(mdp5_kms, REG_MDP5_HW_VERSION);
  449. pm_runtime_put_sync(dev);
  450. *major = FIELD(version, MDP5_HW_VERSION_MAJOR);
  451. *minor = FIELD(version, MDP5_HW_VERSION_MINOR);
  452. dev_info(dev, "MDP5 version v%d.%d", *major, *minor);
  453. }
  454. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  455. const char *name, bool mandatory)
  456. {
  457. struct device *dev = &pdev->dev;
  458. struct clk *clk = msm_clk_get(pdev, name);
  459. if (IS_ERR(clk) && mandatory) {
  460. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  461. return PTR_ERR(clk);
  462. }
  463. if (IS_ERR(clk))
  464. DBG("skipping %s", name);
  465. else
  466. *clkp = clk;
  467. return 0;
  468. }
  469. static struct drm_encoder *get_encoder_from_crtc(struct drm_crtc *crtc)
  470. {
  471. struct drm_device *dev = crtc->dev;
  472. struct drm_encoder *encoder;
  473. drm_for_each_encoder(encoder, dev)
  474. if (encoder->crtc == crtc)
  475. return encoder;
  476. return NULL;
  477. }
  478. static bool mdp5_get_scanoutpos(struct drm_device *dev, unsigned int pipe,
  479. bool in_vblank_irq, int *vpos, int *hpos,
  480. ktime_t *stime, ktime_t *etime,
  481. const struct drm_display_mode *mode)
  482. {
  483. struct msm_drm_private *priv = dev->dev_private;
  484. struct drm_crtc *crtc;
  485. struct drm_encoder *encoder;
  486. int line, vsw, vbp, vactive_start, vactive_end, vfp_end;
  487. crtc = priv->crtcs[pipe];
  488. if (!crtc) {
  489. DRM_ERROR("Invalid crtc %d\n", pipe);
  490. return false;
  491. }
  492. encoder = get_encoder_from_crtc(crtc);
  493. if (!encoder) {
  494. DRM_ERROR("no encoder found for crtc %d\n", pipe);
  495. return false;
  496. }
  497. vsw = mode->crtc_vsync_end - mode->crtc_vsync_start;
  498. vbp = mode->crtc_vtotal - mode->crtc_vsync_end;
  499. /*
  500. * the line counter is 1 at the start of the VSYNC pulse and VTOTAL at
  501. * the end of VFP. Translate the porch values relative to the line
  502. * counter positions.
  503. */
  504. vactive_start = vsw + vbp + 1;
  505. vactive_end = vactive_start + mode->crtc_vdisplay;
  506. /* last scan line before VSYNC */
  507. vfp_end = mode->crtc_vtotal;
  508. if (stime)
  509. *stime = ktime_get();
  510. line = mdp5_encoder_get_linecount(encoder);
  511. if (line < vactive_start) {
  512. line -= vactive_start;
  513. } else if (line > vactive_end) {
  514. line = line - vfp_end - vactive_start;
  515. } else {
  516. line -= vactive_start;
  517. }
  518. *vpos = line;
  519. *hpos = 0;
  520. if (etime)
  521. *etime = ktime_get();
  522. return true;
  523. }
  524. static u32 mdp5_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  525. {
  526. struct msm_drm_private *priv = dev->dev_private;
  527. struct drm_crtc *crtc;
  528. struct drm_encoder *encoder;
  529. if (pipe >= priv->num_crtcs)
  530. return 0;
  531. crtc = priv->crtcs[pipe];
  532. if (!crtc)
  533. return 0;
  534. encoder = get_encoder_from_crtc(crtc);
  535. if (!encoder)
  536. return 0;
  537. return mdp5_encoder_get_framecount(encoder);
  538. }
  539. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  540. {
  541. struct msm_drm_private *priv = dev->dev_private;
  542. struct platform_device *pdev;
  543. struct mdp5_kms *mdp5_kms;
  544. struct mdp5_cfg *config;
  545. struct msm_kms *kms;
  546. struct msm_gem_address_space *aspace;
  547. int irq, i, ret;
  548. /* priv->kms would have been populated by the MDP5 driver */
  549. kms = priv->kms;
  550. if (!kms)
  551. return NULL;
  552. mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  553. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  554. pdev = mdp5_kms->pdev;
  555. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  556. if (irq < 0) {
  557. ret = irq;
  558. dev_err(&pdev->dev, "failed to get irq: %d\n", ret);
  559. goto fail;
  560. }
  561. kms->irq = irq;
  562. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  563. /* make sure things are off before attaching iommu (bootloader could
  564. * have left things on, in which case we'll start getting faults if
  565. * we don't disable):
  566. */
  567. pm_runtime_get_sync(&pdev->dev);
  568. for (i = 0; i < MDP5_INTF_NUM_MAX; i++) {
  569. if (mdp5_cfg_intf_is_virtual(config->hw->intf.connect[i]) ||
  570. !config->hw->intf.base[i])
  571. continue;
  572. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  573. mdp5_write(mdp5_kms, REG_MDP5_INTF_FRAME_LINE_COUNT_EN(i), 0x3);
  574. }
  575. mdelay(16);
  576. if (config->platform.iommu) {
  577. aspace = msm_gem_address_space_create(&pdev->dev,
  578. config->platform.iommu, "mdp5");
  579. if (IS_ERR(aspace)) {
  580. ret = PTR_ERR(aspace);
  581. goto fail;
  582. }
  583. kms->aspace = aspace;
  584. ret = aspace->mmu->funcs->attach(aspace->mmu, iommu_ports,
  585. ARRAY_SIZE(iommu_ports));
  586. if (ret) {
  587. dev_err(&pdev->dev, "failed to attach iommu: %d\n",
  588. ret);
  589. goto fail;
  590. }
  591. } else {
  592. dev_info(&pdev->dev,
  593. "no iommu, fallback to phys contig buffers for scanout\n");
  594. aspace = NULL;
  595. }
  596. pm_runtime_put_sync(&pdev->dev);
  597. ret = modeset_init(mdp5_kms);
  598. if (ret) {
  599. dev_err(&pdev->dev, "modeset_init failed: %d\n", ret);
  600. goto fail;
  601. }
  602. dev->mode_config.min_width = 0;
  603. dev->mode_config.min_height = 0;
  604. dev->mode_config.max_width = 0xffff;
  605. dev->mode_config.max_height = 0xffff;
  606. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  607. dev->driver->get_scanout_position = mdp5_get_scanoutpos;
  608. dev->driver->get_vblank_counter = mdp5_get_vblank_counter;
  609. dev->max_vblank_count = 0xffffffff;
  610. dev->vblank_disable_immediate = true;
  611. return kms;
  612. fail:
  613. if (kms)
  614. mdp5_kms_destroy(kms);
  615. return ERR_PTR(ret);
  616. }
  617. static void mdp5_destroy(struct platform_device *pdev)
  618. {
  619. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  620. int i;
  621. if (mdp5_kms->ctlm)
  622. mdp5_ctlm_destroy(mdp5_kms->ctlm);
  623. if (mdp5_kms->smp)
  624. mdp5_smp_destroy(mdp5_kms->smp);
  625. if (mdp5_kms->cfg)
  626. mdp5_cfg_destroy(mdp5_kms->cfg);
  627. for (i = 0; i < mdp5_kms->num_intfs; i++)
  628. kfree(mdp5_kms->intfs[i]);
  629. if (mdp5_kms->rpm_enabled)
  630. pm_runtime_disable(&pdev->dev);
  631. drm_atomic_private_obj_fini(&mdp5_kms->glob_state);
  632. drm_modeset_lock_fini(&mdp5_kms->glob_state_lock);
  633. }
  634. static int construct_pipes(struct mdp5_kms *mdp5_kms, int cnt,
  635. const enum mdp5_pipe *pipes, const uint32_t *offsets,
  636. uint32_t caps)
  637. {
  638. struct drm_device *dev = mdp5_kms->dev;
  639. int i, ret;
  640. for (i = 0; i < cnt; i++) {
  641. struct mdp5_hw_pipe *hwpipe;
  642. hwpipe = mdp5_pipe_init(pipes[i], offsets[i], caps);
  643. if (IS_ERR(hwpipe)) {
  644. ret = PTR_ERR(hwpipe);
  645. dev_err(dev->dev, "failed to construct pipe for %s (%d)\n",
  646. pipe2name(pipes[i]), ret);
  647. return ret;
  648. }
  649. hwpipe->idx = mdp5_kms->num_hwpipes;
  650. mdp5_kms->hwpipes[mdp5_kms->num_hwpipes++] = hwpipe;
  651. }
  652. return 0;
  653. }
  654. static int hwpipe_init(struct mdp5_kms *mdp5_kms)
  655. {
  656. static const enum mdp5_pipe rgb_planes[] = {
  657. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  658. };
  659. static const enum mdp5_pipe vig_planes[] = {
  660. SSPP_VIG0, SSPP_VIG1, SSPP_VIG2, SSPP_VIG3,
  661. };
  662. static const enum mdp5_pipe dma_planes[] = {
  663. SSPP_DMA0, SSPP_DMA1,
  664. };
  665. static const enum mdp5_pipe cursor_planes[] = {
  666. SSPP_CURSOR0, SSPP_CURSOR1,
  667. };
  668. const struct mdp5_cfg_hw *hw_cfg;
  669. int ret;
  670. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  671. /* Construct RGB pipes: */
  672. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_rgb.count, rgb_planes,
  673. hw_cfg->pipe_rgb.base, hw_cfg->pipe_rgb.caps);
  674. if (ret)
  675. return ret;
  676. /* Construct video (VIG) pipes: */
  677. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_vig.count, vig_planes,
  678. hw_cfg->pipe_vig.base, hw_cfg->pipe_vig.caps);
  679. if (ret)
  680. return ret;
  681. /* Construct DMA pipes: */
  682. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_dma.count, dma_planes,
  683. hw_cfg->pipe_dma.base, hw_cfg->pipe_dma.caps);
  684. if (ret)
  685. return ret;
  686. /* Construct cursor pipes: */
  687. ret = construct_pipes(mdp5_kms, hw_cfg->pipe_cursor.count,
  688. cursor_planes, hw_cfg->pipe_cursor.base,
  689. hw_cfg->pipe_cursor.caps);
  690. if (ret)
  691. return ret;
  692. return 0;
  693. }
  694. static int hwmixer_init(struct mdp5_kms *mdp5_kms)
  695. {
  696. struct drm_device *dev = mdp5_kms->dev;
  697. const struct mdp5_cfg_hw *hw_cfg;
  698. int i, ret;
  699. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  700. for (i = 0; i < hw_cfg->lm.count; i++) {
  701. struct mdp5_hw_mixer *mixer;
  702. mixer = mdp5_mixer_init(&hw_cfg->lm.instances[i]);
  703. if (IS_ERR(mixer)) {
  704. ret = PTR_ERR(mixer);
  705. dev_err(dev->dev, "failed to construct LM%d (%d)\n",
  706. i, ret);
  707. return ret;
  708. }
  709. mixer->idx = mdp5_kms->num_hwmixers;
  710. mdp5_kms->hwmixers[mdp5_kms->num_hwmixers++] = mixer;
  711. }
  712. return 0;
  713. }
  714. static int interface_init(struct mdp5_kms *mdp5_kms)
  715. {
  716. struct drm_device *dev = mdp5_kms->dev;
  717. const struct mdp5_cfg_hw *hw_cfg;
  718. const enum mdp5_intf_type *intf_types;
  719. int i;
  720. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  721. intf_types = hw_cfg->intf.connect;
  722. for (i = 0; i < ARRAY_SIZE(hw_cfg->intf.connect); i++) {
  723. struct mdp5_interface *intf;
  724. if (intf_types[i] == INTF_DISABLED)
  725. continue;
  726. intf = kzalloc(sizeof(*intf), GFP_KERNEL);
  727. if (!intf) {
  728. dev_err(dev->dev, "failed to construct INTF%d\n", i);
  729. return -ENOMEM;
  730. }
  731. intf->num = i;
  732. intf->type = intf_types[i];
  733. intf->mode = MDP5_INTF_MODE_NONE;
  734. intf->idx = mdp5_kms->num_intfs;
  735. mdp5_kms->intfs[mdp5_kms->num_intfs++] = intf;
  736. }
  737. return 0;
  738. }
  739. static int mdp5_init(struct platform_device *pdev, struct drm_device *dev)
  740. {
  741. struct msm_drm_private *priv = dev->dev_private;
  742. struct mdp5_kms *mdp5_kms;
  743. struct mdp5_cfg *config;
  744. u32 major, minor;
  745. int ret;
  746. mdp5_kms = devm_kzalloc(&pdev->dev, sizeof(*mdp5_kms), GFP_KERNEL);
  747. if (!mdp5_kms) {
  748. ret = -ENOMEM;
  749. goto fail;
  750. }
  751. platform_set_drvdata(pdev, mdp5_kms);
  752. spin_lock_init(&mdp5_kms->resource_lock);
  753. mdp5_kms->dev = dev;
  754. mdp5_kms->pdev = pdev;
  755. ret = mdp5_global_obj_init(mdp5_kms);
  756. if (ret)
  757. goto fail;
  758. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  759. if (IS_ERR(mdp5_kms->mmio)) {
  760. ret = PTR_ERR(mdp5_kms->mmio);
  761. goto fail;
  762. }
  763. /* mandatory clocks: */
  764. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus", true);
  765. if (ret)
  766. goto fail;
  767. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface", true);
  768. if (ret)
  769. goto fail;
  770. ret = get_clk(pdev, &mdp5_kms->core_clk, "core", true);
  771. if (ret)
  772. goto fail;
  773. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync", true);
  774. if (ret)
  775. goto fail;
  776. /* optional clocks: */
  777. get_clk(pdev, &mdp5_kms->lut_clk, "lut", false);
  778. /* we need to set a default rate before enabling. Set a safe
  779. * rate first, then figure out hw revision, and then set a
  780. * more optimal rate:
  781. */
  782. clk_set_rate(mdp5_kms->core_clk, 200000000);
  783. pm_runtime_enable(&pdev->dev);
  784. mdp5_kms->rpm_enabled = true;
  785. read_mdp_hw_revision(mdp5_kms, &major, &minor);
  786. mdp5_kms->cfg = mdp5_cfg_init(mdp5_kms, major, minor);
  787. if (IS_ERR(mdp5_kms->cfg)) {
  788. ret = PTR_ERR(mdp5_kms->cfg);
  789. mdp5_kms->cfg = NULL;
  790. goto fail;
  791. }
  792. config = mdp5_cfg_get_config(mdp5_kms->cfg);
  793. mdp5_kms->caps = config->hw->mdp.caps;
  794. /* TODO: compute core clock rate at runtime */
  795. clk_set_rate(mdp5_kms->core_clk, config->hw->max_clk);
  796. /*
  797. * Some chipsets have a Shared Memory Pool (SMP), while others
  798. * have dedicated latency buffering per source pipe instead;
  799. * this section initializes the SMP:
  800. */
  801. if (mdp5_kms->caps & MDP_CAP_SMP) {
  802. mdp5_kms->smp = mdp5_smp_init(mdp5_kms, &config->hw->smp);
  803. if (IS_ERR(mdp5_kms->smp)) {
  804. ret = PTR_ERR(mdp5_kms->smp);
  805. mdp5_kms->smp = NULL;
  806. goto fail;
  807. }
  808. }
  809. mdp5_kms->ctlm = mdp5_ctlm_init(dev, mdp5_kms->mmio, mdp5_kms->cfg);
  810. if (IS_ERR(mdp5_kms->ctlm)) {
  811. ret = PTR_ERR(mdp5_kms->ctlm);
  812. mdp5_kms->ctlm = NULL;
  813. goto fail;
  814. }
  815. ret = hwpipe_init(mdp5_kms);
  816. if (ret)
  817. goto fail;
  818. ret = hwmixer_init(mdp5_kms);
  819. if (ret)
  820. goto fail;
  821. ret = interface_init(mdp5_kms);
  822. if (ret)
  823. goto fail;
  824. /* set uninit-ed kms */
  825. priv->kms = &mdp5_kms->base.base;
  826. return 0;
  827. fail:
  828. mdp5_destroy(pdev);
  829. return ret;
  830. }
  831. static int mdp5_bind(struct device *dev, struct device *master, void *data)
  832. {
  833. struct drm_device *ddev = dev_get_drvdata(master);
  834. struct platform_device *pdev = to_platform_device(dev);
  835. DBG("");
  836. return mdp5_init(pdev, ddev);
  837. }
  838. static void mdp5_unbind(struct device *dev, struct device *master,
  839. void *data)
  840. {
  841. struct platform_device *pdev = to_platform_device(dev);
  842. mdp5_destroy(pdev);
  843. }
  844. static const struct component_ops mdp5_ops = {
  845. .bind = mdp5_bind,
  846. .unbind = mdp5_unbind,
  847. };
  848. static int mdp5_dev_probe(struct platform_device *pdev)
  849. {
  850. DBG("");
  851. return component_add(&pdev->dev, &mdp5_ops);
  852. }
  853. static int mdp5_dev_remove(struct platform_device *pdev)
  854. {
  855. DBG("");
  856. component_del(&pdev->dev, &mdp5_ops);
  857. return 0;
  858. }
  859. static __maybe_unused int mdp5_runtime_suspend(struct device *dev)
  860. {
  861. struct platform_device *pdev = to_platform_device(dev);
  862. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  863. DBG("");
  864. return mdp5_disable(mdp5_kms);
  865. }
  866. static __maybe_unused int mdp5_runtime_resume(struct device *dev)
  867. {
  868. struct platform_device *pdev = to_platform_device(dev);
  869. struct mdp5_kms *mdp5_kms = platform_get_drvdata(pdev);
  870. DBG("");
  871. return mdp5_enable(mdp5_kms);
  872. }
  873. static const struct dev_pm_ops mdp5_pm_ops = {
  874. SET_RUNTIME_PM_OPS(mdp5_runtime_suspend, mdp5_runtime_resume, NULL)
  875. };
  876. static const struct of_device_id mdp5_dt_match[] = {
  877. { .compatible = "qcom,mdp5", },
  878. /* to support downstream DT files */
  879. { .compatible = "qcom,mdss_mdp", },
  880. {}
  881. };
  882. MODULE_DEVICE_TABLE(of, mdp5_dt_match);
  883. static struct platform_driver mdp5_driver = {
  884. .probe = mdp5_dev_probe,
  885. .remove = mdp5_dev_remove,
  886. .driver = {
  887. .name = "msm_mdp",
  888. .of_match_table = mdp5_dt_match,
  889. .pm = &mdp5_pm_ops,
  890. },
  891. };
  892. void __init msm_mdp_register(void)
  893. {
  894. DBG("");
  895. platform_driver_register(&mdp5_driver);
  896. }
  897. void __exit msm_mdp_unregister(void)
  898. {
  899. DBG("");
  900. platform_driver_unregister(&mdp5_driver);
  901. }