mdp5_crtc.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247
  1. /*
  2. * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/sort.h>
  19. #include <drm/drm_mode.h>
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_flip_work.h>
  23. #include "mdp5_kms.h"
  24. #define CURSOR_WIDTH 64
  25. #define CURSOR_HEIGHT 64
  26. struct mdp5_crtc {
  27. struct drm_crtc base;
  28. int id;
  29. bool enabled;
  30. spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */
  31. /* if there is a pending flip, these will be non-null: */
  32. struct drm_pending_vblank_event *event;
  33. /* Bits have been flushed at the last commit,
  34. * used to decide if a vsync has happened since last commit.
  35. */
  36. u32 flushed_mask;
  37. #define PENDING_CURSOR 0x1
  38. #define PENDING_FLIP 0x2
  39. atomic_t pending;
  40. /* for unref'ing cursor bo's after scanout completes: */
  41. struct drm_flip_work unref_cursor_work;
  42. struct mdp_irq vblank;
  43. struct mdp_irq err;
  44. struct mdp_irq pp_done;
  45. struct completion pp_completion;
  46. bool lm_cursor_enabled;
  47. struct {
  48. /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/
  49. spinlock_t lock;
  50. /* current cursor being scanned out: */
  51. struct drm_gem_object *scanout_bo;
  52. uint64_t iova;
  53. uint32_t width, height;
  54. int x, y;
  55. } cursor;
  56. };
  57. #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base)
  58. static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc);
  59. static struct mdp5_kms *get_kms(struct drm_crtc *crtc)
  60. {
  61. struct msm_drm_private *priv = crtc->dev->dev_private;
  62. return to_mdp5_kms(to_mdp_kms(priv->kms));
  63. }
  64. static void request_pending(struct drm_crtc *crtc, uint32_t pending)
  65. {
  66. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  67. atomic_or(pending, &mdp5_crtc->pending);
  68. mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  69. }
  70. static void request_pp_done_pending(struct drm_crtc *crtc)
  71. {
  72. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  73. reinit_completion(&mdp5_crtc->pp_completion);
  74. }
  75. static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask)
  76. {
  77. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  78. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  79. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  80. bool start = !mdp5_cstate->defer_start;
  81. mdp5_cstate->defer_start = false;
  82. DBG("%s: flush=%08x", crtc->name, flush_mask);
  83. return mdp5_ctl_commit(ctl, pipeline, flush_mask, start);
  84. }
  85. /*
  86. * flush updates, to make sure hw is updated to new scanout fb,
  87. * so that we can safely queue unref to current fb (ie. next
  88. * vblank we know hw is done w/ previous scanout_fb).
  89. */
  90. static u32 crtc_flush_all(struct drm_crtc *crtc)
  91. {
  92. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  93. struct mdp5_hw_mixer *mixer, *r_mixer;
  94. struct drm_plane *plane;
  95. uint32_t flush_mask = 0;
  96. /* this should not happen: */
  97. if (WARN_ON(!mdp5_cstate->ctl))
  98. return 0;
  99. drm_atomic_crtc_for_each_plane(plane, crtc) {
  100. if (!plane->state->visible)
  101. continue;
  102. flush_mask |= mdp5_plane_get_flush(plane);
  103. }
  104. mixer = mdp5_cstate->pipeline.mixer;
  105. flush_mask |= mdp_ctl_flush_mask_lm(mixer->lm);
  106. r_mixer = mdp5_cstate->pipeline.r_mixer;
  107. if (r_mixer)
  108. flush_mask |= mdp_ctl_flush_mask_lm(r_mixer->lm);
  109. return crtc_flush(crtc, flush_mask);
  110. }
  111. /* if file!=NULL, this is preclose potential cancel-flip path */
  112. static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
  113. {
  114. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  115. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  116. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  117. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  118. struct drm_device *dev = crtc->dev;
  119. struct drm_pending_vblank_event *event;
  120. unsigned long flags;
  121. spin_lock_irqsave(&dev->event_lock, flags);
  122. event = mdp5_crtc->event;
  123. if (event) {
  124. mdp5_crtc->event = NULL;
  125. DBG("%s: send event: %p", crtc->name, event);
  126. drm_crtc_send_vblank_event(crtc, event);
  127. }
  128. spin_unlock_irqrestore(&dev->event_lock, flags);
  129. if (ctl && !crtc->state->enable) {
  130. /* set STAGE_UNUSED for all layers */
  131. mdp5_ctl_blend(ctl, pipeline, NULL, NULL, 0, 0);
  132. /* XXX: What to do here? */
  133. /* mdp5_crtc->ctl = NULL; */
  134. }
  135. }
  136. static void unref_cursor_worker(struct drm_flip_work *work, void *val)
  137. {
  138. struct mdp5_crtc *mdp5_crtc =
  139. container_of(work, struct mdp5_crtc, unref_cursor_work);
  140. struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base);
  141. struct msm_kms *kms = &mdp5_kms->base.base;
  142. msm_gem_put_iova(val, kms->aspace);
  143. drm_gem_object_put_unlocked(val);
  144. }
  145. static void mdp5_crtc_destroy(struct drm_crtc *crtc)
  146. {
  147. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  148. drm_crtc_cleanup(crtc);
  149. drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work);
  150. kfree(mdp5_crtc);
  151. }
  152. static inline u32 mdp5_lm_use_fg_alpha_mask(enum mdp_mixer_stage_id stage)
  153. {
  154. switch (stage) {
  155. case STAGE0: return MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA;
  156. case STAGE1: return MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA;
  157. case STAGE2: return MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA;
  158. case STAGE3: return MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA;
  159. case STAGE4: return MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA;
  160. case STAGE5: return MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA;
  161. case STAGE6: return MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA;
  162. default:
  163. return 0;
  164. }
  165. }
  166. /*
  167. * left/right pipe offsets for the stage array used in blend_setup()
  168. */
  169. #define PIPE_LEFT 0
  170. #define PIPE_RIGHT 1
  171. /*
  172. * blend_setup() - blend all the planes of a CRTC
  173. *
  174. * If no base layer is available, border will be enabled as the base layer.
  175. * Otherwise all layers will be blended based on their stage calculated
  176. * in mdp5_crtc_atomic_check.
  177. */
  178. static void blend_setup(struct drm_crtc *crtc)
  179. {
  180. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  181. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  182. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  183. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  184. struct drm_plane *plane;
  185. const struct mdp5_cfg_hw *hw_cfg;
  186. struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL};
  187. const struct mdp_format *format;
  188. struct mdp5_hw_mixer *mixer = pipeline->mixer;
  189. uint32_t lm = mixer->lm;
  190. struct mdp5_hw_mixer *r_mixer = pipeline->r_mixer;
  191. uint32_t r_lm = r_mixer ? r_mixer->lm : 0;
  192. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  193. uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0;
  194. unsigned long flags;
  195. enum mdp5_pipe stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
  196. enum mdp5_pipe r_stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
  197. int i, plane_cnt = 0;
  198. bool bg_alpha_enabled = false;
  199. u32 mixer_op_mode = 0;
  200. u32 val;
  201. #define blender(stage) ((stage) - STAGE0)
  202. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  203. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  204. /* ctl could be released already when we are shutting down: */
  205. /* XXX: Can this happen now? */
  206. if (!ctl)
  207. goto out;
  208. /* Collect all plane information */
  209. drm_atomic_crtc_for_each_plane(plane, crtc) {
  210. enum mdp5_pipe right_pipe;
  211. if (!plane->state->visible)
  212. continue;
  213. pstate = to_mdp5_plane_state(plane->state);
  214. pstates[pstate->stage] = pstate;
  215. stage[pstate->stage][PIPE_LEFT] = mdp5_plane_pipe(plane);
  216. /*
  217. * if we have a right mixer, stage the same pipe as we
  218. * have on the left mixer
  219. */
  220. if (r_mixer)
  221. r_stage[pstate->stage][PIPE_LEFT] =
  222. mdp5_plane_pipe(plane);
  223. /*
  224. * if we have a right pipe (i.e, the plane comprises of 2
  225. * hwpipes, then stage the right pipe on the right side of both
  226. * the layer mixers
  227. */
  228. right_pipe = mdp5_plane_right_pipe(plane);
  229. if (right_pipe) {
  230. stage[pstate->stage][PIPE_RIGHT] = right_pipe;
  231. r_stage[pstate->stage][PIPE_RIGHT] = right_pipe;
  232. }
  233. plane_cnt++;
  234. }
  235. if (!pstates[STAGE_BASE]) {
  236. ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT;
  237. DBG("Border Color is enabled");
  238. } else if (plane_cnt) {
  239. format = to_mdp_format(msm_framebuffer_format(pstates[STAGE_BASE]->base.fb));
  240. if (format->alpha_enable)
  241. bg_alpha_enabled = true;
  242. }
  243. /* The reset for blending */
  244. for (i = STAGE0; i <= STAGE_MAX; i++) {
  245. if (!pstates[i])
  246. continue;
  247. format = to_mdp_format(
  248. msm_framebuffer_format(pstates[i]->base.fb));
  249. plane = pstates[i]->base.plane;
  250. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  251. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST);
  252. fg_alpha = pstates[i]->alpha;
  253. bg_alpha = 0xFF - pstates[i]->alpha;
  254. if (!format->alpha_enable && bg_alpha_enabled)
  255. mixer_op_mode = 0;
  256. else
  257. mixer_op_mode |= mdp5_lm_use_fg_alpha_mask(i);
  258. DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha);
  259. if (format->alpha_enable && pstates[i]->premultiplied) {
  260. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  261. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  262. if (fg_alpha != 0xff) {
  263. bg_alpha = fg_alpha;
  264. blend_op |=
  265. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  266. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  267. } else {
  268. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  269. }
  270. } else if (format->alpha_enable) {
  271. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) |
  272. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  273. if (fg_alpha != 0xff) {
  274. bg_alpha = fg_alpha;
  275. blend_op |=
  276. MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA |
  277. MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA |
  278. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  279. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  280. } else {
  281. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  282. }
  283. }
  284. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm,
  285. blender(i)), blend_op);
  286. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm,
  287. blender(i)), fg_alpha);
  288. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm,
  289. blender(i)), bg_alpha);
  290. if (r_mixer) {
  291. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(r_lm,
  292. blender(i)), blend_op);
  293. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(r_lm,
  294. blender(i)), fg_alpha);
  295. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(r_lm,
  296. blender(i)), bg_alpha);
  297. }
  298. }
  299. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
  300. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm),
  301. val | mixer_op_mode);
  302. if (r_mixer) {
  303. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
  304. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm),
  305. val | mixer_op_mode);
  306. }
  307. mdp5_ctl_blend(ctl, pipeline, stage, r_stage, plane_cnt,
  308. ctl_blend_flags);
  309. out:
  310. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  311. }
  312. static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc)
  313. {
  314. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  315. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  316. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  317. struct mdp5_hw_mixer *mixer = mdp5_cstate->pipeline.mixer;
  318. struct mdp5_hw_mixer *r_mixer = mdp5_cstate->pipeline.r_mixer;
  319. uint32_t lm = mixer->lm;
  320. u32 mixer_width, val;
  321. unsigned long flags;
  322. struct drm_display_mode *mode;
  323. if (WARN_ON(!crtc->state))
  324. return;
  325. mode = &crtc->state->adjusted_mode;
  326. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  327. crtc->name, mode->base.id, mode->name,
  328. mode->vrefresh, mode->clock,
  329. mode->hdisplay, mode->hsync_start,
  330. mode->hsync_end, mode->htotal,
  331. mode->vdisplay, mode->vsync_start,
  332. mode->vsync_end, mode->vtotal,
  333. mode->type, mode->flags);
  334. mixer_width = mode->hdisplay;
  335. if (r_mixer)
  336. mixer_width /= 2;
  337. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  338. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(lm),
  339. MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
  340. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  341. /* Assign mixer to LEFT side in source split mode */
  342. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
  343. val &= ~MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
  344. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm), val);
  345. if (r_mixer) {
  346. u32 r_lm = r_mixer->lm;
  347. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(r_lm),
  348. MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
  349. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  350. /* Assign mixer to RIGHT side in source split mode */
  351. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
  352. val |= MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
  353. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm), val);
  354. }
  355. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  356. }
  357. static void mdp5_crtc_atomic_disable(struct drm_crtc *crtc,
  358. struct drm_crtc_state *old_state)
  359. {
  360. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  361. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  362. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  363. struct device *dev = &mdp5_kms->pdev->dev;
  364. unsigned long flags;
  365. DBG("%s", crtc->name);
  366. if (WARN_ON(!mdp5_crtc->enabled))
  367. return;
  368. /* Disable/save vblank irq handling before power is disabled */
  369. drm_crtc_vblank_off(crtc);
  370. if (mdp5_cstate->cmd_mode)
  371. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done);
  372. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err);
  373. pm_runtime_put_sync(dev);
  374. if (crtc->state->event && !crtc->state->active) {
  375. WARN_ON(mdp5_crtc->event);
  376. spin_lock_irqsave(&mdp5_kms->dev->event_lock, flags);
  377. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  378. crtc->state->event = NULL;
  379. spin_unlock_irqrestore(&mdp5_kms->dev->event_lock, flags);
  380. }
  381. mdp5_crtc->enabled = false;
  382. }
  383. static void mdp5_crtc_atomic_enable(struct drm_crtc *crtc,
  384. struct drm_crtc_state *old_state)
  385. {
  386. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  387. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  388. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  389. struct device *dev = &mdp5_kms->pdev->dev;
  390. DBG("%s", crtc->name);
  391. if (WARN_ON(mdp5_crtc->enabled))
  392. return;
  393. pm_runtime_get_sync(dev);
  394. if (mdp5_crtc->lm_cursor_enabled) {
  395. /*
  396. * Restore LM cursor state, as it might have been lost
  397. * with suspend:
  398. */
  399. if (mdp5_crtc->cursor.iova) {
  400. unsigned long flags;
  401. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  402. mdp5_crtc_restore_cursor(crtc);
  403. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  404. mdp5_ctl_set_cursor(mdp5_cstate->ctl,
  405. &mdp5_cstate->pipeline, 0, true);
  406. } else {
  407. mdp5_ctl_set_cursor(mdp5_cstate->ctl,
  408. &mdp5_cstate->pipeline, 0, false);
  409. }
  410. }
  411. /* Restore vblank irq handling after power is enabled */
  412. drm_crtc_vblank_on(crtc);
  413. mdp5_crtc_mode_set_nofb(crtc);
  414. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err);
  415. if (mdp5_cstate->cmd_mode)
  416. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done);
  417. mdp5_crtc->enabled = true;
  418. }
  419. int mdp5_crtc_setup_pipeline(struct drm_crtc *crtc,
  420. struct drm_crtc_state *new_crtc_state,
  421. bool need_right_mixer)
  422. {
  423. struct mdp5_crtc_state *mdp5_cstate =
  424. to_mdp5_crtc_state(new_crtc_state);
  425. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  426. struct mdp5_interface *intf;
  427. bool new_mixer = false;
  428. new_mixer = !pipeline->mixer;
  429. if ((need_right_mixer && !pipeline->r_mixer) ||
  430. (!need_right_mixer && pipeline->r_mixer))
  431. new_mixer = true;
  432. if (new_mixer) {
  433. struct mdp5_hw_mixer *old_mixer = pipeline->mixer;
  434. struct mdp5_hw_mixer *old_r_mixer = pipeline->r_mixer;
  435. u32 caps;
  436. int ret;
  437. caps = MDP_LM_CAP_DISPLAY;
  438. if (need_right_mixer)
  439. caps |= MDP_LM_CAP_PAIR;
  440. ret = mdp5_mixer_assign(new_crtc_state->state, crtc, caps,
  441. &pipeline->mixer, need_right_mixer ?
  442. &pipeline->r_mixer : NULL);
  443. if (ret)
  444. return ret;
  445. mdp5_mixer_release(new_crtc_state->state, old_mixer);
  446. if (old_r_mixer) {
  447. mdp5_mixer_release(new_crtc_state->state, old_r_mixer);
  448. if (!need_right_mixer)
  449. pipeline->r_mixer = NULL;
  450. }
  451. }
  452. /*
  453. * these should have been already set up in the encoder's atomic
  454. * check (called by drm_atomic_helper_check_modeset)
  455. */
  456. intf = pipeline->intf;
  457. mdp5_cstate->err_irqmask = intf2err(intf->num);
  458. mdp5_cstate->vblank_irqmask = intf2vblank(pipeline->mixer, intf);
  459. if ((intf->type == INTF_DSI) &&
  460. (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) {
  461. mdp5_cstate->pp_done_irqmask = lm2ppdone(pipeline->mixer);
  462. mdp5_cstate->cmd_mode = true;
  463. } else {
  464. mdp5_cstate->pp_done_irqmask = 0;
  465. mdp5_cstate->cmd_mode = false;
  466. }
  467. return 0;
  468. }
  469. struct plane_state {
  470. struct drm_plane *plane;
  471. struct mdp5_plane_state *state;
  472. };
  473. static int pstate_cmp(const void *a, const void *b)
  474. {
  475. struct plane_state *pa = (struct plane_state *)a;
  476. struct plane_state *pb = (struct plane_state *)b;
  477. return pa->state->zpos - pb->state->zpos;
  478. }
  479. /* is there a helper for this? */
  480. static bool is_fullscreen(struct drm_crtc_state *cstate,
  481. struct drm_plane_state *pstate)
  482. {
  483. return (pstate->crtc_x <= 0) && (pstate->crtc_y <= 0) &&
  484. ((pstate->crtc_x + pstate->crtc_w) >= cstate->mode.hdisplay) &&
  485. ((pstate->crtc_y + pstate->crtc_h) >= cstate->mode.vdisplay);
  486. }
  487. static enum mdp_mixer_stage_id get_start_stage(struct drm_crtc *crtc,
  488. struct drm_crtc_state *new_crtc_state,
  489. struct drm_plane_state *bpstate)
  490. {
  491. struct mdp5_crtc_state *mdp5_cstate =
  492. to_mdp5_crtc_state(new_crtc_state);
  493. /*
  494. * if we're in source split mode, it's mandatory to have
  495. * border out on the base stage
  496. */
  497. if (mdp5_cstate->pipeline.r_mixer)
  498. return STAGE0;
  499. /* if the bottom-most layer is not fullscreen, we need to use
  500. * it for solid-color:
  501. */
  502. if (!is_fullscreen(new_crtc_state, bpstate))
  503. return STAGE0;
  504. return STAGE_BASE;
  505. }
  506. static int mdp5_crtc_atomic_check(struct drm_crtc *crtc,
  507. struct drm_crtc_state *state)
  508. {
  509. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  510. struct drm_plane *plane;
  511. struct drm_device *dev = crtc->dev;
  512. struct plane_state pstates[STAGE_MAX + 1];
  513. const struct mdp5_cfg_hw *hw_cfg;
  514. const struct drm_plane_state *pstate;
  515. const struct drm_display_mode *mode = &state->adjusted_mode;
  516. bool cursor_plane = false;
  517. bool need_right_mixer = false;
  518. int cnt = 0, i;
  519. int ret;
  520. enum mdp_mixer_stage_id start;
  521. DBG("%s: check", crtc->name);
  522. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  523. if (!pstate->visible)
  524. continue;
  525. pstates[cnt].plane = plane;
  526. pstates[cnt].state = to_mdp5_plane_state(pstate);
  527. /*
  528. * if any plane on this crtc uses 2 hwpipes, then we need
  529. * the crtc to have a right hwmixer.
  530. */
  531. if (pstates[cnt].state->r_hwpipe)
  532. need_right_mixer = true;
  533. cnt++;
  534. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  535. cursor_plane = true;
  536. }
  537. /* bail out early if there aren't any planes */
  538. if (!cnt)
  539. return 0;
  540. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  541. /*
  542. * we need a right hwmixer if the mode's width is greater than a single
  543. * LM's max width
  544. */
  545. if (mode->hdisplay > hw_cfg->lm.max_width)
  546. need_right_mixer = true;
  547. ret = mdp5_crtc_setup_pipeline(crtc, state, need_right_mixer);
  548. if (ret) {
  549. dev_err(dev->dev, "couldn't assign mixers %d\n", ret);
  550. return ret;
  551. }
  552. /* assign a stage based on sorted zpos property */
  553. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  554. /* trigger a warning if cursor isn't the highest zorder */
  555. WARN_ON(cursor_plane &&
  556. (pstates[cnt - 1].plane->type != DRM_PLANE_TYPE_CURSOR));
  557. start = get_start_stage(crtc, state, &pstates[0].state->base);
  558. /* verify that there are not too many planes attached to crtc
  559. * and that we don't have conflicting mixer stages:
  560. */
  561. if ((cnt + start - 1) >= hw_cfg->lm.nb_stages) {
  562. dev_err(dev->dev, "too many planes! cnt=%d, start stage=%d\n",
  563. cnt, start);
  564. return -EINVAL;
  565. }
  566. for (i = 0; i < cnt; i++) {
  567. if (cursor_plane && (i == (cnt - 1)))
  568. pstates[i].state->stage = hw_cfg->lm.nb_stages;
  569. else
  570. pstates[i].state->stage = start + i;
  571. DBG("%s: assign pipe %s on stage=%d", crtc->name,
  572. pstates[i].plane->name,
  573. pstates[i].state->stage);
  574. }
  575. return 0;
  576. }
  577. static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc,
  578. struct drm_crtc_state *old_crtc_state)
  579. {
  580. DBG("%s: begin", crtc->name);
  581. }
  582. static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc,
  583. struct drm_crtc_state *old_crtc_state)
  584. {
  585. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  586. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  587. struct drm_device *dev = crtc->dev;
  588. unsigned long flags;
  589. DBG("%s: event: %p", crtc->name, crtc->state->event);
  590. WARN_ON(mdp5_crtc->event);
  591. spin_lock_irqsave(&dev->event_lock, flags);
  592. mdp5_crtc->event = crtc->state->event;
  593. crtc->state->event = NULL;
  594. spin_unlock_irqrestore(&dev->event_lock, flags);
  595. /*
  596. * If no CTL has been allocated in mdp5_crtc_atomic_check(),
  597. * it means we are trying to flush a CRTC whose state is disabled:
  598. * nothing else needs to be done.
  599. */
  600. /* XXX: Can this happen now ? */
  601. if (unlikely(!mdp5_cstate->ctl))
  602. return;
  603. blend_setup(crtc);
  604. /* PP_DONE irq is only used by command mode for now.
  605. * It is better to request pending before FLUSH and START trigger
  606. * to make sure no pp_done irq missed.
  607. * This is safe because no pp_done will happen before SW trigger
  608. * in command mode.
  609. */
  610. if (mdp5_cstate->cmd_mode)
  611. request_pp_done_pending(crtc);
  612. mdp5_crtc->flushed_mask = crtc_flush_all(crtc);
  613. /* XXX are we leaking out state here? */
  614. mdp5_crtc->vblank.irqmask = mdp5_cstate->vblank_irqmask;
  615. mdp5_crtc->err.irqmask = mdp5_cstate->err_irqmask;
  616. mdp5_crtc->pp_done.irqmask = mdp5_cstate->pp_done_irqmask;
  617. request_pending(crtc, PENDING_FLIP);
  618. }
  619. static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h)
  620. {
  621. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  622. uint32_t xres = crtc->mode.hdisplay;
  623. uint32_t yres = crtc->mode.vdisplay;
  624. /*
  625. * Cursor Region Of Interest (ROI) is a plane read from cursor
  626. * buffer to render. The ROI region is determined by the visibility of
  627. * the cursor point. In the default Cursor image the cursor point will
  628. * be at the top left of the cursor image.
  629. *
  630. * Without rotation:
  631. * If the cursor point reaches the right (xres - x < cursor.width) or
  632. * bottom (yres - y < cursor.height) boundary of the screen, then ROI
  633. * width and ROI height need to be evaluated to crop the cursor image
  634. * accordingly.
  635. * (xres-x) will be new cursor width when x > (xres - cursor.width)
  636. * (yres-y) will be new cursor height when y > (yres - cursor.height)
  637. *
  638. * With rotation:
  639. * We get negative x and/or y coordinates.
  640. * (cursor.width - abs(x)) will be new cursor width when x < 0
  641. * (cursor.height - abs(y)) will be new cursor width when y < 0
  642. */
  643. if (mdp5_crtc->cursor.x >= 0)
  644. *roi_w = min(mdp5_crtc->cursor.width, xres -
  645. mdp5_crtc->cursor.x);
  646. else
  647. *roi_w = mdp5_crtc->cursor.width - abs(mdp5_crtc->cursor.x);
  648. if (mdp5_crtc->cursor.y >= 0)
  649. *roi_h = min(mdp5_crtc->cursor.height, yres -
  650. mdp5_crtc->cursor.y);
  651. else
  652. *roi_h = mdp5_crtc->cursor.height - abs(mdp5_crtc->cursor.y);
  653. }
  654. static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc)
  655. {
  656. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  657. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  658. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  659. const enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL;
  660. uint32_t blendcfg, stride;
  661. uint32_t x, y, src_x, src_y, width, height;
  662. uint32_t roi_w, roi_h;
  663. int lm;
  664. assert_spin_locked(&mdp5_crtc->cursor.lock);
  665. lm = mdp5_cstate->pipeline.mixer->lm;
  666. x = mdp5_crtc->cursor.x;
  667. y = mdp5_crtc->cursor.y;
  668. width = mdp5_crtc->cursor.width;
  669. height = mdp5_crtc->cursor.height;
  670. stride = width * drm_format_plane_cpp(DRM_FORMAT_ARGB8888, 0);
  671. get_roi(crtc, &roi_w, &roi_h);
  672. /* If cusror buffer overlaps due to rotation on the
  673. * upper or left screen border the pixel offset inside
  674. * the cursor buffer of the ROI is the positive overlap
  675. * distance.
  676. */
  677. if (mdp5_crtc->cursor.x < 0) {
  678. src_x = abs(mdp5_crtc->cursor.x);
  679. x = 0;
  680. } else {
  681. src_x = 0;
  682. }
  683. if (mdp5_crtc->cursor.y < 0) {
  684. src_y = abs(mdp5_crtc->cursor.y);
  685. y = 0;
  686. } else {
  687. src_y = 0;
  688. }
  689. DBG("%s: x=%d, y=%d roi_w=%d roi_h=%d src_x=%d src_y=%d",
  690. crtc->name, x, y, roi_w, roi_h, src_x, src_y);
  691. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride);
  692. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm),
  693. MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888));
  694. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm),
  695. MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) |
  696. MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width));
  697. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm),
  698. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  699. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  700. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(lm),
  701. MDP5_LM_CURSOR_START_XY_Y_START(y) |
  702. MDP5_LM_CURSOR_START_XY_X_START(x));
  703. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_XY(lm),
  704. MDP5_LM_CURSOR_XY_SRC_Y(src_y) |
  705. MDP5_LM_CURSOR_XY_SRC_X(src_x));
  706. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm),
  707. mdp5_crtc->cursor.iova);
  708. blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN;
  709. blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha);
  710. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg);
  711. }
  712. static int mdp5_crtc_cursor_set(struct drm_crtc *crtc,
  713. struct drm_file *file, uint32_t handle,
  714. uint32_t width, uint32_t height)
  715. {
  716. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  717. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  718. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  719. struct drm_device *dev = crtc->dev;
  720. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  721. struct platform_device *pdev = mdp5_kms->pdev;
  722. struct msm_kms *kms = &mdp5_kms->base.base;
  723. struct drm_gem_object *cursor_bo, *old_bo = NULL;
  724. struct mdp5_ctl *ctl;
  725. int ret;
  726. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  727. bool cursor_enable = true;
  728. unsigned long flags;
  729. if (!mdp5_crtc->lm_cursor_enabled) {
  730. dev_warn(dev->dev,
  731. "cursor_set is deprecated with cursor planes\n");
  732. return -EINVAL;
  733. }
  734. if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
  735. dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height);
  736. return -EINVAL;
  737. }
  738. ctl = mdp5_cstate->ctl;
  739. if (!ctl)
  740. return -EINVAL;
  741. /* don't support LM cursors when we we have source split enabled */
  742. if (mdp5_cstate->pipeline.r_mixer)
  743. return -EINVAL;
  744. if (!handle) {
  745. DBG("Cursor off");
  746. cursor_enable = false;
  747. mdp5_crtc->cursor.iova = 0;
  748. pm_runtime_get_sync(&pdev->dev);
  749. goto set_cursor;
  750. }
  751. cursor_bo = drm_gem_object_lookup(file, handle);
  752. if (!cursor_bo)
  753. return -ENOENT;
  754. ret = msm_gem_get_iova(cursor_bo, kms->aspace,
  755. &mdp5_crtc->cursor.iova);
  756. if (ret)
  757. return -EINVAL;
  758. pm_runtime_get_sync(&pdev->dev);
  759. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  760. old_bo = mdp5_crtc->cursor.scanout_bo;
  761. mdp5_crtc->cursor.scanout_bo = cursor_bo;
  762. mdp5_crtc->cursor.width = width;
  763. mdp5_crtc->cursor.height = height;
  764. mdp5_crtc_restore_cursor(crtc);
  765. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  766. set_cursor:
  767. ret = mdp5_ctl_set_cursor(ctl, pipeline, 0, cursor_enable);
  768. if (ret) {
  769. dev_err(dev->dev, "failed to %sable cursor: %d\n",
  770. cursor_enable ? "en" : "dis", ret);
  771. goto end;
  772. }
  773. crtc_flush(crtc, flush_mask);
  774. end:
  775. pm_runtime_put_sync(&pdev->dev);
  776. if (old_bo) {
  777. drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo);
  778. /* enable vblank to complete cursor work: */
  779. request_pending(crtc, PENDING_CURSOR);
  780. }
  781. return ret;
  782. }
  783. static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  784. {
  785. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  786. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  787. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  788. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  789. struct drm_device *dev = crtc->dev;
  790. uint32_t roi_w;
  791. uint32_t roi_h;
  792. unsigned long flags;
  793. if (!mdp5_crtc->lm_cursor_enabled) {
  794. dev_warn(dev->dev,
  795. "cursor_move is deprecated with cursor planes\n");
  796. return -EINVAL;
  797. }
  798. /* don't support LM cursors when we we have source split enabled */
  799. if (mdp5_cstate->pipeline.r_mixer)
  800. return -EINVAL;
  801. /* In case the CRTC is disabled, just drop the cursor update */
  802. if (unlikely(!crtc->state->enable))
  803. return 0;
  804. /* accept negative x/y coordinates up to maximum cursor overlap */
  805. mdp5_crtc->cursor.x = x = max(x, -(int)mdp5_crtc->cursor.width);
  806. mdp5_crtc->cursor.y = y = max(y, -(int)mdp5_crtc->cursor.height);
  807. get_roi(crtc, &roi_w, &roi_h);
  808. pm_runtime_get_sync(&mdp5_kms->pdev->dev);
  809. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  810. mdp5_crtc_restore_cursor(crtc);
  811. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  812. crtc_flush(crtc, flush_mask);
  813. pm_runtime_put_sync(&mdp5_kms->pdev->dev);
  814. return 0;
  815. }
  816. static void
  817. mdp5_crtc_atomic_print_state(struct drm_printer *p,
  818. const struct drm_crtc_state *state)
  819. {
  820. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
  821. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  822. struct mdp5_kms *mdp5_kms = get_kms(state->crtc);
  823. if (WARN_ON(!pipeline))
  824. return;
  825. if (mdp5_cstate->ctl)
  826. drm_printf(p, "\tctl=%d\n", mdp5_ctl_get_ctl_id(mdp5_cstate->ctl));
  827. drm_printf(p, "\thwmixer=%s\n", pipeline->mixer ?
  828. pipeline->mixer->name : "(null)");
  829. if (mdp5_kms->caps & MDP_CAP_SRC_SPLIT)
  830. drm_printf(p, "\tright hwmixer=%s\n", pipeline->r_mixer ?
  831. pipeline->r_mixer->name : "(null)");
  832. drm_printf(p, "\tcmd_mode=%d\n", mdp5_cstate->cmd_mode);
  833. }
  834. static void mdp5_crtc_reset(struct drm_crtc *crtc)
  835. {
  836. struct mdp5_crtc_state *mdp5_cstate;
  837. if (crtc->state) {
  838. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  839. kfree(to_mdp5_crtc_state(crtc->state));
  840. }
  841. mdp5_cstate = kzalloc(sizeof(*mdp5_cstate), GFP_KERNEL);
  842. if (mdp5_cstate) {
  843. mdp5_cstate->base.crtc = crtc;
  844. crtc->state = &mdp5_cstate->base;
  845. }
  846. }
  847. static struct drm_crtc_state *
  848. mdp5_crtc_duplicate_state(struct drm_crtc *crtc)
  849. {
  850. struct mdp5_crtc_state *mdp5_cstate;
  851. if (WARN_ON(!crtc->state))
  852. return NULL;
  853. mdp5_cstate = kmemdup(to_mdp5_crtc_state(crtc->state),
  854. sizeof(*mdp5_cstate), GFP_KERNEL);
  855. if (!mdp5_cstate)
  856. return NULL;
  857. __drm_atomic_helper_crtc_duplicate_state(crtc, &mdp5_cstate->base);
  858. return &mdp5_cstate->base;
  859. }
  860. static void mdp5_crtc_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *state)
  861. {
  862. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
  863. __drm_atomic_helper_crtc_destroy_state(state);
  864. kfree(mdp5_cstate);
  865. }
  866. static const struct drm_crtc_funcs mdp5_crtc_funcs = {
  867. .set_config = drm_atomic_helper_set_config,
  868. .destroy = mdp5_crtc_destroy,
  869. .page_flip = drm_atomic_helper_page_flip,
  870. .reset = mdp5_crtc_reset,
  871. .atomic_duplicate_state = mdp5_crtc_duplicate_state,
  872. .atomic_destroy_state = mdp5_crtc_destroy_state,
  873. .cursor_set = mdp5_crtc_cursor_set,
  874. .cursor_move = mdp5_crtc_cursor_move,
  875. .atomic_print_state = mdp5_crtc_atomic_print_state,
  876. };
  877. static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = {
  878. .mode_set_nofb = mdp5_crtc_mode_set_nofb,
  879. .atomic_check = mdp5_crtc_atomic_check,
  880. .atomic_begin = mdp5_crtc_atomic_begin,
  881. .atomic_flush = mdp5_crtc_atomic_flush,
  882. .atomic_enable = mdp5_crtc_atomic_enable,
  883. .atomic_disable = mdp5_crtc_atomic_disable,
  884. };
  885. static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
  886. {
  887. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank);
  888. struct drm_crtc *crtc = &mdp5_crtc->base;
  889. struct msm_drm_private *priv = crtc->dev->dev_private;
  890. unsigned pending;
  891. mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  892. pending = atomic_xchg(&mdp5_crtc->pending, 0);
  893. if (pending & PENDING_FLIP) {
  894. complete_flip(crtc, NULL);
  895. }
  896. if (pending & PENDING_CURSOR)
  897. drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq);
  898. }
  899. static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
  900. {
  901. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err);
  902. DBG("%s: error: %08x", mdp5_crtc->base.name, irqstatus);
  903. }
  904. static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus)
  905. {
  906. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc,
  907. pp_done);
  908. complete(&mdp5_crtc->pp_completion);
  909. }
  910. static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc)
  911. {
  912. struct drm_device *dev = crtc->dev;
  913. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  914. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  915. int ret;
  916. ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion,
  917. msecs_to_jiffies(50));
  918. if (ret == 0)
  919. dev_warn(dev->dev, "pp done time out, lm=%d\n",
  920. mdp5_cstate->pipeline.mixer->lm);
  921. }
  922. static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc)
  923. {
  924. struct drm_device *dev = crtc->dev;
  925. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  926. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  927. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  928. int ret;
  929. /* Should not call this function if crtc is disabled. */
  930. if (!ctl)
  931. return;
  932. ret = drm_crtc_vblank_get(crtc);
  933. if (ret)
  934. return;
  935. ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
  936. ((mdp5_ctl_get_commit_status(ctl) &
  937. mdp5_crtc->flushed_mask) == 0),
  938. msecs_to_jiffies(50));
  939. if (ret <= 0)
  940. dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id);
  941. mdp5_crtc->flushed_mask = 0;
  942. drm_crtc_vblank_put(crtc);
  943. }
  944. uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc)
  945. {
  946. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  947. return mdp5_crtc->vblank.irqmask;
  948. }
  949. void mdp5_crtc_set_pipeline(struct drm_crtc *crtc)
  950. {
  951. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  952. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  953. /* should this be done elsewhere ? */
  954. mdp_irq_update(&mdp5_kms->base);
  955. mdp5_ctl_set_pipeline(mdp5_cstate->ctl, &mdp5_cstate->pipeline);
  956. }
  957. struct mdp5_ctl *mdp5_crtc_get_ctl(struct drm_crtc *crtc)
  958. {
  959. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  960. return mdp5_cstate->ctl;
  961. }
  962. struct mdp5_hw_mixer *mdp5_crtc_get_mixer(struct drm_crtc *crtc)
  963. {
  964. struct mdp5_crtc_state *mdp5_cstate;
  965. if (WARN_ON(!crtc))
  966. return ERR_PTR(-EINVAL);
  967. mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  968. return WARN_ON(!mdp5_cstate->pipeline.mixer) ?
  969. ERR_PTR(-EINVAL) : mdp5_cstate->pipeline.mixer;
  970. }
  971. struct mdp5_pipeline *mdp5_crtc_get_pipeline(struct drm_crtc *crtc)
  972. {
  973. struct mdp5_crtc_state *mdp5_cstate;
  974. if (WARN_ON(!crtc))
  975. return ERR_PTR(-EINVAL);
  976. mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  977. return &mdp5_cstate->pipeline;
  978. }
  979. void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc)
  980. {
  981. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  982. if (mdp5_cstate->cmd_mode)
  983. mdp5_crtc_wait_for_pp_done(crtc);
  984. else
  985. mdp5_crtc_wait_for_flush_done(crtc);
  986. }
  987. /* initialize crtc */
  988. struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
  989. struct drm_plane *plane,
  990. struct drm_plane *cursor_plane, int id)
  991. {
  992. struct drm_crtc *crtc = NULL;
  993. struct mdp5_crtc *mdp5_crtc;
  994. mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL);
  995. if (!mdp5_crtc)
  996. return ERR_PTR(-ENOMEM);
  997. crtc = &mdp5_crtc->base;
  998. mdp5_crtc->id = id;
  999. spin_lock_init(&mdp5_crtc->lm_lock);
  1000. spin_lock_init(&mdp5_crtc->cursor.lock);
  1001. init_completion(&mdp5_crtc->pp_completion);
  1002. mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq;
  1003. mdp5_crtc->err.irq = mdp5_crtc_err_irq;
  1004. mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq;
  1005. mdp5_crtc->lm_cursor_enabled = cursor_plane ? false : true;
  1006. drm_crtc_init_with_planes(dev, crtc, plane, cursor_plane,
  1007. &mdp5_crtc_funcs, NULL);
  1008. drm_flip_work_init(&mdp5_crtc->unref_cursor_work,
  1009. "unref cursor", unref_cursor_worker);
  1010. drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs);
  1011. return crtc;
  1012. }