dpu_hw_top.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include "dpu_hwio.h"
  13. #include "dpu_hw_catalog.h"
  14. #include "dpu_hw_top.h"
  15. #include "dpu_dbg.h"
  16. #include "dpu_kms.h"
  17. #define SSPP_SPARE 0x28
  18. #define UBWC_STATIC 0x144
  19. #define FLD_SPLIT_DISPLAY_CMD BIT(1)
  20. #define FLD_SMART_PANEL_FREE_RUN BIT(2)
  21. #define FLD_INTF_1_SW_TRG_MUX BIT(4)
  22. #define FLD_INTF_2_SW_TRG_MUX BIT(8)
  23. #define FLD_TE_LINE_INTER_WATERLEVEL_MASK 0xFFFF
  24. #define DANGER_STATUS 0x360
  25. #define SAFE_STATUS 0x364
  26. #define TE_LINE_INTERVAL 0x3F4
  27. #define TRAFFIC_SHAPER_EN BIT(31)
  28. #define TRAFFIC_SHAPER_RD_CLIENT(num) (0x030 + (num * 4))
  29. #define TRAFFIC_SHAPER_WR_CLIENT(num) (0x060 + (num * 4))
  30. #define TRAFFIC_SHAPER_FIXPOINT_FACTOR 4
  31. #define MDP_WD_TIMER_0_CTL 0x380
  32. #define MDP_WD_TIMER_0_CTL2 0x384
  33. #define MDP_WD_TIMER_0_LOAD_VALUE 0x388
  34. #define MDP_WD_TIMER_1_CTL 0x390
  35. #define MDP_WD_TIMER_1_CTL2 0x394
  36. #define MDP_WD_TIMER_1_LOAD_VALUE 0x398
  37. #define MDP_WD_TIMER_2_CTL 0x420
  38. #define MDP_WD_TIMER_2_CTL2 0x424
  39. #define MDP_WD_TIMER_2_LOAD_VALUE 0x428
  40. #define MDP_WD_TIMER_3_CTL 0x430
  41. #define MDP_WD_TIMER_3_CTL2 0x434
  42. #define MDP_WD_TIMER_3_LOAD_VALUE 0x438
  43. #define MDP_WD_TIMER_4_CTL 0x440
  44. #define MDP_WD_TIMER_4_CTL2 0x444
  45. #define MDP_WD_TIMER_4_LOAD_VALUE 0x448
  46. #define MDP_TICK_COUNT 16
  47. #define XO_CLK_RATE 19200
  48. #define MS_TICKS_IN_SEC 1000
  49. #define CALCULATE_WD_LOAD_VALUE(fps) \
  50. ((uint32_t)((MS_TICKS_IN_SEC * XO_CLK_RATE)/(MDP_TICK_COUNT * fps)))
  51. #define DCE_SEL 0x450
  52. static void dpu_hw_setup_split_pipe(struct dpu_hw_mdp *mdp,
  53. struct split_pipe_cfg *cfg)
  54. {
  55. struct dpu_hw_blk_reg_map *c;
  56. u32 upper_pipe = 0;
  57. u32 lower_pipe = 0;
  58. if (!mdp || !cfg)
  59. return;
  60. c = &mdp->hw;
  61. if (cfg->en) {
  62. if (cfg->mode == INTF_MODE_CMD) {
  63. lower_pipe = FLD_SPLIT_DISPLAY_CMD;
  64. /* interface controlling sw trigger */
  65. if (cfg->intf == INTF_2)
  66. lower_pipe |= FLD_INTF_1_SW_TRG_MUX;
  67. else
  68. lower_pipe |= FLD_INTF_2_SW_TRG_MUX;
  69. upper_pipe = lower_pipe;
  70. } else {
  71. if (cfg->intf == INTF_2) {
  72. lower_pipe = FLD_INTF_1_SW_TRG_MUX;
  73. upper_pipe = FLD_INTF_2_SW_TRG_MUX;
  74. } else {
  75. lower_pipe = FLD_INTF_2_SW_TRG_MUX;
  76. upper_pipe = FLD_INTF_1_SW_TRG_MUX;
  77. }
  78. }
  79. }
  80. DPU_REG_WRITE(c, SSPP_SPARE, cfg->split_flush_en ? 0x1 : 0x0);
  81. DPU_REG_WRITE(c, SPLIT_DISPLAY_LOWER_PIPE_CTRL, lower_pipe);
  82. DPU_REG_WRITE(c, SPLIT_DISPLAY_UPPER_PIPE_CTRL, upper_pipe);
  83. DPU_REG_WRITE(c, SPLIT_DISPLAY_EN, cfg->en & 0x1);
  84. }
  85. static bool dpu_hw_setup_clk_force_ctrl(struct dpu_hw_mdp *mdp,
  86. enum dpu_clk_ctrl_type clk_ctrl, bool enable)
  87. {
  88. struct dpu_hw_blk_reg_map *c;
  89. u32 reg_off, bit_off;
  90. u32 reg_val, new_val;
  91. bool clk_forced_on;
  92. if (!mdp)
  93. return false;
  94. c = &mdp->hw;
  95. if (clk_ctrl <= DPU_CLK_CTRL_NONE || clk_ctrl >= DPU_CLK_CTRL_MAX)
  96. return false;
  97. reg_off = mdp->caps->clk_ctrls[clk_ctrl].reg_off;
  98. bit_off = mdp->caps->clk_ctrls[clk_ctrl].bit_off;
  99. reg_val = DPU_REG_READ(c, reg_off);
  100. if (enable)
  101. new_val = reg_val | BIT(bit_off);
  102. else
  103. new_val = reg_val & ~BIT(bit_off);
  104. DPU_REG_WRITE(c, reg_off, new_val);
  105. clk_forced_on = !(reg_val & BIT(bit_off));
  106. return clk_forced_on;
  107. }
  108. static void dpu_hw_get_danger_status(struct dpu_hw_mdp *mdp,
  109. struct dpu_danger_safe_status *status)
  110. {
  111. struct dpu_hw_blk_reg_map *c;
  112. u32 value;
  113. if (!mdp || !status)
  114. return;
  115. c = &mdp->hw;
  116. value = DPU_REG_READ(c, DANGER_STATUS);
  117. status->mdp = (value >> 0) & 0x3;
  118. status->sspp[SSPP_VIG0] = (value >> 4) & 0x3;
  119. status->sspp[SSPP_VIG1] = (value >> 6) & 0x3;
  120. status->sspp[SSPP_VIG2] = (value >> 8) & 0x3;
  121. status->sspp[SSPP_VIG3] = (value >> 10) & 0x3;
  122. status->sspp[SSPP_RGB0] = (value >> 12) & 0x3;
  123. status->sspp[SSPP_RGB1] = (value >> 14) & 0x3;
  124. status->sspp[SSPP_RGB2] = (value >> 16) & 0x3;
  125. status->sspp[SSPP_RGB3] = (value >> 18) & 0x3;
  126. status->sspp[SSPP_DMA0] = (value >> 20) & 0x3;
  127. status->sspp[SSPP_DMA1] = (value >> 22) & 0x3;
  128. status->sspp[SSPP_DMA2] = (value >> 28) & 0x3;
  129. status->sspp[SSPP_DMA3] = (value >> 30) & 0x3;
  130. status->sspp[SSPP_CURSOR0] = (value >> 24) & 0x3;
  131. status->sspp[SSPP_CURSOR1] = (value >> 26) & 0x3;
  132. }
  133. static void dpu_hw_setup_vsync_source(struct dpu_hw_mdp *mdp,
  134. struct dpu_vsync_source_cfg *cfg)
  135. {
  136. struct dpu_hw_blk_reg_map *c;
  137. u32 reg, wd_load_value, wd_ctl, wd_ctl2, i;
  138. static const u32 pp_offset[PINGPONG_MAX] = {0xC, 0x8, 0x4, 0x13, 0x18};
  139. if (!mdp || !cfg || (cfg->pp_count > ARRAY_SIZE(cfg->ppnumber)))
  140. return;
  141. c = &mdp->hw;
  142. reg = DPU_REG_READ(c, MDP_VSYNC_SEL);
  143. for (i = 0; i < cfg->pp_count; i++) {
  144. int pp_idx = cfg->ppnumber[i] - PINGPONG_0;
  145. if (pp_idx >= ARRAY_SIZE(pp_offset))
  146. continue;
  147. reg &= ~(0xf << pp_offset[pp_idx]);
  148. reg |= (cfg->vsync_source & 0xf) << pp_offset[pp_idx];
  149. }
  150. DPU_REG_WRITE(c, MDP_VSYNC_SEL, reg);
  151. if (cfg->vsync_source >= DPU_VSYNC_SOURCE_WD_TIMER_4 &&
  152. cfg->vsync_source <= DPU_VSYNC_SOURCE_WD_TIMER_0) {
  153. switch (cfg->vsync_source) {
  154. case DPU_VSYNC_SOURCE_WD_TIMER_4:
  155. wd_load_value = MDP_WD_TIMER_4_LOAD_VALUE;
  156. wd_ctl = MDP_WD_TIMER_4_CTL;
  157. wd_ctl2 = MDP_WD_TIMER_4_CTL2;
  158. break;
  159. case DPU_VSYNC_SOURCE_WD_TIMER_3:
  160. wd_load_value = MDP_WD_TIMER_3_LOAD_VALUE;
  161. wd_ctl = MDP_WD_TIMER_3_CTL;
  162. wd_ctl2 = MDP_WD_TIMER_3_CTL2;
  163. break;
  164. case DPU_VSYNC_SOURCE_WD_TIMER_2:
  165. wd_load_value = MDP_WD_TIMER_2_LOAD_VALUE;
  166. wd_ctl = MDP_WD_TIMER_2_CTL;
  167. wd_ctl2 = MDP_WD_TIMER_2_CTL2;
  168. break;
  169. case DPU_VSYNC_SOURCE_WD_TIMER_1:
  170. wd_load_value = MDP_WD_TIMER_1_LOAD_VALUE;
  171. wd_ctl = MDP_WD_TIMER_1_CTL;
  172. wd_ctl2 = MDP_WD_TIMER_1_CTL2;
  173. break;
  174. case DPU_VSYNC_SOURCE_WD_TIMER_0:
  175. default:
  176. wd_load_value = MDP_WD_TIMER_0_LOAD_VALUE;
  177. wd_ctl = MDP_WD_TIMER_0_CTL;
  178. wd_ctl2 = MDP_WD_TIMER_0_CTL2;
  179. break;
  180. }
  181. DPU_REG_WRITE(c, wd_load_value,
  182. CALCULATE_WD_LOAD_VALUE(cfg->frame_rate));
  183. DPU_REG_WRITE(c, wd_ctl, BIT(0)); /* clear timer */
  184. reg = DPU_REG_READ(c, wd_ctl2);
  185. reg |= BIT(8); /* enable heartbeat timer */
  186. reg |= BIT(0); /* enable WD timer */
  187. DPU_REG_WRITE(c, wd_ctl2, reg);
  188. /* make sure that timers are enabled/disabled for vsync state */
  189. wmb();
  190. }
  191. }
  192. static void dpu_hw_get_safe_status(struct dpu_hw_mdp *mdp,
  193. struct dpu_danger_safe_status *status)
  194. {
  195. struct dpu_hw_blk_reg_map *c;
  196. u32 value;
  197. if (!mdp || !status)
  198. return;
  199. c = &mdp->hw;
  200. value = DPU_REG_READ(c, SAFE_STATUS);
  201. status->mdp = (value >> 0) & 0x1;
  202. status->sspp[SSPP_VIG0] = (value >> 4) & 0x1;
  203. status->sspp[SSPP_VIG1] = (value >> 6) & 0x1;
  204. status->sspp[SSPP_VIG2] = (value >> 8) & 0x1;
  205. status->sspp[SSPP_VIG3] = (value >> 10) & 0x1;
  206. status->sspp[SSPP_RGB0] = (value >> 12) & 0x1;
  207. status->sspp[SSPP_RGB1] = (value >> 14) & 0x1;
  208. status->sspp[SSPP_RGB2] = (value >> 16) & 0x1;
  209. status->sspp[SSPP_RGB3] = (value >> 18) & 0x1;
  210. status->sspp[SSPP_DMA0] = (value >> 20) & 0x1;
  211. status->sspp[SSPP_DMA1] = (value >> 22) & 0x1;
  212. status->sspp[SSPP_DMA2] = (value >> 28) & 0x1;
  213. status->sspp[SSPP_DMA3] = (value >> 30) & 0x1;
  214. status->sspp[SSPP_CURSOR0] = (value >> 24) & 0x1;
  215. status->sspp[SSPP_CURSOR1] = (value >> 26) & 0x1;
  216. }
  217. static void dpu_hw_reset_ubwc(struct dpu_hw_mdp *mdp, struct dpu_mdss_cfg *m)
  218. {
  219. struct dpu_hw_blk_reg_map c;
  220. if (!mdp || !m)
  221. return;
  222. if (!IS_UBWC_20_SUPPORTED(m->caps->ubwc_version))
  223. return;
  224. /* force blk offset to zero to access beginning of register region */
  225. c = mdp->hw;
  226. c.blk_off = 0x0;
  227. DPU_REG_WRITE(&c, UBWC_STATIC, m->mdp[0].ubwc_static);
  228. }
  229. static void dpu_hw_intf_audio_select(struct dpu_hw_mdp *mdp)
  230. {
  231. struct dpu_hw_blk_reg_map *c;
  232. if (!mdp)
  233. return;
  234. c = &mdp->hw;
  235. DPU_REG_WRITE(c, HDMI_DP_CORE_SELECT, 0x1);
  236. }
  237. static void _setup_mdp_ops(struct dpu_hw_mdp_ops *ops,
  238. unsigned long cap)
  239. {
  240. ops->setup_split_pipe = dpu_hw_setup_split_pipe;
  241. ops->setup_clk_force_ctrl = dpu_hw_setup_clk_force_ctrl;
  242. ops->get_danger_status = dpu_hw_get_danger_status;
  243. ops->setup_vsync_source = dpu_hw_setup_vsync_source;
  244. ops->get_safe_status = dpu_hw_get_safe_status;
  245. ops->reset_ubwc = dpu_hw_reset_ubwc;
  246. ops->intf_audio_select = dpu_hw_intf_audio_select;
  247. }
  248. static const struct dpu_mdp_cfg *_top_offset(enum dpu_mdp mdp,
  249. const struct dpu_mdss_cfg *m,
  250. void __iomem *addr,
  251. struct dpu_hw_blk_reg_map *b)
  252. {
  253. int i;
  254. if (!m || !addr || !b)
  255. return ERR_PTR(-EINVAL);
  256. for (i = 0; i < m->mdp_count; i++) {
  257. if (mdp == m->mdp[i].id) {
  258. b->base_off = addr;
  259. b->blk_off = m->mdp[i].base;
  260. b->length = m->mdp[i].len;
  261. b->hwversion = m->hwversion;
  262. b->log_mask = DPU_DBG_MASK_TOP;
  263. return &m->mdp[i];
  264. }
  265. }
  266. return ERR_PTR(-EINVAL);
  267. }
  268. static struct dpu_hw_blk_ops dpu_hw_ops = {
  269. .start = NULL,
  270. .stop = NULL,
  271. };
  272. struct dpu_hw_mdp *dpu_hw_mdptop_init(enum dpu_mdp idx,
  273. void __iomem *addr,
  274. const struct dpu_mdss_cfg *m)
  275. {
  276. struct dpu_hw_mdp *mdp;
  277. const struct dpu_mdp_cfg *cfg;
  278. int rc;
  279. if (!addr || !m)
  280. return ERR_PTR(-EINVAL);
  281. mdp = kzalloc(sizeof(*mdp), GFP_KERNEL);
  282. if (!mdp)
  283. return ERR_PTR(-ENOMEM);
  284. cfg = _top_offset(idx, m, addr, &mdp->hw);
  285. if (IS_ERR_OR_NULL(cfg)) {
  286. kfree(mdp);
  287. return ERR_PTR(-EINVAL);
  288. }
  289. /*
  290. * Assign ops
  291. */
  292. mdp->idx = idx;
  293. mdp->caps = cfg;
  294. _setup_mdp_ops(&mdp->ops, mdp->caps->features);
  295. rc = dpu_hw_blk_init(&mdp->base, DPU_HW_BLK_TOP, idx, &dpu_hw_ops);
  296. if (rc) {
  297. DPU_ERROR("failed to init hw blk %d\n", rc);
  298. goto blk_init_error;
  299. }
  300. dpu_dbg_set_dpu_top_offset(mdp->hw.blk_off);
  301. return mdp;
  302. blk_init_error:
  303. kzfree(mdp);
  304. return ERR_PTR(rc);
  305. }
  306. void dpu_hw_mdp_destroy(struct dpu_hw_mdp *mdp)
  307. {
  308. if (mdp)
  309. dpu_hw_blk_destroy(&mdp->base);
  310. kfree(mdp);
  311. }