a6xx.xml.h 189 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369
  1. #ifndef A6XX_XML
  2. #define A6XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
  9. - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
  10. - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13)
  11. - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13)
  12. - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42585 bytes, from 2018-10-04 19:06:37)
  13. - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
  14. - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
  15. - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-10-04 19:06:37)
  16. - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 139581 bytes, from 2018-10-04 19:06:42)
  17. - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-09-14 13:03:07)
  18. - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
  19. Copyright (C) 2013-2018 by the following authors:
  20. - Rob Clark <robdclark@gmail.com> (robclark)
  21. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  22. Permission is hereby granted, free of charge, to any person obtaining
  23. a copy of this software and associated documentation files (the
  24. "Software"), to deal in the Software without restriction, including
  25. without limitation the rights to use, copy, modify, merge, publish,
  26. distribute, sublicense, and/or sell copies of the Software, and to
  27. permit persons to whom the Software is furnished to do so, subject to
  28. the following conditions:
  29. The above copyright notice and this permission notice (including the
  30. next paragraph) shall be included in all copies or substantial
  31. portions of the Software.
  32. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  33. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  34. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  35. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  36. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  37. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  38. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  39. */
  40. enum a6xx_color_fmt {
  41. RB6_A8_UNORM = 2,
  42. RB6_R8_UNORM = 3,
  43. RB6_R8_SNORM = 4,
  44. RB6_R8_UINT = 5,
  45. RB6_R8_SINT = 6,
  46. RB6_R4G4B4A4_UNORM = 8,
  47. RB6_R5G5B5A1_UNORM = 10,
  48. RB6_R5G6B5_UNORM = 14,
  49. RB6_R8G8_UNORM = 15,
  50. RB6_R8G8_SNORM = 16,
  51. RB6_R8G8_UINT = 17,
  52. RB6_R8G8_SINT = 18,
  53. RB6_R16_UNORM = 21,
  54. RB6_R16_SNORM = 22,
  55. RB6_R16_FLOAT = 23,
  56. RB6_R16_UINT = 24,
  57. RB6_R16_SINT = 25,
  58. RB6_R8G8B8A8_UNORM = 48,
  59. RB6_R8G8B8_UNORM = 49,
  60. RB6_R8G8B8A8_SNORM = 50,
  61. RB6_R8G8B8A8_UINT = 51,
  62. RB6_R8G8B8A8_SINT = 52,
  63. RB6_R10G10B10A2_UNORM = 55,
  64. RB6_R10G10B10A2_UINT = 58,
  65. RB6_R11G11B10_FLOAT = 66,
  66. RB6_R16G16_UNORM = 67,
  67. RB6_R16G16_SNORM = 68,
  68. RB6_R16G16_FLOAT = 69,
  69. RB6_R16G16_UINT = 70,
  70. RB6_R16G16_SINT = 71,
  71. RB6_R32_FLOAT = 74,
  72. RB6_R32_UINT = 75,
  73. RB6_R32_SINT = 76,
  74. RB6_R16G16B16A16_UNORM = 96,
  75. RB6_R16G16B16A16_SNORM = 97,
  76. RB6_R16G16B16A16_FLOAT = 98,
  77. RB6_R16G16B16A16_UINT = 99,
  78. RB6_R16G16B16A16_SINT = 100,
  79. RB6_R32G32_FLOAT = 103,
  80. RB6_R32G32_UINT = 104,
  81. RB6_R32G32_SINT = 105,
  82. RB6_R32G32B32A32_FLOAT = 130,
  83. RB6_R32G32B32A32_UINT = 131,
  84. RB6_R32G32B32A32_SINT = 132,
  85. RB6_X8Z24_UNORM = 160,
  86. };
  87. enum a6xx_tile_mode {
  88. TILE6_LINEAR = 0,
  89. TILE6_2 = 2,
  90. TILE6_3 = 3,
  91. };
  92. enum a6xx_vtx_fmt {
  93. VFMT6_8_UNORM = 3,
  94. VFMT6_8_SNORM = 4,
  95. VFMT6_8_UINT = 5,
  96. VFMT6_8_SINT = 6,
  97. VFMT6_8_8_UNORM = 15,
  98. VFMT6_8_8_SNORM = 16,
  99. VFMT6_8_8_UINT = 17,
  100. VFMT6_8_8_SINT = 18,
  101. VFMT6_16_UNORM = 21,
  102. VFMT6_16_SNORM = 22,
  103. VFMT6_16_FLOAT = 23,
  104. VFMT6_16_UINT = 24,
  105. VFMT6_16_SINT = 25,
  106. VFMT6_8_8_8_UNORM = 33,
  107. VFMT6_8_8_8_SNORM = 34,
  108. VFMT6_8_8_8_UINT = 35,
  109. VFMT6_8_8_8_SINT = 36,
  110. VFMT6_8_8_8_8_UNORM = 48,
  111. VFMT6_8_8_8_8_SNORM = 50,
  112. VFMT6_8_8_8_8_UINT = 51,
  113. VFMT6_8_8_8_8_SINT = 52,
  114. VFMT6_10_10_10_2_UNORM = 54,
  115. VFMT6_10_10_10_2_SNORM = 57,
  116. VFMT6_10_10_10_2_UINT = 58,
  117. VFMT6_10_10_10_2_SINT = 59,
  118. VFMT6_11_11_10_FLOAT = 66,
  119. VFMT6_16_16_UNORM = 67,
  120. VFMT6_16_16_SNORM = 68,
  121. VFMT6_16_16_FLOAT = 69,
  122. VFMT6_16_16_UINT = 70,
  123. VFMT6_16_16_SINT = 71,
  124. VFMT6_32_UNORM = 72,
  125. VFMT6_32_SNORM = 73,
  126. VFMT6_32_FLOAT = 74,
  127. VFMT6_32_UINT = 75,
  128. VFMT6_32_SINT = 76,
  129. VFMT6_32_FIXED = 77,
  130. VFMT6_16_16_16_UNORM = 88,
  131. VFMT6_16_16_16_SNORM = 89,
  132. VFMT6_16_16_16_FLOAT = 90,
  133. VFMT6_16_16_16_UINT = 91,
  134. VFMT6_16_16_16_SINT = 92,
  135. VFMT6_16_16_16_16_UNORM = 96,
  136. VFMT6_16_16_16_16_SNORM = 97,
  137. VFMT6_16_16_16_16_FLOAT = 98,
  138. VFMT6_16_16_16_16_UINT = 99,
  139. VFMT6_16_16_16_16_SINT = 100,
  140. VFMT6_32_32_UNORM = 101,
  141. VFMT6_32_32_SNORM = 102,
  142. VFMT6_32_32_FLOAT = 103,
  143. VFMT6_32_32_UINT = 104,
  144. VFMT6_32_32_SINT = 105,
  145. VFMT6_32_32_FIXED = 106,
  146. VFMT6_32_32_32_UNORM = 112,
  147. VFMT6_32_32_32_SNORM = 113,
  148. VFMT6_32_32_32_UINT = 114,
  149. VFMT6_32_32_32_SINT = 115,
  150. VFMT6_32_32_32_FLOAT = 116,
  151. VFMT6_32_32_32_FIXED = 117,
  152. VFMT6_32_32_32_32_UNORM = 128,
  153. VFMT6_32_32_32_32_SNORM = 129,
  154. VFMT6_32_32_32_32_FLOAT = 130,
  155. VFMT6_32_32_32_32_UINT = 131,
  156. VFMT6_32_32_32_32_SINT = 132,
  157. VFMT6_32_32_32_32_FIXED = 133,
  158. };
  159. enum a6xx_tex_fmt {
  160. TFMT6_A8_UNORM = 2,
  161. TFMT6_8_UNORM = 3,
  162. TFMT6_8_SNORM = 4,
  163. TFMT6_8_UINT = 5,
  164. TFMT6_8_SINT = 6,
  165. TFMT6_4_4_4_4_UNORM = 8,
  166. TFMT6_5_5_5_1_UNORM = 10,
  167. TFMT6_5_6_5_UNORM = 14,
  168. TFMT6_8_8_UNORM = 15,
  169. TFMT6_8_8_SNORM = 16,
  170. TFMT6_8_8_UINT = 17,
  171. TFMT6_8_8_SINT = 18,
  172. TFMT6_L8_A8_UNORM = 19,
  173. TFMT6_16_UNORM = 21,
  174. TFMT6_16_SNORM = 22,
  175. TFMT6_16_FLOAT = 23,
  176. TFMT6_16_UINT = 24,
  177. TFMT6_16_SINT = 25,
  178. TFMT6_8_8_8_8_UNORM = 48,
  179. TFMT6_8_8_8_UNORM = 49,
  180. TFMT6_8_8_8_8_SNORM = 50,
  181. TFMT6_8_8_8_8_UINT = 51,
  182. TFMT6_8_8_8_8_SINT = 52,
  183. TFMT6_9_9_9_E5_FLOAT = 53,
  184. TFMT6_10_10_10_2_UNORM = 54,
  185. TFMT6_10_10_10_2_UINT = 58,
  186. TFMT6_11_11_10_FLOAT = 66,
  187. TFMT6_16_16_UNORM = 67,
  188. TFMT6_16_16_SNORM = 68,
  189. TFMT6_16_16_FLOAT = 69,
  190. TFMT6_16_16_UINT = 70,
  191. TFMT6_16_16_SINT = 71,
  192. TFMT6_32_FLOAT = 74,
  193. TFMT6_32_UINT = 75,
  194. TFMT6_32_SINT = 76,
  195. TFMT6_16_16_16_16_UNORM = 96,
  196. TFMT6_16_16_16_16_SNORM = 97,
  197. TFMT6_16_16_16_16_FLOAT = 98,
  198. TFMT6_16_16_16_16_UINT = 99,
  199. TFMT6_16_16_16_16_SINT = 100,
  200. TFMT6_32_32_FLOAT = 103,
  201. TFMT6_32_32_UINT = 104,
  202. TFMT6_32_32_SINT = 105,
  203. TFMT6_32_32_32_UINT = 114,
  204. TFMT6_32_32_32_SINT = 115,
  205. TFMT6_32_32_32_FLOAT = 116,
  206. TFMT6_32_32_32_32_FLOAT = 130,
  207. TFMT6_32_32_32_32_UINT = 131,
  208. TFMT6_32_32_32_32_SINT = 132,
  209. TFMT6_X8Z24_UNORM = 160,
  210. TFMT6_ETC2_RG11_UNORM = 171,
  211. TFMT6_ETC2_RG11_SNORM = 172,
  212. TFMT6_ETC2_R11_UNORM = 173,
  213. TFMT6_ETC2_R11_SNORM = 174,
  214. TFMT6_ETC1 = 175,
  215. TFMT6_ETC2_RGB8 = 176,
  216. TFMT6_ETC2_RGBA8 = 177,
  217. TFMT6_ETC2_RGB8A1 = 178,
  218. TFMT6_DXT1 = 179,
  219. TFMT6_DXT3 = 180,
  220. TFMT6_DXT5 = 181,
  221. TFMT6_RGTC1_UNORM = 183,
  222. TFMT6_RGTC1_SNORM = 184,
  223. TFMT6_RGTC2_UNORM = 187,
  224. TFMT6_RGTC2_SNORM = 188,
  225. TFMT6_BPTC_UFLOAT = 190,
  226. TFMT6_BPTC_FLOAT = 191,
  227. TFMT6_BPTC = 192,
  228. TFMT6_ASTC_4x4 = 193,
  229. TFMT6_ASTC_5x4 = 194,
  230. TFMT6_ASTC_5x5 = 195,
  231. TFMT6_ASTC_6x5 = 196,
  232. TFMT6_ASTC_6x6 = 197,
  233. TFMT6_ASTC_8x5 = 198,
  234. TFMT6_ASTC_8x6 = 199,
  235. TFMT6_ASTC_8x8 = 200,
  236. TFMT6_ASTC_10x5 = 201,
  237. TFMT6_ASTC_10x6 = 202,
  238. TFMT6_ASTC_10x8 = 203,
  239. TFMT6_ASTC_10x10 = 204,
  240. TFMT6_ASTC_12x10 = 205,
  241. TFMT6_ASTC_12x12 = 206,
  242. };
  243. enum a6xx_tex_fetchsize {
  244. TFETCH6_1_BYTE = 0,
  245. TFETCH6_2_BYTE = 1,
  246. TFETCH6_4_BYTE = 2,
  247. TFETCH6_8_BYTE = 3,
  248. TFETCH6_16_BYTE = 4,
  249. };
  250. enum a6xx_depth_format {
  251. DEPTH6_NONE = 0,
  252. DEPTH6_16 = 1,
  253. DEPTH6_24_8 = 2,
  254. DEPTH6_32 = 4,
  255. };
  256. enum a6xx_shader_id {
  257. A6XX_TP0_TMO_DATA = 9,
  258. A6XX_TP0_SMO_DATA = 10,
  259. A6XX_TP0_MIPMAP_BASE_DATA = 11,
  260. A6XX_TP1_TMO_DATA = 25,
  261. A6XX_TP1_SMO_DATA = 26,
  262. A6XX_TP1_MIPMAP_BASE_DATA = 27,
  263. A6XX_SP_INST_DATA = 41,
  264. A6XX_SP_LB_0_DATA = 42,
  265. A6XX_SP_LB_1_DATA = 43,
  266. A6XX_SP_LB_2_DATA = 44,
  267. A6XX_SP_LB_3_DATA = 45,
  268. A6XX_SP_LB_4_DATA = 46,
  269. A6XX_SP_LB_5_DATA = 47,
  270. A6XX_SP_CB_BINDLESS_DATA = 48,
  271. A6XX_SP_CB_LEGACY_DATA = 49,
  272. A6XX_SP_UAV_DATA = 50,
  273. A6XX_SP_INST_TAG = 51,
  274. A6XX_SP_CB_BINDLESS_TAG = 52,
  275. A6XX_SP_TMO_UMO_TAG = 53,
  276. A6XX_SP_SMO_TAG = 54,
  277. A6XX_SP_STATE_DATA = 55,
  278. A6XX_HLSQ_CHUNK_CVS_RAM = 73,
  279. A6XX_HLSQ_CHUNK_CPS_RAM = 74,
  280. A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75,
  281. A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76,
  282. A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77,
  283. A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78,
  284. A6XX_HLSQ_CVS_MISC_RAM = 80,
  285. A6XX_HLSQ_CPS_MISC_RAM = 81,
  286. A6XX_HLSQ_INST_RAM = 82,
  287. A6XX_HLSQ_GFX_CVS_CONST_RAM = 83,
  288. A6XX_HLSQ_GFX_CPS_CONST_RAM = 84,
  289. A6XX_HLSQ_CVS_MISC_RAM_TAG = 85,
  290. A6XX_HLSQ_CPS_MISC_RAM_TAG = 86,
  291. A6XX_HLSQ_INST_RAM_TAG = 87,
  292. A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88,
  293. A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89,
  294. A6XX_HLSQ_PWR_REST_RAM = 90,
  295. A6XX_HLSQ_PWR_REST_TAG = 91,
  296. A6XX_HLSQ_DATAPATH_META = 96,
  297. A6XX_HLSQ_FRONTEND_META = 97,
  298. A6XX_HLSQ_INDIRECT_META = 98,
  299. A6XX_HLSQ_BACKEND_META = 99,
  300. };
  301. enum a6xx_debugbus_id {
  302. A6XX_DBGBUS_CP = 1,
  303. A6XX_DBGBUS_RBBM = 2,
  304. A6XX_DBGBUS_VBIF = 3,
  305. A6XX_DBGBUS_HLSQ = 4,
  306. A6XX_DBGBUS_UCHE = 5,
  307. A6XX_DBGBUS_DPM = 6,
  308. A6XX_DBGBUS_TESS = 7,
  309. A6XX_DBGBUS_PC = 8,
  310. A6XX_DBGBUS_VFDP = 9,
  311. A6XX_DBGBUS_VPC = 10,
  312. A6XX_DBGBUS_TSE = 11,
  313. A6XX_DBGBUS_RAS = 12,
  314. A6XX_DBGBUS_VSC = 13,
  315. A6XX_DBGBUS_COM = 14,
  316. A6XX_DBGBUS_LRZ = 16,
  317. A6XX_DBGBUS_A2D = 17,
  318. A6XX_DBGBUS_CCUFCHE = 18,
  319. A6XX_DBGBUS_GMU_CX = 19,
  320. A6XX_DBGBUS_RBP = 20,
  321. A6XX_DBGBUS_DCS = 21,
  322. A6XX_DBGBUS_DBGC = 22,
  323. A6XX_DBGBUS_CX = 23,
  324. A6XX_DBGBUS_GMU_GX = 24,
  325. A6XX_DBGBUS_TPFCHE = 25,
  326. A6XX_DBGBUS_GBIF_GX = 26,
  327. A6XX_DBGBUS_GPC = 29,
  328. A6XX_DBGBUS_LARC = 30,
  329. A6XX_DBGBUS_HLSQ_SPTP = 31,
  330. A6XX_DBGBUS_RB_0 = 32,
  331. A6XX_DBGBUS_RB_1 = 33,
  332. A6XX_DBGBUS_UCHE_WRAPPER = 36,
  333. A6XX_DBGBUS_CCU_0 = 40,
  334. A6XX_DBGBUS_CCU_1 = 41,
  335. A6XX_DBGBUS_VFD_0 = 56,
  336. A6XX_DBGBUS_VFD_1 = 57,
  337. A6XX_DBGBUS_VFD_2 = 58,
  338. A6XX_DBGBUS_VFD_3 = 59,
  339. A6XX_DBGBUS_SP_0 = 64,
  340. A6XX_DBGBUS_SP_1 = 65,
  341. A6XX_DBGBUS_TPL1_0 = 72,
  342. A6XX_DBGBUS_TPL1_1 = 73,
  343. A6XX_DBGBUS_TPL1_2 = 74,
  344. A6XX_DBGBUS_TPL1_3 = 75,
  345. };
  346. enum a6xx_cp_perfcounter_select {
  347. PERF_CP_ALWAYS_COUNT = 0,
  348. PERF_CP_BUSY_GFX_CORE_IDLE = 1,
  349. PERF_CP_BUSY_CYCLES = 2,
  350. PERF_CP_NUM_PREEMPTIONS = 3,
  351. PERF_CP_PREEMPTION_REACTION_DELAY = 4,
  352. PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5,
  353. PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6,
  354. PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7,
  355. PERF_CP_PREDICATED_DRAWS_KILLED = 8,
  356. PERF_CP_MODE_SWITCH = 9,
  357. PERF_CP_ZPASS_DONE = 10,
  358. PERF_CP_CONTEXT_DONE = 11,
  359. PERF_CP_CACHE_FLUSH = 12,
  360. PERF_CP_LONG_PREEMPTIONS = 13,
  361. PERF_CP_SQE_I_CACHE_STARVE = 14,
  362. PERF_CP_SQE_IDLE = 15,
  363. PERF_CP_SQE_PM4_STARVE_RB_IB = 16,
  364. PERF_CP_SQE_PM4_STARVE_SDS = 17,
  365. PERF_CP_SQE_MRB_STARVE = 18,
  366. PERF_CP_SQE_RRB_STARVE = 19,
  367. PERF_CP_SQE_VSD_STARVE = 20,
  368. PERF_CP_VSD_DECODE_STARVE = 21,
  369. PERF_CP_SQE_PIPE_OUT_STALL = 22,
  370. PERF_CP_SQE_SYNC_STALL = 23,
  371. PERF_CP_SQE_PM4_WFI_STALL = 24,
  372. PERF_CP_SQE_SYS_WFI_STALL = 25,
  373. PERF_CP_SQE_T4_EXEC = 26,
  374. PERF_CP_SQE_LOAD_STATE_EXEC = 27,
  375. PERF_CP_SQE_SAVE_SDS_STATE = 28,
  376. PERF_CP_SQE_DRAW_EXEC = 29,
  377. PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30,
  378. PERF_CP_SQE_EXEC_PROFILED = 31,
  379. PERF_CP_MEMORY_POOL_EMPTY = 32,
  380. PERF_CP_MEMORY_POOL_SYNC_STALL = 33,
  381. PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34,
  382. PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35,
  383. PERF_CP_AHB_STALL_SQE_GMU = 36,
  384. PERF_CP_AHB_STALL_SQE_WR_OTHER = 37,
  385. PERF_CP_AHB_STALL_SQE_RD_OTHER = 38,
  386. PERF_CP_CLUSTER0_EMPTY = 39,
  387. PERF_CP_CLUSTER1_EMPTY = 40,
  388. PERF_CP_CLUSTER2_EMPTY = 41,
  389. PERF_CP_CLUSTER3_EMPTY = 42,
  390. PERF_CP_CLUSTER4_EMPTY = 43,
  391. PERF_CP_CLUSTER5_EMPTY = 44,
  392. PERF_CP_PM4_DATA = 45,
  393. PERF_CP_PM4_HEADERS = 46,
  394. PERF_CP_VBIF_READ_BEATS = 47,
  395. PERF_CP_VBIF_WRITE_BEATS = 48,
  396. PERF_CP_SQE_INSTR_COUNTER = 49,
  397. };
  398. enum a6xx_rbbm_perfcounter_select {
  399. PERF_RBBM_ALWAYS_COUNT = 0,
  400. PERF_RBBM_ALWAYS_ON = 1,
  401. PERF_RBBM_TSE_BUSY = 2,
  402. PERF_RBBM_RAS_BUSY = 3,
  403. PERF_RBBM_PC_DCALL_BUSY = 4,
  404. PERF_RBBM_PC_VSD_BUSY = 5,
  405. PERF_RBBM_STATUS_MASKED = 6,
  406. PERF_RBBM_COM_BUSY = 7,
  407. PERF_RBBM_DCOM_BUSY = 8,
  408. PERF_RBBM_VBIF_BUSY = 9,
  409. PERF_RBBM_VSC_BUSY = 10,
  410. PERF_RBBM_TESS_BUSY = 11,
  411. PERF_RBBM_UCHE_BUSY = 12,
  412. PERF_RBBM_HLSQ_BUSY = 13,
  413. };
  414. enum a6xx_pc_perfcounter_select {
  415. PERF_PC_BUSY_CYCLES = 0,
  416. PERF_PC_WORKING_CYCLES = 1,
  417. PERF_PC_STALL_CYCLES_VFD = 2,
  418. PERF_PC_STALL_CYCLES_TSE = 3,
  419. PERF_PC_STALL_CYCLES_VPC = 4,
  420. PERF_PC_STALL_CYCLES_UCHE = 5,
  421. PERF_PC_STALL_CYCLES_TESS = 6,
  422. PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
  423. PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
  424. PERF_PC_PASS1_TF_STALL_CYCLES = 9,
  425. PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
  426. PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
  427. PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
  428. PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
  429. PERF_PC_STARVE_CYCLES_DI = 14,
  430. PERF_PC_VIS_STREAMS_LOADED = 15,
  431. PERF_PC_INSTANCES = 16,
  432. PERF_PC_VPC_PRIMITIVES = 17,
  433. PERF_PC_DEAD_PRIM = 18,
  434. PERF_PC_LIVE_PRIM = 19,
  435. PERF_PC_VERTEX_HITS = 20,
  436. PERF_PC_IA_VERTICES = 21,
  437. PERF_PC_IA_PRIMITIVES = 22,
  438. PERF_PC_GS_PRIMITIVES = 23,
  439. PERF_PC_HS_INVOCATIONS = 24,
  440. PERF_PC_DS_INVOCATIONS = 25,
  441. PERF_PC_VS_INVOCATIONS = 26,
  442. PERF_PC_GS_INVOCATIONS = 27,
  443. PERF_PC_DS_PRIMITIVES = 28,
  444. PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
  445. PERF_PC_3D_DRAWCALLS = 30,
  446. PERF_PC_2D_DRAWCALLS = 31,
  447. PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
  448. PERF_TESS_BUSY_CYCLES = 33,
  449. PERF_TESS_WORKING_CYCLES = 34,
  450. PERF_TESS_STALL_CYCLES_PC = 35,
  451. PERF_TESS_STARVE_CYCLES_PC = 36,
  452. PERF_PC_TSE_TRANSACTION = 37,
  453. PERF_PC_TSE_VERTEX = 38,
  454. PERF_PC_TESS_PC_UV_TRANS = 39,
  455. PERF_PC_TESS_PC_UV_PATCHES = 40,
  456. PERF_PC_TESS_FACTOR_TRANS = 41,
  457. };
  458. enum a6xx_vfd_perfcounter_select {
  459. PERF_VFD_BUSY_CYCLES = 0,
  460. PERF_VFD_STALL_CYCLES_UCHE = 1,
  461. PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
  462. PERF_VFD_STALL_CYCLES_SP_INFO = 3,
  463. PERF_VFD_STALL_CYCLES_SP_ATTR = 4,
  464. PERF_VFD_STARVE_CYCLES_UCHE = 5,
  465. PERF_VFD_RBUFFER_FULL = 6,
  466. PERF_VFD_ATTR_INFO_FIFO_FULL = 7,
  467. PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8,
  468. PERF_VFD_NUM_ATTRIBUTES = 9,
  469. PERF_VFD_UPPER_SHADER_FIBERS = 10,
  470. PERF_VFD_LOWER_SHADER_FIBERS = 11,
  471. PERF_VFD_MODE_0_FIBERS = 12,
  472. PERF_VFD_MODE_1_FIBERS = 13,
  473. PERF_VFD_MODE_2_FIBERS = 14,
  474. PERF_VFD_MODE_3_FIBERS = 15,
  475. PERF_VFD_MODE_4_FIBERS = 16,
  476. PERF_VFD_TOTAL_VERTICES = 17,
  477. PERF_VFDP_STALL_CYCLES_VFD = 18,
  478. PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19,
  479. PERF_VFDP_STALL_CYCLES_VFD_PROG = 20,
  480. PERF_VFDP_STARVE_CYCLES_PC = 21,
  481. PERF_VFDP_VS_STAGE_WAVES = 22,
  482. };
  483. enum a6xx_hslq_perfcounter_select {
  484. PERF_HLSQ_BUSY_CYCLES = 0,
  485. PERF_HLSQ_STALL_CYCLES_UCHE = 1,
  486. PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
  487. PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
  488. PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
  489. PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
  490. PERF_HLSQ_FS_STAGE_1X_WAVES = 6,
  491. PERF_HLSQ_FS_STAGE_2X_WAVES = 7,
  492. PERF_HLSQ_QUADS = 8,
  493. PERF_HLSQ_CS_INVOCATIONS = 9,
  494. PERF_HLSQ_COMPUTE_DRAWCALLS = 10,
  495. PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11,
  496. PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12,
  497. PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13,
  498. PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14,
  499. PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15,
  500. PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16,
  501. PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17,
  502. PERF_HLSQ_STALL_CYCLES_VPC = 18,
  503. PERF_HLSQ_PIXELS = 19,
  504. PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20,
  505. };
  506. enum a6xx_vpc_perfcounter_select {
  507. PERF_VPC_BUSY_CYCLES = 0,
  508. PERF_VPC_WORKING_CYCLES = 1,
  509. PERF_VPC_STALL_CYCLES_UCHE = 2,
  510. PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
  511. PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
  512. PERF_VPC_STALL_CYCLES_PC = 5,
  513. PERF_VPC_STALL_CYCLES_SP_LM = 6,
  514. PERF_VPC_STARVE_CYCLES_SP = 7,
  515. PERF_VPC_STARVE_CYCLES_LRZ = 8,
  516. PERF_VPC_PC_PRIMITIVES = 9,
  517. PERF_VPC_SP_COMPONENTS = 10,
  518. PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11,
  519. PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12,
  520. PERF_VPC_RB_VISIBLE_PRIMITIVES = 13,
  521. PERF_VPC_LM_TRANSACTION = 14,
  522. PERF_VPC_STREAMOUT_TRANSACTION = 15,
  523. PERF_VPC_VS_BUSY_CYCLES = 16,
  524. PERF_VPC_PS_BUSY_CYCLES = 17,
  525. PERF_VPC_VS_WORKING_CYCLES = 18,
  526. PERF_VPC_PS_WORKING_CYCLES = 19,
  527. PERF_VPC_STARVE_CYCLES_RB = 20,
  528. PERF_VPC_NUM_VPCRAM_READ_POS = 21,
  529. PERF_VPC_WIT_FULL_CYCLES = 22,
  530. PERF_VPC_VPCRAM_FULL_CYCLES = 23,
  531. PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24,
  532. PERF_VPC_NUM_VPCRAM_WRITE = 25,
  533. PERF_VPC_NUM_VPCRAM_READ_SO = 26,
  534. PERF_VPC_NUM_ATTR_REQ_LM = 27,
  535. };
  536. enum a6xx_tse_perfcounter_select {
  537. PERF_TSE_BUSY_CYCLES = 0,
  538. PERF_TSE_CLIPPING_CYCLES = 1,
  539. PERF_TSE_STALL_CYCLES_RAS = 2,
  540. PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
  541. PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
  542. PERF_TSE_STARVE_CYCLES_PC = 5,
  543. PERF_TSE_INPUT_PRIM = 6,
  544. PERF_TSE_INPUT_NULL_PRIM = 7,
  545. PERF_TSE_TRIVAL_REJ_PRIM = 8,
  546. PERF_TSE_CLIPPED_PRIM = 9,
  547. PERF_TSE_ZERO_AREA_PRIM = 10,
  548. PERF_TSE_FACENESS_CULLED_PRIM = 11,
  549. PERF_TSE_ZERO_PIXEL_PRIM = 12,
  550. PERF_TSE_OUTPUT_NULL_PRIM = 13,
  551. PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
  552. PERF_TSE_CINVOCATION = 15,
  553. PERF_TSE_CPRIMITIVES = 16,
  554. PERF_TSE_2D_INPUT_PRIM = 17,
  555. PERF_TSE_2D_ALIVE_CYCLES = 18,
  556. PERF_TSE_CLIP_PLANES = 19,
  557. };
  558. enum a6xx_ras_perfcounter_select {
  559. PERF_RAS_BUSY_CYCLES = 0,
  560. PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
  561. PERF_RAS_STALL_CYCLES_LRZ = 2,
  562. PERF_RAS_STARVE_CYCLES_TSE = 3,
  563. PERF_RAS_SUPER_TILES = 4,
  564. PERF_RAS_8X4_TILES = 5,
  565. PERF_RAS_MASKGEN_ACTIVE = 6,
  566. PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
  567. PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
  568. PERF_RAS_PRIM_KILLED_INVISILBE = 9,
  569. PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10,
  570. PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11,
  571. PERF_RAS_BLOCKS = 12,
  572. };
  573. enum a6xx_uche_perfcounter_select {
  574. PERF_UCHE_BUSY_CYCLES = 0,
  575. PERF_UCHE_STALL_CYCLES_ARBITER = 1,
  576. PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
  577. PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
  578. PERF_UCHE_VBIF_READ_BEATS_TP = 4,
  579. PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
  580. PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
  581. PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
  582. PERF_UCHE_VBIF_READ_BEATS_SP = 8,
  583. PERF_UCHE_READ_REQUESTS_TP = 9,
  584. PERF_UCHE_READ_REQUESTS_VFD = 10,
  585. PERF_UCHE_READ_REQUESTS_HLSQ = 11,
  586. PERF_UCHE_READ_REQUESTS_LRZ = 12,
  587. PERF_UCHE_READ_REQUESTS_SP = 13,
  588. PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
  589. PERF_UCHE_WRITE_REQUESTS_SP = 15,
  590. PERF_UCHE_WRITE_REQUESTS_VPC = 16,
  591. PERF_UCHE_WRITE_REQUESTS_VSC = 17,
  592. PERF_UCHE_EVICTS = 18,
  593. PERF_UCHE_BANK_REQ0 = 19,
  594. PERF_UCHE_BANK_REQ1 = 20,
  595. PERF_UCHE_BANK_REQ2 = 21,
  596. PERF_UCHE_BANK_REQ3 = 22,
  597. PERF_UCHE_BANK_REQ4 = 23,
  598. PERF_UCHE_BANK_REQ5 = 24,
  599. PERF_UCHE_BANK_REQ6 = 25,
  600. PERF_UCHE_BANK_REQ7 = 26,
  601. PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
  602. PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
  603. PERF_UCHE_GMEM_READ_BEATS = 29,
  604. PERF_UCHE_TPH_REF_FULL = 30,
  605. PERF_UCHE_TPH_VICTIM_FULL = 31,
  606. PERF_UCHE_TPH_EXT_FULL = 32,
  607. PERF_UCHE_VBIF_STALL_WRITE_DATA = 33,
  608. PERF_UCHE_DCMP_LATENCY_SAMPLES = 34,
  609. PERF_UCHE_DCMP_LATENCY_CYCLES = 35,
  610. PERF_UCHE_VBIF_READ_BEATS_PC = 36,
  611. PERF_UCHE_READ_REQUESTS_PC = 37,
  612. PERF_UCHE_RAM_READ_REQ = 38,
  613. PERF_UCHE_RAM_WRITE_REQ = 39,
  614. };
  615. enum a6xx_tp_perfcounter_select {
  616. PERF_TP_BUSY_CYCLES = 0,
  617. PERF_TP_STALL_CYCLES_UCHE = 1,
  618. PERF_TP_LATENCY_CYCLES = 2,
  619. PERF_TP_LATENCY_TRANS = 3,
  620. PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
  621. PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
  622. PERF_TP_L1_CACHELINE_REQUESTS = 6,
  623. PERF_TP_L1_CACHELINE_MISSES = 7,
  624. PERF_TP_SP_TP_TRANS = 8,
  625. PERF_TP_TP_SP_TRANS = 9,
  626. PERF_TP_OUTPUT_PIXELS = 10,
  627. PERF_TP_FILTER_WORKLOAD_16BIT = 11,
  628. PERF_TP_FILTER_WORKLOAD_32BIT = 12,
  629. PERF_TP_QUADS_RECEIVED = 13,
  630. PERF_TP_QUADS_OFFSET = 14,
  631. PERF_TP_QUADS_SHADOW = 15,
  632. PERF_TP_QUADS_ARRAY = 16,
  633. PERF_TP_QUADS_GRADIENT = 17,
  634. PERF_TP_QUADS_1D = 18,
  635. PERF_TP_QUADS_2D = 19,
  636. PERF_TP_QUADS_BUFFER = 20,
  637. PERF_TP_QUADS_3D = 21,
  638. PERF_TP_QUADS_CUBE = 22,
  639. PERF_TP_DIVERGENT_QUADS_RECEIVED = 23,
  640. PERF_TP_PRT_NON_RESIDENT_EVENTS = 24,
  641. PERF_TP_OUTPUT_PIXELS_POINT = 25,
  642. PERF_TP_OUTPUT_PIXELS_BILINEAR = 26,
  643. PERF_TP_OUTPUT_PIXELS_MIP = 27,
  644. PERF_TP_OUTPUT_PIXELS_ANISO = 28,
  645. PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29,
  646. PERF_TP_FLAG_CACHE_REQUESTS = 30,
  647. PERF_TP_FLAG_CACHE_MISSES = 31,
  648. PERF_TP_L1_5_L2_REQUESTS = 32,
  649. PERF_TP_2D_OUTPUT_PIXELS = 33,
  650. PERF_TP_2D_OUTPUT_PIXELS_POINT = 34,
  651. PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35,
  652. PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36,
  653. PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37,
  654. PERF_TP_TPA2TPC_TRANS = 38,
  655. PERF_TP_L1_MISSES_ASTC_1TILE = 39,
  656. PERF_TP_L1_MISSES_ASTC_2TILE = 40,
  657. PERF_TP_L1_MISSES_ASTC_4TILE = 41,
  658. PERF_TP_L1_5_L2_COMPRESS_REQS = 42,
  659. PERF_TP_L1_5_L2_COMPRESS_MISS = 43,
  660. PERF_TP_L1_BANK_CONFLICT = 44,
  661. PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45,
  662. PERF_TP_L1_5_MISS_LATENCY_TRANS = 46,
  663. PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47,
  664. PERF_TP_FRONTEND_WORKING_CYCLES = 48,
  665. PERF_TP_L1_TAG_WORKING_CYCLES = 49,
  666. PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50,
  667. PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51,
  668. PERF_TP_BACKEND_WORKING_CYCLES = 52,
  669. PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53,
  670. PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54,
  671. PERF_TP_STARVE_CYCLES_SP = 55,
  672. PERF_TP_STARVE_CYCLES_UCHE = 56,
  673. };
  674. enum a6xx_sp_perfcounter_select {
  675. PERF_SP_BUSY_CYCLES = 0,
  676. PERF_SP_ALU_WORKING_CYCLES = 1,
  677. PERF_SP_EFU_WORKING_CYCLES = 2,
  678. PERF_SP_STALL_CYCLES_VPC = 3,
  679. PERF_SP_STALL_CYCLES_TP = 4,
  680. PERF_SP_STALL_CYCLES_UCHE = 5,
  681. PERF_SP_STALL_CYCLES_RB = 6,
  682. PERF_SP_NON_EXECUTION_CYCLES = 7,
  683. PERF_SP_WAVE_CONTEXTS = 8,
  684. PERF_SP_WAVE_CONTEXT_CYCLES = 9,
  685. PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
  686. PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
  687. PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
  688. PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
  689. PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
  690. PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
  691. PERF_SP_WAVE_CTRL_CYCLES = 16,
  692. PERF_SP_WAVE_LOAD_CYCLES = 17,
  693. PERF_SP_WAVE_EMIT_CYCLES = 18,
  694. PERF_SP_WAVE_NOP_CYCLES = 19,
  695. PERF_SP_WAVE_WAIT_CYCLES = 20,
  696. PERF_SP_WAVE_FETCH_CYCLES = 21,
  697. PERF_SP_WAVE_IDLE_CYCLES = 22,
  698. PERF_SP_WAVE_END_CYCLES = 23,
  699. PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
  700. PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
  701. PERF_SP_WAVE_JOIN_CYCLES = 26,
  702. PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
  703. PERF_SP_LM_STORE_INSTRUCTIONS = 28,
  704. PERF_SP_LM_ATOMICS = 29,
  705. PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
  706. PERF_SP_GM_STORE_INSTRUCTIONS = 31,
  707. PERF_SP_GM_ATOMICS = 32,
  708. PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
  709. PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34,
  710. PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35,
  711. PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36,
  712. PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37,
  713. PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38,
  714. PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39,
  715. PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40,
  716. PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41,
  717. PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42,
  718. PERF_SP_VS_INSTRUCTIONS = 43,
  719. PERF_SP_FS_INSTRUCTIONS = 44,
  720. PERF_SP_ADDR_LOCK_COUNT = 45,
  721. PERF_SP_UCHE_READ_TRANS = 46,
  722. PERF_SP_UCHE_WRITE_TRANS = 47,
  723. PERF_SP_EXPORT_VPC_TRANS = 48,
  724. PERF_SP_EXPORT_RB_TRANS = 49,
  725. PERF_SP_PIXELS_KILLED = 50,
  726. PERF_SP_ICL1_REQUESTS = 51,
  727. PERF_SP_ICL1_MISSES = 52,
  728. PERF_SP_HS_INSTRUCTIONS = 53,
  729. PERF_SP_DS_INSTRUCTIONS = 54,
  730. PERF_SP_GS_INSTRUCTIONS = 55,
  731. PERF_SP_CS_INSTRUCTIONS = 56,
  732. PERF_SP_GPR_READ = 57,
  733. PERF_SP_GPR_WRITE = 58,
  734. PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59,
  735. PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60,
  736. PERF_SP_LM_BANK_CONFLICTS = 61,
  737. PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62,
  738. PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63,
  739. PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64,
  740. PERF_SP_LM_WORKING_CYCLES = 65,
  741. PERF_SP_DISPATCHER_WORKING_CYCLES = 66,
  742. PERF_SP_SEQUENCER_WORKING_CYCLES = 67,
  743. PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68,
  744. PERF_SP_STARVE_CYCLES_HLSQ = 69,
  745. PERF_SP_NON_EXECUTION_LS_CYCLES = 70,
  746. PERF_SP_WORKING_EU = 71,
  747. PERF_SP_ANY_EU_WORKING = 72,
  748. PERF_SP_WORKING_EU_FS_STAGE = 73,
  749. PERF_SP_ANY_EU_WORKING_FS_STAGE = 74,
  750. PERF_SP_WORKING_EU_VS_STAGE = 75,
  751. PERF_SP_ANY_EU_WORKING_VS_STAGE = 76,
  752. PERF_SP_WORKING_EU_CS_STAGE = 77,
  753. PERF_SP_ANY_EU_WORKING_CS_STAGE = 78,
  754. PERF_SP_GPR_READ_PREFETCH = 79,
  755. PERF_SP_GPR_READ_CONFLICT = 80,
  756. PERF_SP_GPR_WRITE_CONFLICT = 81,
  757. PERF_SP_GM_LOAD_LATENCY_CYCLES = 82,
  758. PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83,
  759. PERF_SP_EXECUTABLE_WAVES = 84,
  760. };
  761. enum a6xx_rb_perfcounter_select {
  762. PERF_RB_BUSY_CYCLES = 0,
  763. PERF_RB_STALL_CYCLES_HLSQ = 1,
  764. PERF_RB_STALL_CYCLES_FIFO0_FULL = 2,
  765. PERF_RB_STALL_CYCLES_FIFO1_FULL = 3,
  766. PERF_RB_STALL_CYCLES_FIFO2_FULL = 4,
  767. PERF_RB_STARVE_CYCLES_SP = 5,
  768. PERF_RB_STARVE_CYCLES_LRZ_TILE = 6,
  769. PERF_RB_STARVE_CYCLES_CCU = 7,
  770. PERF_RB_STARVE_CYCLES_Z_PLANE = 8,
  771. PERF_RB_STARVE_CYCLES_BARY_PLANE = 9,
  772. PERF_RB_Z_WORKLOAD = 10,
  773. PERF_RB_HLSQ_ACTIVE = 11,
  774. PERF_RB_Z_READ = 12,
  775. PERF_RB_Z_WRITE = 13,
  776. PERF_RB_C_READ = 14,
  777. PERF_RB_C_WRITE = 15,
  778. PERF_RB_TOTAL_PASS = 16,
  779. PERF_RB_Z_PASS = 17,
  780. PERF_RB_Z_FAIL = 18,
  781. PERF_RB_S_FAIL = 19,
  782. PERF_RB_BLENDED_FXP_COMPONENTS = 20,
  783. PERF_RB_BLENDED_FP16_COMPONENTS = 21,
  784. PERF_RB_PS_INVOCATIONS = 22,
  785. PERF_RB_2D_ALIVE_CYCLES = 23,
  786. PERF_RB_2D_STALL_CYCLES_A2D = 24,
  787. PERF_RB_2D_STARVE_CYCLES_SRC = 25,
  788. PERF_RB_2D_STARVE_CYCLES_SP = 26,
  789. PERF_RB_2D_STARVE_CYCLES_DST = 27,
  790. PERF_RB_2D_VALID_PIXELS = 28,
  791. PERF_RB_3D_PIXELS = 29,
  792. PERF_RB_BLENDER_WORKING_CYCLES = 30,
  793. PERF_RB_ZPROC_WORKING_CYCLES = 31,
  794. PERF_RB_CPROC_WORKING_CYCLES = 32,
  795. PERF_RB_SAMPLER_WORKING_CYCLES = 33,
  796. PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34,
  797. PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35,
  798. PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36,
  799. PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37,
  800. PERF_RB_STALL_CYCLES_VPC = 38,
  801. PERF_RB_2D_INPUT_TRANS = 39,
  802. PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40,
  803. PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41,
  804. PERF_RB_BLENDED_FP32_COMPONENTS = 42,
  805. PERF_RB_COLOR_PIX_TILES = 43,
  806. PERF_RB_STALL_CYCLES_CCU = 44,
  807. PERF_RB_EARLY_Z_ARB3_GRANT = 45,
  808. PERF_RB_LATE_Z_ARB3_GRANT = 46,
  809. PERF_RB_EARLY_Z_SKIP_GRANT = 47,
  810. };
  811. enum a6xx_vsc_perfcounter_select {
  812. PERF_VSC_BUSY_CYCLES = 0,
  813. PERF_VSC_WORKING_CYCLES = 1,
  814. PERF_VSC_STALL_CYCLES_UCHE = 2,
  815. PERF_VSC_EOT_NUM = 3,
  816. PERF_VSC_INPUT_TILES = 4,
  817. };
  818. enum a6xx_ccu_perfcounter_select {
  819. PERF_CCU_BUSY_CYCLES = 0,
  820. PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
  821. PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
  822. PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
  823. PERF_CCU_DEPTH_BLOCKS = 4,
  824. PERF_CCU_COLOR_BLOCKS = 5,
  825. PERF_CCU_DEPTH_BLOCK_HIT = 6,
  826. PERF_CCU_COLOR_BLOCK_HIT = 7,
  827. PERF_CCU_PARTIAL_BLOCK_READ = 8,
  828. PERF_CCU_GMEM_READ = 9,
  829. PERF_CCU_GMEM_WRITE = 10,
  830. PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
  831. PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
  832. PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
  833. PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
  834. PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
  835. PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16,
  836. PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17,
  837. PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18,
  838. PERF_CCU_COLOR_READ_FLAG0_COUNT = 19,
  839. PERF_CCU_COLOR_READ_FLAG1_COUNT = 20,
  840. PERF_CCU_COLOR_READ_FLAG2_COUNT = 21,
  841. PERF_CCU_COLOR_READ_FLAG3_COUNT = 22,
  842. PERF_CCU_COLOR_READ_FLAG4_COUNT = 23,
  843. PERF_CCU_COLOR_READ_FLAG5_COUNT = 24,
  844. PERF_CCU_COLOR_READ_FLAG6_COUNT = 25,
  845. PERF_CCU_COLOR_READ_FLAG8_COUNT = 26,
  846. PERF_CCU_2D_RD_REQ = 27,
  847. PERF_CCU_2D_WR_REQ = 28,
  848. };
  849. enum a6xx_lrz_perfcounter_select {
  850. PERF_LRZ_BUSY_CYCLES = 0,
  851. PERF_LRZ_STARVE_CYCLES_RAS = 1,
  852. PERF_LRZ_STALL_CYCLES_RB = 2,
  853. PERF_LRZ_STALL_CYCLES_VSC = 3,
  854. PERF_LRZ_STALL_CYCLES_VPC = 4,
  855. PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
  856. PERF_LRZ_STALL_CYCLES_UCHE = 6,
  857. PERF_LRZ_LRZ_READ = 7,
  858. PERF_LRZ_LRZ_WRITE = 8,
  859. PERF_LRZ_READ_LATENCY = 9,
  860. PERF_LRZ_MERGE_CACHE_UPDATING = 10,
  861. PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
  862. PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
  863. PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
  864. PERF_LRZ_FULL_8X8_TILES = 14,
  865. PERF_LRZ_PARTIAL_8X8_TILES = 15,
  866. PERF_LRZ_TILE_KILLED = 16,
  867. PERF_LRZ_TOTAL_PIXEL = 17,
  868. PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
  869. PERF_LRZ_FULLY_COVERED_TILES = 19,
  870. PERF_LRZ_PARTIAL_COVERED_TILES = 20,
  871. PERF_LRZ_FEEDBACK_ACCEPT = 21,
  872. PERF_LRZ_FEEDBACK_DISCARD = 22,
  873. PERF_LRZ_FEEDBACK_STALL = 23,
  874. PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24,
  875. PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25,
  876. PERF_LRZ_STALL_CYCLES_VC = 26,
  877. PERF_LRZ_RAS_MASK_TRANS = 27,
  878. };
  879. enum a6xx_cmp_perfcounter_select {
  880. PERF_CMPDECMP_STALL_CYCLES_ARB = 0,
  881. PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
  882. PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
  883. PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
  884. PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
  885. PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
  886. PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
  887. PERF_CMPDECMP_VBIF_READ_DATA = 7,
  888. PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
  889. PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
  890. PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
  891. PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
  892. PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
  893. PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
  894. PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
  895. PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15,
  896. PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16,
  897. PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17,
  898. PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18,
  899. PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19,
  900. PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20,
  901. PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21,
  902. PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22,
  903. PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23,
  904. PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24,
  905. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25,
  906. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26,
  907. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27,
  908. PERF_CMPDECMP_2D_RD_DATA = 28,
  909. PERF_CMPDECMP_2D_WR_DATA = 29,
  910. PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30,
  911. PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31,
  912. PERF_CMPDECMP_2D_OUTPUT_TRANS = 32,
  913. PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33,
  914. PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34,
  915. PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35,
  916. PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36,
  917. PERF_CMPDECMP_2D_BUSY_CYCLES = 37,
  918. PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38,
  919. PERF_CMPDECMP_2D_PIXELS = 39,
  920. };
  921. enum a6xx_tex_filter {
  922. A6XX_TEX_NEAREST = 0,
  923. A6XX_TEX_LINEAR = 1,
  924. A6XX_TEX_ANISO = 2,
  925. };
  926. enum a6xx_tex_clamp {
  927. A6XX_TEX_REPEAT = 0,
  928. A6XX_TEX_CLAMP_TO_EDGE = 1,
  929. A6XX_TEX_MIRROR_REPEAT = 2,
  930. A6XX_TEX_CLAMP_TO_BORDER = 3,
  931. A6XX_TEX_MIRROR_CLAMP = 4,
  932. };
  933. enum a6xx_tex_aniso {
  934. A6XX_TEX_ANISO_1 = 0,
  935. A6XX_TEX_ANISO_2 = 1,
  936. A6XX_TEX_ANISO_4 = 2,
  937. A6XX_TEX_ANISO_8 = 3,
  938. A6XX_TEX_ANISO_16 = 4,
  939. };
  940. enum a6xx_tex_swiz {
  941. A6XX_TEX_X = 0,
  942. A6XX_TEX_Y = 1,
  943. A6XX_TEX_Z = 2,
  944. A6XX_TEX_W = 3,
  945. A6XX_TEX_ZERO = 4,
  946. A6XX_TEX_ONE = 5,
  947. };
  948. enum a6xx_tex_type {
  949. A6XX_TEX_1D = 0,
  950. A6XX_TEX_2D = 1,
  951. A6XX_TEX_CUBE = 2,
  952. A6XX_TEX_3D = 3,
  953. };
  954. #define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
  955. #define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002
  956. #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040
  957. #define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
  958. #define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100
  959. #define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
  960. #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  961. #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
  962. #define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
  963. #define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
  964. #define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
  965. #define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000
  966. #define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
  967. #define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
  968. #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
  969. #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
  970. #define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000
  971. #define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
  972. #define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
  973. #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
  974. #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
  975. #define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
  976. #define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
  977. #define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001
  978. #define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002
  979. #define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
  980. #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
  981. #define A6XX_CP_INT_CP_AHB_ERROR 0x00000020
  982. #define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040
  983. #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080
  984. #define REG_A6XX_CP_RB_BASE 0x00000800
  985. #define REG_A6XX_CP_RB_BASE_HI 0x00000801
  986. #define REG_A6XX_CP_RB_CNTL 0x00000802
  987. #define REG_A6XX_CP_RB_RPTR_ADDR_LO 0x00000804
  988. #define REG_A6XX_CP_RB_RPTR_ADDR_HI 0x00000805
  989. #define REG_A6XX_CP_RB_RPTR 0x00000806
  990. #define REG_A6XX_CP_RB_WPTR 0x00000807
  991. #define REG_A6XX_CP_SQE_CNTL 0x00000808
  992. #define REG_A6XX_CP_HW_FAULT 0x00000821
  993. #define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823
  994. #define REG_A6XX_CP_PROTECT_STATUS 0x00000824
  995. #define REG_A6XX_CP_SQE_INSTR_BASE_LO 0x00000830
  996. #define REG_A6XX_CP_SQE_INSTR_BASE_HI 0x00000831
  997. #define REG_A6XX_CP_MISC_CNTL 0x00000840
  998. #define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1
  999. #define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2
  1000. #define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3
  1001. #define REG_A6XX_CP_CHICKEN_DBG 0x00000841
  1002. #define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842
  1003. #define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843
  1004. #define REG_A6XX_CP_PROTECT_CNTL 0x0000084f
  1005. static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
  1006. static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
  1007. static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
  1008. static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
  1009. #define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff
  1010. #define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
  1011. static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
  1012. {
  1013. return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
  1014. }
  1015. #define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000
  1016. #define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18
  1017. static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
  1018. {
  1019. return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
  1020. }
  1021. #define A6XX_CP_PROTECT_REG_READ 0x80000000
  1022. #define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0
  1023. #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x000008a1
  1024. #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x000008a2
  1025. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO 0x000008a3
  1026. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI 0x000008a4
  1027. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
  1028. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
  1029. #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO 0x000008a7
  1030. #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI 0x000008a8
  1031. #define REG_A6XX_CP_PERFCTR_CP_SEL_0 0x000008d0
  1032. #define REG_A6XX_CP_PERFCTR_CP_SEL_1 0x000008d1
  1033. #define REG_A6XX_CP_PERFCTR_CP_SEL_2 0x000008d2
  1034. #define REG_A6XX_CP_PERFCTR_CP_SEL_3 0x000008d3
  1035. #define REG_A6XX_CP_PERFCTR_CP_SEL_4 0x000008d4
  1036. #define REG_A6XX_CP_PERFCTR_CP_SEL_5 0x000008d5
  1037. #define REG_A6XX_CP_PERFCTR_CP_SEL_6 0x000008d6
  1038. #define REG_A6XX_CP_PERFCTR_CP_SEL_7 0x000008d7
  1039. #define REG_A6XX_CP_PERFCTR_CP_SEL_8 0x000008d8
  1040. #define REG_A6XX_CP_PERFCTR_CP_SEL_9 0x000008d9
  1041. #define REG_A6XX_CP_PERFCTR_CP_SEL_10 0x000008da
  1042. #define REG_A6XX_CP_PERFCTR_CP_SEL_11 0x000008db
  1043. #define REG_A6XX_CP_PERFCTR_CP_SEL_12 0x000008dc
  1044. #define REG_A6XX_CP_PERFCTR_CP_SEL_13 0x000008dd
  1045. #define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO 0x00000900
  1046. #define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI 0x00000901
  1047. #define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902
  1048. #define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903
  1049. #define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908
  1050. #define REG_A6XX_CP_SQE_STAT_DATA 0x00000909
  1051. #define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a
  1052. #define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b
  1053. #define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c
  1054. #define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d
  1055. #define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e
  1056. #define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f
  1057. #define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910
  1058. #define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911
  1059. #define REG_A6XX_CP_IB1_BASE 0x00000928
  1060. #define REG_A6XX_CP_IB1_BASE_HI 0x00000929
  1061. #define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a
  1062. #define REG_A6XX_CP_IB2_BASE 0x0000092b
  1063. #define REG_A6XX_CP_IB2_BASE_HI 0x0000092c
  1064. #define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d
  1065. #define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO 0x00000980
  1066. #define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI 0x00000981
  1067. #define REG_A6XX_CP_AHB_CNTL 0x0000098d
  1068. #define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00
  1069. #define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03
  1070. #define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01
  1071. #define REG_A6XX_RBBM_INT_0_STATUS 0x00000201
  1072. #define REG_A6XX_RBBM_STATUS 0x00000210
  1073. #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000
  1074. #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000
  1075. #define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000
  1076. #define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000
  1077. #define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000
  1078. #define A6XX_RBBM_STATUS_SP_BUSY 0x00040000
  1079. #define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000
  1080. #define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000
  1081. #define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000
  1082. #define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000
  1083. #define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000
  1084. #define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000
  1085. #define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800
  1086. #define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400
  1087. #define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200
  1088. #define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100
  1089. #define A6XX_RBBM_STATUS_RB_BUSY 0x00000080
  1090. #define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040
  1091. #define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020
  1092. #define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010
  1093. #define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008
  1094. #define A6XX_RBBM_STATUS_CP_BUSY 0x00000004
  1095. #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002
  1096. #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001
  1097. #define REG_A6XX_RBBM_STATUS3 0x00000213
  1098. #define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215
  1099. #define REG_A6XX_RBBM_PERFCTR_CP_0_LO 0x00000400
  1100. #define REG_A6XX_RBBM_PERFCTR_CP_0_HI 0x00000401
  1101. #define REG_A6XX_RBBM_PERFCTR_CP_1_LO 0x00000402
  1102. #define REG_A6XX_RBBM_PERFCTR_CP_1_HI 0x00000403
  1103. #define REG_A6XX_RBBM_PERFCTR_CP_2_LO 0x00000404
  1104. #define REG_A6XX_RBBM_PERFCTR_CP_2_HI 0x00000405
  1105. #define REG_A6XX_RBBM_PERFCTR_CP_3_LO 0x00000406
  1106. #define REG_A6XX_RBBM_PERFCTR_CP_3_HI 0x00000407
  1107. #define REG_A6XX_RBBM_PERFCTR_CP_4_LO 0x00000408
  1108. #define REG_A6XX_RBBM_PERFCTR_CP_4_HI 0x00000409
  1109. #define REG_A6XX_RBBM_PERFCTR_CP_5_LO 0x0000040a
  1110. #define REG_A6XX_RBBM_PERFCTR_CP_5_HI 0x0000040b
  1111. #define REG_A6XX_RBBM_PERFCTR_CP_6_LO 0x0000040c
  1112. #define REG_A6XX_RBBM_PERFCTR_CP_6_HI 0x0000040d
  1113. #define REG_A6XX_RBBM_PERFCTR_CP_7_LO 0x0000040e
  1114. #define REG_A6XX_RBBM_PERFCTR_CP_7_HI 0x0000040f
  1115. #define REG_A6XX_RBBM_PERFCTR_CP_8_LO 0x00000410
  1116. #define REG_A6XX_RBBM_PERFCTR_CP_8_HI 0x00000411
  1117. #define REG_A6XX_RBBM_PERFCTR_CP_9_LO 0x00000412
  1118. #define REG_A6XX_RBBM_PERFCTR_CP_9_HI 0x00000413
  1119. #define REG_A6XX_RBBM_PERFCTR_CP_10_LO 0x00000414
  1120. #define REG_A6XX_RBBM_PERFCTR_CP_10_HI 0x00000415
  1121. #define REG_A6XX_RBBM_PERFCTR_CP_11_LO 0x00000416
  1122. #define REG_A6XX_RBBM_PERFCTR_CP_11_HI 0x00000417
  1123. #define REG_A6XX_RBBM_PERFCTR_CP_12_LO 0x00000418
  1124. #define REG_A6XX_RBBM_PERFCTR_CP_12_HI 0x00000419
  1125. #define REG_A6XX_RBBM_PERFCTR_CP_13_LO 0x0000041a
  1126. #define REG_A6XX_RBBM_PERFCTR_CP_13_HI 0x0000041b
  1127. #define REG_A6XX_RBBM_PERFCTR_RBBM_0_LO 0x0000041c
  1128. #define REG_A6XX_RBBM_PERFCTR_RBBM_0_HI 0x0000041d
  1129. #define REG_A6XX_RBBM_PERFCTR_RBBM_1_LO 0x0000041e
  1130. #define REG_A6XX_RBBM_PERFCTR_RBBM_1_HI 0x0000041f
  1131. #define REG_A6XX_RBBM_PERFCTR_RBBM_2_LO 0x00000420
  1132. #define REG_A6XX_RBBM_PERFCTR_RBBM_2_HI 0x00000421
  1133. #define REG_A6XX_RBBM_PERFCTR_RBBM_3_LO 0x00000422
  1134. #define REG_A6XX_RBBM_PERFCTR_RBBM_3_HI 0x00000423
  1135. #define REG_A6XX_RBBM_PERFCTR_PC_0_LO 0x00000424
  1136. #define REG_A6XX_RBBM_PERFCTR_PC_0_HI 0x00000425
  1137. #define REG_A6XX_RBBM_PERFCTR_PC_1_LO 0x00000426
  1138. #define REG_A6XX_RBBM_PERFCTR_PC_1_HI 0x00000427
  1139. #define REG_A6XX_RBBM_PERFCTR_PC_2_LO 0x00000428
  1140. #define REG_A6XX_RBBM_PERFCTR_PC_2_HI 0x00000429
  1141. #define REG_A6XX_RBBM_PERFCTR_PC_3_LO 0x0000042a
  1142. #define REG_A6XX_RBBM_PERFCTR_PC_3_HI 0x0000042b
  1143. #define REG_A6XX_RBBM_PERFCTR_PC_4_LO 0x0000042c
  1144. #define REG_A6XX_RBBM_PERFCTR_PC_4_HI 0x0000042d
  1145. #define REG_A6XX_RBBM_PERFCTR_PC_5_LO 0x0000042e
  1146. #define REG_A6XX_RBBM_PERFCTR_PC_5_HI 0x0000042f
  1147. #define REG_A6XX_RBBM_PERFCTR_PC_6_LO 0x00000430
  1148. #define REG_A6XX_RBBM_PERFCTR_PC_6_HI 0x00000431
  1149. #define REG_A6XX_RBBM_PERFCTR_PC_7_LO 0x00000432
  1150. #define REG_A6XX_RBBM_PERFCTR_PC_7_HI 0x00000433
  1151. #define REG_A6XX_RBBM_PERFCTR_VFD_0_LO 0x00000434
  1152. #define REG_A6XX_RBBM_PERFCTR_VFD_0_HI 0x00000435
  1153. #define REG_A6XX_RBBM_PERFCTR_VFD_1_LO 0x00000436
  1154. #define REG_A6XX_RBBM_PERFCTR_VFD_1_HI 0x00000437
  1155. #define REG_A6XX_RBBM_PERFCTR_VFD_2_LO 0x00000438
  1156. #define REG_A6XX_RBBM_PERFCTR_VFD_2_HI 0x00000439
  1157. #define REG_A6XX_RBBM_PERFCTR_VFD_3_LO 0x0000043a
  1158. #define REG_A6XX_RBBM_PERFCTR_VFD_3_HI 0x0000043b
  1159. #define REG_A6XX_RBBM_PERFCTR_VFD_4_LO 0x0000043c
  1160. #define REG_A6XX_RBBM_PERFCTR_VFD_4_HI 0x0000043d
  1161. #define REG_A6XX_RBBM_PERFCTR_VFD_5_LO 0x0000043e
  1162. #define REG_A6XX_RBBM_PERFCTR_VFD_5_HI 0x0000043f
  1163. #define REG_A6XX_RBBM_PERFCTR_VFD_6_LO 0x00000440
  1164. #define REG_A6XX_RBBM_PERFCTR_VFD_6_HI 0x00000441
  1165. #define REG_A6XX_RBBM_PERFCTR_VFD_7_LO 0x00000442
  1166. #define REG_A6XX_RBBM_PERFCTR_VFD_7_HI 0x00000443
  1167. #define REG_A6XX_RBBM_PERFCTR_HLSQ_0_LO 0x00000444
  1168. #define REG_A6XX_RBBM_PERFCTR_HLSQ_0_HI 0x00000445
  1169. #define REG_A6XX_RBBM_PERFCTR_HLSQ_1_LO 0x00000446
  1170. #define REG_A6XX_RBBM_PERFCTR_HLSQ_1_HI 0x00000447
  1171. #define REG_A6XX_RBBM_PERFCTR_HLSQ_2_LO 0x00000448
  1172. #define REG_A6XX_RBBM_PERFCTR_HLSQ_2_HI 0x00000449
  1173. #define REG_A6XX_RBBM_PERFCTR_HLSQ_3_LO 0x0000044a
  1174. #define REG_A6XX_RBBM_PERFCTR_HLSQ_3_HI 0x0000044b
  1175. #define REG_A6XX_RBBM_PERFCTR_HLSQ_4_LO 0x0000044c
  1176. #define REG_A6XX_RBBM_PERFCTR_HLSQ_4_HI 0x0000044d
  1177. #define REG_A6XX_RBBM_PERFCTR_HLSQ_5_LO 0x0000044e
  1178. #define REG_A6XX_RBBM_PERFCTR_HLSQ_5_HI 0x0000044f
  1179. #define REG_A6XX_RBBM_PERFCTR_VPC_0_LO 0x00000450
  1180. #define REG_A6XX_RBBM_PERFCTR_VPC_0_HI 0x00000451
  1181. #define REG_A6XX_RBBM_PERFCTR_VPC_1_LO 0x00000452
  1182. #define REG_A6XX_RBBM_PERFCTR_VPC_1_HI 0x00000453
  1183. #define REG_A6XX_RBBM_PERFCTR_VPC_2_LO 0x00000454
  1184. #define REG_A6XX_RBBM_PERFCTR_VPC_2_HI 0x00000455
  1185. #define REG_A6XX_RBBM_PERFCTR_VPC_3_LO 0x00000456
  1186. #define REG_A6XX_RBBM_PERFCTR_VPC_3_HI 0x00000457
  1187. #define REG_A6XX_RBBM_PERFCTR_VPC_4_LO 0x00000458
  1188. #define REG_A6XX_RBBM_PERFCTR_VPC_4_HI 0x00000459
  1189. #define REG_A6XX_RBBM_PERFCTR_VPC_5_LO 0x0000045a
  1190. #define REG_A6XX_RBBM_PERFCTR_VPC_5_HI 0x0000045b
  1191. #define REG_A6XX_RBBM_PERFCTR_CCU_0_LO 0x0000045c
  1192. #define REG_A6XX_RBBM_PERFCTR_CCU_0_HI 0x0000045d
  1193. #define REG_A6XX_RBBM_PERFCTR_CCU_1_LO 0x0000045e
  1194. #define REG_A6XX_RBBM_PERFCTR_CCU_1_HI 0x0000045f
  1195. #define REG_A6XX_RBBM_PERFCTR_CCU_2_LO 0x00000460
  1196. #define REG_A6XX_RBBM_PERFCTR_CCU_2_HI 0x00000461
  1197. #define REG_A6XX_RBBM_PERFCTR_CCU_3_LO 0x00000462
  1198. #define REG_A6XX_RBBM_PERFCTR_CCU_3_HI 0x00000463
  1199. #define REG_A6XX_RBBM_PERFCTR_CCU_4_LO 0x00000464
  1200. #define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
  1201. #define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
  1202. #define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
  1203. #define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
  1204. #define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
  1205. #define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
  1206. #define REG_A6XX_RBBM_PERFCTR_CCU_4_HI 0x00000465
  1207. #define REG_A6XX_RBBM_PERFCTR_TSE_0_LO 0x00000466
  1208. #define REG_A6XX_RBBM_PERFCTR_TSE_0_HI 0x00000467
  1209. #define REG_A6XX_RBBM_PERFCTR_TSE_1_LO 0x00000468
  1210. #define REG_A6XX_RBBM_PERFCTR_TSE_1_HI 0x00000469
  1211. #define REG_A6XX_RBBM_PERFCTR_TSE_2_LO 0x0000046a
  1212. #define REG_A6XX_RBBM_PERFCTR_TSE_2_HI 0x0000046b
  1213. #define REG_A6XX_RBBM_PERFCTR_TSE_3_LO 0x0000046c
  1214. #define REG_A6XX_RBBM_PERFCTR_TSE_3_HI 0x0000046d
  1215. #define REG_A6XX_RBBM_PERFCTR_RAS_0_LO 0x0000046e
  1216. #define REG_A6XX_RBBM_PERFCTR_RAS_0_HI 0x0000046f
  1217. #define REG_A6XX_RBBM_PERFCTR_RAS_1_LO 0x00000470
  1218. #define REG_A6XX_RBBM_PERFCTR_RAS_1_HI 0x00000471
  1219. #define REG_A6XX_RBBM_PERFCTR_RAS_2_LO 0x00000472
  1220. #define REG_A6XX_RBBM_PERFCTR_RAS_2_HI 0x00000473
  1221. #define REG_A6XX_RBBM_PERFCTR_RAS_3_LO 0x00000474
  1222. #define REG_A6XX_RBBM_PERFCTR_RAS_3_HI 0x00000475
  1223. #define REG_A6XX_RBBM_PERFCTR_UCHE_0_LO 0x00000476
  1224. #define REG_A6XX_RBBM_PERFCTR_UCHE_0_HI 0x00000477
  1225. #define REG_A6XX_RBBM_PERFCTR_UCHE_1_LO 0x00000478
  1226. #define REG_A6XX_RBBM_PERFCTR_UCHE_1_HI 0x00000479
  1227. #define REG_A6XX_RBBM_PERFCTR_UCHE_2_LO 0x0000047a
  1228. #define REG_A6XX_RBBM_PERFCTR_UCHE_2_HI 0x0000047b
  1229. #define REG_A6XX_RBBM_PERFCTR_UCHE_3_LO 0x0000047c
  1230. #define REG_A6XX_RBBM_PERFCTR_UCHE_3_HI 0x0000047d
  1231. #define REG_A6XX_RBBM_PERFCTR_UCHE_4_LO 0x0000047e
  1232. #define REG_A6XX_RBBM_PERFCTR_UCHE_4_HI 0x0000047f
  1233. #define REG_A6XX_RBBM_PERFCTR_UCHE_5_LO 0x00000480
  1234. #define REG_A6XX_RBBM_PERFCTR_UCHE_5_HI 0x00000481
  1235. #define REG_A6XX_RBBM_PERFCTR_UCHE_6_LO 0x00000482
  1236. #define REG_A6XX_RBBM_PERFCTR_UCHE_6_HI 0x00000483
  1237. #define REG_A6XX_RBBM_PERFCTR_UCHE_7_LO 0x00000484
  1238. #define REG_A6XX_RBBM_PERFCTR_UCHE_7_HI 0x00000485
  1239. #define REG_A6XX_RBBM_PERFCTR_UCHE_8_LO 0x00000486
  1240. #define REG_A6XX_RBBM_PERFCTR_UCHE_8_HI 0x00000487
  1241. #define REG_A6XX_RBBM_PERFCTR_UCHE_9_LO 0x00000488
  1242. #define REG_A6XX_RBBM_PERFCTR_UCHE_9_HI 0x00000489
  1243. #define REG_A6XX_RBBM_PERFCTR_UCHE_10_LO 0x0000048a
  1244. #define REG_A6XX_RBBM_PERFCTR_UCHE_10_HI 0x0000048b
  1245. #define REG_A6XX_RBBM_PERFCTR_UCHE_11_LO 0x0000048c
  1246. #define REG_A6XX_RBBM_PERFCTR_UCHE_11_HI 0x0000048d
  1247. #define REG_A6XX_RBBM_PERFCTR_TP_0_LO 0x0000048e
  1248. #define REG_A6XX_RBBM_PERFCTR_TP_0_HI 0x0000048f
  1249. #define REG_A6XX_RBBM_PERFCTR_TP_1_LO 0x00000490
  1250. #define REG_A6XX_RBBM_PERFCTR_TP_1_HI 0x00000491
  1251. #define REG_A6XX_RBBM_PERFCTR_TP_2_LO 0x00000492
  1252. #define REG_A6XX_RBBM_PERFCTR_TP_2_HI 0x00000493
  1253. #define REG_A6XX_RBBM_PERFCTR_TP_3_LO 0x00000494
  1254. #define REG_A6XX_RBBM_PERFCTR_TP_3_HI 0x00000495
  1255. #define REG_A6XX_RBBM_PERFCTR_TP_4_LO 0x00000496
  1256. #define REG_A6XX_RBBM_PERFCTR_TP_4_HI 0x00000497
  1257. #define REG_A6XX_RBBM_PERFCTR_TP_5_LO 0x00000498
  1258. #define REG_A6XX_RBBM_PERFCTR_TP_5_HI 0x00000499
  1259. #define REG_A6XX_RBBM_PERFCTR_TP_6_LO 0x0000049a
  1260. #define REG_A6XX_RBBM_PERFCTR_TP_6_HI 0x0000049b
  1261. #define REG_A6XX_RBBM_PERFCTR_TP_7_LO 0x0000049c
  1262. #define REG_A6XX_RBBM_PERFCTR_TP_7_HI 0x0000049d
  1263. #define REG_A6XX_RBBM_PERFCTR_TP_8_LO 0x0000049e
  1264. #define REG_A6XX_RBBM_PERFCTR_TP_8_HI 0x0000049f
  1265. #define REG_A6XX_RBBM_PERFCTR_TP_9_LO 0x000004a0
  1266. #define REG_A6XX_RBBM_PERFCTR_TP_9_HI 0x000004a1
  1267. #define REG_A6XX_RBBM_PERFCTR_TP_10_LO 0x000004a2
  1268. #define REG_A6XX_RBBM_PERFCTR_TP_10_HI 0x000004a3
  1269. #define REG_A6XX_RBBM_PERFCTR_TP_11_LO 0x000004a4
  1270. #define REG_A6XX_RBBM_PERFCTR_TP_11_HI 0x000004a5
  1271. #define REG_A6XX_RBBM_PERFCTR_SP_0_LO 0x000004a6
  1272. #define REG_A6XX_RBBM_PERFCTR_SP_0_HI 0x000004a7
  1273. #define REG_A6XX_RBBM_PERFCTR_SP_1_LO 0x000004a8
  1274. #define REG_A6XX_RBBM_PERFCTR_SP_1_HI 0x000004a9
  1275. #define REG_A6XX_RBBM_PERFCTR_SP_2_LO 0x000004aa
  1276. #define REG_A6XX_RBBM_PERFCTR_SP_2_HI 0x000004ab
  1277. #define REG_A6XX_RBBM_PERFCTR_SP_3_LO 0x000004ac
  1278. #define REG_A6XX_RBBM_PERFCTR_SP_3_HI 0x000004ad
  1279. #define REG_A6XX_RBBM_PERFCTR_SP_4_LO 0x000004ae
  1280. #define REG_A6XX_RBBM_PERFCTR_SP_4_HI 0x000004af
  1281. #define REG_A6XX_RBBM_PERFCTR_SP_5_LO 0x000004b0
  1282. #define REG_A6XX_RBBM_PERFCTR_SP_5_HI 0x000004b1
  1283. #define REG_A6XX_RBBM_PERFCTR_SP_6_LO 0x000004b2
  1284. #define REG_A6XX_RBBM_PERFCTR_SP_6_HI 0x000004b3
  1285. #define REG_A6XX_RBBM_PERFCTR_SP_7_LO 0x000004b4
  1286. #define REG_A6XX_RBBM_PERFCTR_SP_7_HI 0x000004b5
  1287. #define REG_A6XX_RBBM_PERFCTR_SP_8_LO 0x000004b6
  1288. #define REG_A6XX_RBBM_PERFCTR_SP_8_HI 0x000004b7
  1289. #define REG_A6XX_RBBM_PERFCTR_SP_9_LO 0x000004b8
  1290. #define REG_A6XX_RBBM_PERFCTR_SP_9_HI 0x000004b9
  1291. #define REG_A6XX_RBBM_PERFCTR_SP_10_LO 0x000004ba
  1292. #define REG_A6XX_RBBM_PERFCTR_SP_10_HI 0x000004bb
  1293. #define REG_A6XX_RBBM_PERFCTR_SP_11_LO 0x000004bc
  1294. #define REG_A6XX_RBBM_PERFCTR_SP_11_HI 0x000004bd
  1295. #define REG_A6XX_RBBM_PERFCTR_SP_12_LO 0x000004be
  1296. #define REG_A6XX_RBBM_PERFCTR_SP_12_HI 0x000004bf
  1297. #define REG_A6XX_RBBM_PERFCTR_SP_13_LO 0x000004c0
  1298. #define REG_A6XX_RBBM_PERFCTR_SP_13_HI 0x000004c1
  1299. #define REG_A6XX_RBBM_PERFCTR_SP_14_LO 0x000004c2
  1300. #define REG_A6XX_RBBM_PERFCTR_SP_14_HI 0x000004c3
  1301. #define REG_A6XX_RBBM_PERFCTR_SP_15_LO 0x000004c4
  1302. #define REG_A6XX_RBBM_PERFCTR_SP_15_HI 0x000004c5
  1303. #define REG_A6XX_RBBM_PERFCTR_SP_16_LO 0x000004c6
  1304. #define REG_A6XX_RBBM_PERFCTR_SP_16_HI 0x000004c7
  1305. #define REG_A6XX_RBBM_PERFCTR_SP_17_LO 0x000004c8
  1306. #define REG_A6XX_RBBM_PERFCTR_SP_17_HI 0x000004c9
  1307. #define REG_A6XX_RBBM_PERFCTR_SP_18_LO 0x000004ca
  1308. #define REG_A6XX_RBBM_PERFCTR_SP_18_HI 0x000004cb
  1309. #define REG_A6XX_RBBM_PERFCTR_SP_19_LO 0x000004cc
  1310. #define REG_A6XX_RBBM_PERFCTR_SP_19_HI 0x000004cd
  1311. #define REG_A6XX_RBBM_PERFCTR_SP_20_LO 0x000004ce
  1312. #define REG_A6XX_RBBM_PERFCTR_SP_20_HI 0x000004cf
  1313. #define REG_A6XX_RBBM_PERFCTR_SP_21_LO 0x000004d0
  1314. #define REG_A6XX_RBBM_PERFCTR_SP_21_HI 0x000004d1
  1315. #define REG_A6XX_RBBM_PERFCTR_SP_22_LO 0x000004d2
  1316. #define REG_A6XX_RBBM_PERFCTR_SP_22_HI 0x000004d3
  1317. #define REG_A6XX_RBBM_PERFCTR_SP_23_LO 0x000004d4
  1318. #define REG_A6XX_RBBM_PERFCTR_SP_23_HI 0x000004d5
  1319. #define REG_A6XX_RBBM_PERFCTR_RB_0_LO 0x000004d6
  1320. #define REG_A6XX_RBBM_PERFCTR_RB_0_HI 0x000004d7
  1321. #define REG_A6XX_RBBM_PERFCTR_RB_1_LO 0x000004d8
  1322. #define REG_A6XX_RBBM_PERFCTR_RB_1_HI 0x000004d9
  1323. #define REG_A6XX_RBBM_PERFCTR_RB_2_LO 0x000004da
  1324. #define REG_A6XX_RBBM_PERFCTR_RB_2_HI 0x000004db
  1325. #define REG_A6XX_RBBM_PERFCTR_RB_3_LO 0x000004dc
  1326. #define REG_A6XX_RBBM_PERFCTR_RB_3_HI 0x000004dd
  1327. #define REG_A6XX_RBBM_PERFCTR_RB_4_LO 0x000004de
  1328. #define REG_A6XX_RBBM_PERFCTR_RB_4_HI 0x000004df
  1329. #define REG_A6XX_RBBM_PERFCTR_RB_5_LO 0x000004e0
  1330. #define REG_A6XX_RBBM_PERFCTR_RB_5_HI 0x000004e1
  1331. #define REG_A6XX_RBBM_PERFCTR_RB_6_LO 0x000004e2
  1332. #define REG_A6XX_RBBM_PERFCTR_RB_6_HI 0x000004e3
  1333. #define REG_A6XX_RBBM_PERFCTR_RB_7_LO 0x000004e4
  1334. #define REG_A6XX_RBBM_PERFCTR_RB_7_HI 0x000004e5
  1335. #define REG_A6XX_RBBM_PERFCTR_VSC_0_LO 0x000004e6
  1336. #define REG_A6XX_RBBM_PERFCTR_VSC_0_HI 0x000004e7
  1337. #define REG_A6XX_RBBM_PERFCTR_VSC_1_LO 0x000004e8
  1338. #define REG_A6XX_RBBM_PERFCTR_VSC_1_HI 0x000004e9
  1339. #define REG_A6XX_RBBM_PERFCTR_LRZ_0_LO 0x000004ea
  1340. #define REG_A6XX_RBBM_PERFCTR_LRZ_0_HI 0x000004eb
  1341. #define REG_A6XX_RBBM_PERFCTR_LRZ_1_LO 0x000004ec
  1342. #define REG_A6XX_RBBM_PERFCTR_LRZ_1_HI 0x000004ed
  1343. #define REG_A6XX_RBBM_PERFCTR_LRZ_2_LO 0x000004ee
  1344. #define REG_A6XX_RBBM_PERFCTR_LRZ_2_HI 0x000004ef
  1345. #define REG_A6XX_RBBM_PERFCTR_LRZ_3_LO 0x000004f0
  1346. #define REG_A6XX_RBBM_PERFCTR_LRZ_3_HI 0x000004f1
  1347. #define REG_A6XX_RBBM_PERFCTR_CMP_0_LO 0x000004f2
  1348. #define REG_A6XX_RBBM_PERFCTR_CMP_0_HI 0x000004f3
  1349. #define REG_A6XX_RBBM_PERFCTR_CMP_1_LO 0x000004f4
  1350. #define REG_A6XX_RBBM_PERFCTR_CMP_1_HI 0x000004f5
  1351. #define REG_A6XX_RBBM_PERFCTR_CMP_2_LO 0x000004f6
  1352. #define REG_A6XX_RBBM_PERFCTR_CMP_2_HI 0x000004f7
  1353. #define REG_A6XX_RBBM_PERFCTR_CMP_3_LO 0x000004f8
  1354. #define REG_A6XX_RBBM_PERFCTR_CMP_3_HI 0x000004f9
  1355. #define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500
  1356. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501
  1357. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502
  1358. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503
  1359. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504
  1360. #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505
  1361. #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506
  1362. #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_0 0x00000507
  1363. #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_1 0x00000508
  1364. #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_2 0x00000509
  1365. #define REG_A6XX_RBBM_PERFCTR_RBBM_SEL_3 0x0000050a
  1366. #define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b
  1367. #define REG_A6XX_RBBM_ISDB_CNT 0x00000533
  1368. #define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
  1369. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
  1370. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
  1371. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
  1372. #define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803
  1373. #define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
  1374. #define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010
  1375. #define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f
  1376. #define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037
  1377. #define REG_A6XX_RBBM_INT_0_MASK 0x00000038
  1378. #define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042
  1379. #define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043
  1380. #define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044
  1381. #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  1382. #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
  1383. #define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae
  1384. #define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0
  1385. #define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1
  1386. #define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2
  1387. #define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3
  1388. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4
  1389. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5
  1390. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6
  1391. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7
  1392. #define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8
  1393. #define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9
  1394. #define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba
  1395. #define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb
  1396. #define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc
  1397. #define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd
  1398. #define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be
  1399. #define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf
  1400. #define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0
  1401. #define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1
  1402. #define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2
  1403. #define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3
  1404. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4
  1405. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5
  1406. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6
  1407. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7
  1408. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8
  1409. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9
  1410. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca
  1411. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb
  1412. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc
  1413. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd
  1414. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce
  1415. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf
  1416. #define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0
  1417. #define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1
  1418. #define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2
  1419. #define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3
  1420. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4
  1421. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5
  1422. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6
  1423. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7
  1424. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8
  1425. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9
  1426. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da
  1427. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db
  1428. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc
  1429. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd
  1430. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de
  1431. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df
  1432. #define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0
  1433. #define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1
  1434. #define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2
  1435. #define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3
  1436. #define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4
  1437. #define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5
  1438. #define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6
  1439. #define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7
  1440. #define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8
  1441. #define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9
  1442. #define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea
  1443. #define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb
  1444. #define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec
  1445. #define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed
  1446. #define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee
  1447. #define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef
  1448. #define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0
  1449. #define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1
  1450. #define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2
  1451. #define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3
  1452. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4
  1453. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5
  1454. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6
  1455. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7
  1456. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8
  1457. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9
  1458. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa
  1459. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb
  1460. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100
  1461. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101
  1462. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102
  1463. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103
  1464. #define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104
  1465. #define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105
  1466. #define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106
  1467. #define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107
  1468. #define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108
  1469. #define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109
  1470. #define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a
  1471. #define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b
  1472. #define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c
  1473. #define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d
  1474. #define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e
  1475. #define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f
  1476. #define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110
  1477. #define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111
  1478. #define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112
  1479. #define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113
  1480. #define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114
  1481. #define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115
  1482. #define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116
  1483. #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117
  1484. #define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118
  1485. #define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119
  1486. #define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a
  1487. #define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b
  1488. #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c
  1489. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600
  1490. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601
  1491. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602
  1492. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603
  1493. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
  1494. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
  1495. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
  1496. {
  1497. return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
  1498. }
  1499. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
  1500. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
  1501. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
  1502. {
  1503. return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
  1504. }
  1505. #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604
  1506. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
  1507. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
  1508. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
  1509. {
  1510. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
  1511. }
  1512. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
  1513. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
  1514. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
  1515. {
  1516. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
  1517. }
  1518. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
  1519. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
  1520. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
  1521. {
  1522. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
  1523. }
  1524. #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605
  1525. #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
  1526. #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
  1527. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
  1528. {
  1529. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
  1530. }
  1531. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608
  1532. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609
  1533. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a
  1534. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b
  1535. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c
  1536. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d
  1537. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e
  1538. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f
  1539. #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610
  1540. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
  1541. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
  1542. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
  1543. {
  1544. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
  1545. }
  1546. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
  1547. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
  1548. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
  1549. {
  1550. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
  1551. }
  1552. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
  1553. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
  1554. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
  1555. {
  1556. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
  1557. }
  1558. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
  1559. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
  1560. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
  1561. {
  1562. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
  1563. }
  1564. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
  1565. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
  1566. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
  1567. {
  1568. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
  1569. }
  1570. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
  1571. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
  1572. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
  1573. {
  1574. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
  1575. }
  1576. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
  1577. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
  1578. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
  1579. {
  1580. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
  1581. }
  1582. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
  1583. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
  1584. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
  1585. {
  1586. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
  1587. }
  1588. #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611
  1589. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
  1590. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
  1591. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
  1592. {
  1593. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
  1594. }
  1595. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
  1596. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
  1597. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
  1598. {
  1599. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
  1600. }
  1601. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
  1602. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
  1603. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
  1604. {
  1605. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
  1606. }
  1607. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
  1608. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
  1609. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
  1610. {
  1611. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
  1612. }
  1613. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
  1614. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
  1615. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
  1616. {
  1617. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
  1618. }
  1619. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
  1620. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
  1621. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
  1622. {
  1623. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
  1624. }
  1625. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
  1626. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
  1627. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
  1628. {
  1629. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
  1630. }
  1631. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
  1632. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
  1633. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
  1634. {
  1635. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
  1636. }
  1637. #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f
  1638. #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630
  1639. #define REG_A6XX_VSC_PERFCTR_VSC_SEL_0 0x00000cd8
  1640. #define REG_A6XX_VSC_PERFCTR_VSC_SEL_1 0x00000cd9
  1641. #define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601
  1642. #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_0 0x00008610
  1643. #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_1 0x00008611
  1644. #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_2 0x00008612
  1645. #define REG_A6XX_GRAS_PERFCTR_TSE_SEL_3 0x00008613
  1646. #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_0 0x00008614
  1647. #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_1 0x00008615
  1648. #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_2 0x00008616
  1649. #define REG_A6XX_GRAS_PERFCTR_RAS_SEL_3 0x00008617
  1650. #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_0 0x00008618
  1651. #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_1 0x00008619
  1652. #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_2 0x0000861a
  1653. #define REG_A6XX_GRAS_PERFCTR_LRZ_SEL_3 0x0000861b
  1654. #define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05
  1655. #define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08
  1656. #define REG_A6XX_RB_PERFCTR_RB_SEL_0 0x00008e10
  1657. #define REG_A6XX_RB_PERFCTR_RB_SEL_1 0x00008e11
  1658. #define REG_A6XX_RB_PERFCTR_RB_SEL_2 0x00008e12
  1659. #define REG_A6XX_RB_PERFCTR_RB_SEL_3 0x00008e13
  1660. #define REG_A6XX_RB_PERFCTR_RB_SEL_4 0x00008e14
  1661. #define REG_A6XX_RB_PERFCTR_RB_SEL_5 0x00008e15
  1662. #define REG_A6XX_RB_PERFCTR_RB_SEL_6 0x00008e16
  1663. #define REG_A6XX_RB_PERFCTR_RB_SEL_7 0x00008e17
  1664. #define REG_A6XX_RB_PERFCTR_CCU_SEL_0 0x00008e18
  1665. #define REG_A6XX_RB_PERFCTR_CCU_SEL_1 0x00008e19
  1666. #define REG_A6XX_RB_PERFCTR_CCU_SEL_2 0x00008e1a
  1667. #define REG_A6XX_RB_PERFCTR_CCU_SEL_3 0x00008e1b
  1668. #define REG_A6XX_RB_PERFCTR_CCU_SEL_4 0x00008e1c
  1669. #define REG_A6XX_RB_PERFCTR_CMP_SEL_0 0x00008e2c
  1670. #define REG_A6XX_RB_PERFCTR_CMP_SEL_1 0x00008e2d
  1671. #define REG_A6XX_RB_PERFCTR_CMP_SEL_2 0x00008e2e
  1672. #define REG_A6XX_RB_PERFCTR_CMP_SEL_3 0x00008e2f
  1673. #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d
  1674. #define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50
  1675. #define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00
  1676. #define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01
  1677. #define REG_A6XX_PC_PERFCTR_PC_SEL_0 0x00009e34
  1678. #define REG_A6XX_PC_PERFCTR_PC_SEL_1 0x00009e35
  1679. #define REG_A6XX_PC_PERFCTR_PC_SEL_2 0x00009e36
  1680. #define REG_A6XX_PC_PERFCTR_PC_SEL_3 0x00009e37
  1681. #define REG_A6XX_PC_PERFCTR_PC_SEL_4 0x00009e38
  1682. #define REG_A6XX_PC_PERFCTR_PC_SEL_5 0x00009e39
  1683. #define REG_A6XX_PC_PERFCTR_PC_SEL_6 0x00009e3a
  1684. #define REG_A6XX_PC_PERFCTR_PC_SEL_7 0x00009e3b
  1685. #define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05
  1686. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_0 0x0000be10
  1687. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_1 0x0000be11
  1688. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_2 0x0000be12
  1689. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_3 0x0000be13
  1690. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_4 0x0000be14
  1691. #define REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL_5 0x0000be15
  1692. #define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800
  1693. #define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000
  1694. #define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601
  1695. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_0 0x0000a610
  1696. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_1 0x0000a611
  1697. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_2 0x0000a612
  1698. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_3 0x0000a613
  1699. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_4 0x0000a614
  1700. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_5 0x0000a615
  1701. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_6 0x0000a616
  1702. #define REG_A6XX_VFD_PERFCTR_VFD_SEL_7 0x0000a617
  1703. #define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601
  1704. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_0 0x00009604
  1705. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_1 0x00009605
  1706. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_2 0x00009606
  1707. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_3 0x00009607
  1708. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_4 0x00009608
  1709. #define REG_A6XX_VPC_PERFCTR_VPC_SEL_5 0x00009609
  1710. #define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00
  1711. #define REG_A6XX_UCHE_MODE_CNTL 0x00000e01
  1712. #define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO 0x00000e05
  1713. #define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI 0x00000e06
  1714. #define REG_A6XX_UCHE_WRITE_THRU_BASE_LO 0x00000e07
  1715. #define REG_A6XX_UCHE_WRITE_THRU_BASE_HI 0x00000e08
  1716. #define REG_A6XX_UCHE_TRAP_BASE_LO 0x00000e09
  1717. #define REG_A6XX_UCHE_TRAP_BASE_HI 0x00000e0a
  1718. #define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e0b
  1719. #define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e0c
  1720. #define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e0d
  1721. #define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e0e
  1722. #define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17
  1723. #define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18
  1724. #define REG_A6XX_UCHE_CLIENT_PF 0x00000e19
  1725. #define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff
  1726. #define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0
  1727. static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
  1728. {
  1729. return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
  1730. }
  1731. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_0 0x00000e1c
  1732. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_1 0x00000e1d
  1733. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_2 0x00000e1e
  1734. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_3 0x00000e1f
  1735. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_4 0x00000e20
  1736. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_5 0x00000e21
  1737. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_6 0x00000e22
  1738. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_7 0x00000e23
  1739. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_8 0x00000e24
  1740. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_9 0x00000e25
  1741. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_10 0x00000e26
  1742. #define REG_A6XX_UCHE_PERFCTR_UCHE_SEL_11 0x00000e27
  1743. #define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01
  1744. #define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02
  1745. #define REG_A6XX_SP_PERFCTR_SP_SEL_0 0x0000ae10
  1746. #define REG_A6XX_SP_PERFCTR_SP_SEL_1 0x0000ae11
  1747. #define REG_A6XX_SP_PERFCTR_SP_SEL_2 0x0000ae12
  1748. #define REG_A6XX_SP_PERFCTR_SP_SEL_3 0x0000ae13
  1749. #define REG_A6XX_SP_PERFCTR_SP_SEL_4 0x0000ae14
  1750. #define REG_A6XX_SP_PERFCTR_SP_SEL_5 0x0000ae15
  1751. #define REG_A6XX_SP_PERFCTR_SP_SEL_6 0x0000ae16
  1752. #define REG_A6XX_SP_PERFCTR_SP_SEL_7 0x0000ae17
  1753. #define REG_A6XX_SP_PERFCTR_SP_SEL_8 0x0000ae18
  1754. #define REG_A6XX_SP_PERFCTR_SP_SEL_9 0x0000ae19
  1755. #define REG_A6XX_SP_PERFCTR_SP_SEL_10 0x0000ae1a
  1756. #define REG_A6XX_SP_PERFCTR_SP_SEL_11 0x0000ae1b
  1757. #define REG_A6XX_SP_PERFCTR_SP_SEL_12 0x0000ae1c
  1758. #define REG_A6XX_SP_PERFCTR_SP_SEL_13 0x0000ae1d
  1759. #define REG_A6XX_SP_PERFCTR_SP_SEL_14 0x0000ae1e
  1760. #define REG_A6XX_SP_PERFCTR_SP_SEL_15 0x0000ae1f
  1761. #define REG_A6XX_SP_PERFCTR_SP_SEL_16 0x0000ae20
  1762. #define REG_A6XX_SP_PERFCTR_SP_SEL_17 0x0000ae21
  1763. #define REG_A6XX_SP_PERFCTR_SP_SEL_18 0x0000ae22
  1764. #define REG_A6XX_SP_PERFCTR_SP_SEL_19 0x0000ae23
  1765. #define REG_A6XX_SP_PERFCTR_SP_SEL_20 0x0000ae24
  1766. #define REG_A6XX_SP_PERFCTR_SP_SEL_21 0x0000ae25
  1767. #define REG_A6XX_SP_PERFCTR_SP_SEL_22 0x0000ae26
  1768. #define REG_A6XX_SP_PERFCTR_SP_SEL_23 0x0000ae27
  1769. #define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601
  1770. #define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604
  1771. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_0 0x0000b610
  1772. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_1 0x0000b611
  1773. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_2 0x0000b612
  1774. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_3 0x0000b613
  1775. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_4 0x0000b614
  1776. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_5 0x0000b615
  1777. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_6 0x0000b616
  1778. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_7 0x0000b617
  1779. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_8 0x0000b618
  1780. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_9 0x0000b619
  1781. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_10 0x0000b61a
  1782. #define REG_A6XX_TPL1_PERFCTR_TP_SEL_11 0x0000b61b
  1783. #define REG_A6XX_VBIF_VERSION 0x00003000
  1784. #define REG_A6XX_VBIF_CLKON 0x00003001
  1785. #define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000002
  1786. #define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1787. #define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080
  1788. #define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081
  1789. #define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
  1790. #define REG_A6XX_VBIF_TEST_BUS1_CTRL0 0x00003085
  1791. #define REG_A6XX_VBIF_TEST_BUS1_CTRL1 0x00003086
  1792. #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK 0x0000000f
  1793. #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT 0
  1794. static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)
  1795. {
  1796. return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK;
  1797. }
  1798. #define REG_A6XX_VBIF_TEST_BUS2_CTRL0 0x00003087
  1799. #define REG_A6XX_VBIF_TEST_BUS2_CTRL1 0x00003088
  1800. #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK 0x000001ff
  1801. #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT 0
  1802. static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)
  1803. {
  1804. return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK;
  1805. }
  1806. #define REG_A6XX_VBIF_TEST_BUS_OUT 0x0000308c
  1807. #define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0
  1808. #define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1
  1809. #define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2
  1810. #define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3
  1811. #define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8
  1812. #define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9
  1813. #define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da
  1814. #define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db
  1815. #define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0
  1816. #define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1
  1817. #define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2
  1818. #define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3
  1819. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
  1820. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
  1821. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
  1822. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
  1823. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
  1824. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
  1825. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
  1826. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
  1827. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
  1828. #define REG_A6XX_RB_WINDOW_OFFSET2 0x000088d4
  1829. #define A6XX_RB_WINDOW_OFFSET2_WINDOW_OFFSET_DISABLE 0x80000000
  1830. #define A6XX_RB_WINDOW_OFFSET2_X__MASK 0x00007fff
  1831. #define A6XX_RB_WINDOW_OFFSET2_X__SHIFT 0
  1832. static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)
  1833. {
  1834. return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK;
  1835. }
  1836. #define A6XX_RB_WINDOW_OFFSET2_Y__MASK 0x7fff0000
  1837. #define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT 16
  1838. static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)
  1839. {
  1840. return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK;
  1841. }
  1842. #define REG_A6XX_SP_WINDOW_OFFSET 0x0000b4d1
  1843. #define A6XX_SP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  1844. #define A6XX_SP_WINDOW_OFFSET_X__MASK 0x00007fff
  1845. #define A6XX_SP_WINDOW_OFFSET_X__SHIFT 0
  1846. static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val)
  1847. {
  1848. return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK;
  1849. }
  1850. #define A6XX_SP_WINDOW_OFFSET_Y__MASK 0x7fff0000
  1851. #define A6XX_SP_WINDOW_OFFSET_Y__SHIFT 16
  1852. static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)
  1853. {
  1854. return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK;
  1855. }
  1856. #define REG_A6XX_SP_TP_WINDOW_OFFSET 0x0000b307
  1857. #define A6XX_SP_TP_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  1858. #define A6XX_SP_TP_WINDOW_OFFSET_X__MASK 0x00007fff
  1859. #define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT 0
  1860. static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)
  1861. {
  1862. return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK;
  1863. }
  1864. #define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK 0x7fff0000
  1865. #define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT 16
  1866. static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)
  1867. {
  1868. return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK;
  1869. }
  1870. #define REG_A6XX_GRAS_BIN_CONTROL 0x000080a1
  1871. #define A6XX_GRAS_BIN_CONTROL_BINW__MASK 0x000000ff
  1872. #define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT 0
  1873. static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)
  1874. {
  1875. return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK;
  1876. }
  1877. #define A6XX_GRAS_BIN_CONTROL_BINH__MASK 0x0001ff00
  1878. #define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT 8
  1879. static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)
  1880. {
  1881. return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK;
  1882. }
  1883. #define A6XX_GRAS_BIN_CONTROL_BINNING_PASS 0x00040000
  1884. #define A6XX_GRAS_BIN_CONTROL_USE_VIZ 0x00200000
  1885. #define REG_A6XX_RB_BIN_CONTROL2 0x000088d3
  1886. #define A6XX_RB_BIN_CONTROL2_BINW__MASK 0x000000ff
  1887. #define A6XX_RB_BIN_CONTROL2_BINW__SHIFT 0
  1888. static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)
  1889. {
  1890. return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK;
  1891. }
  1892. #define A6XX_RB_BIN_CONTROL2_BINH__MASK 0x0001ff00
  1893. #define A6XX_RB_BIN_CONTROL2_BINH__SHIFT 8
  1894. static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)
  1895. {
  1896. return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK;
  1897. }
  1898. #define REG_A6XX_VSC_BIN_SIZE 0x00000c02
  1899. #define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
  1900. #define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1901. static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1902. {
  1903. return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
  1904. }
  1905. #define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00
  1906. #define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8
  1907. static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1908. {
  1909. return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1910. }
  1911. #define REG_A6XX_VSC_SIZE_ADDRESS_LO 0x00000c03
  1912. #define REG_A6XX_VSC_SIZE_ADDRESS_HI 0x00000c04
  1913. #define REG_A6XX_VSC_BIN_COUNT 0x00000c06
  1914. #define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe
  1915. #define A6XX_VSC_BIN_COUNT_NX__SHIFT 1
  1916. static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
  1917. {
  1918. return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
  1919. }
  1920. #define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800
  1921. #define A6XX_VSC_BIN_COUNT_NY__SHIFT 11
  1922. static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
  1923. {
  1924. return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
  1925. }
  1926. static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1927. static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1928. #define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  1929. #define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  1930. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  1931. {
  1932. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
  1933. }
  1934. #define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  1935. #define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  1936. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  1937. {
  1938. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  1939. }
  1940. #define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000
  1941. #define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  1942. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  1943. {
  1944. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
  1945. }
  1946. #define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000
  1947. #define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26
  1948. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  1949. {
  1950. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
  1951. }
  1952. #define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_LO 0x00000c30
  1953. #define REG_A6XX_VSC_PIPE_DATA2_ADDRESS_HI 0x00000c31
  1954. #define REG_A6XX_VSC_PIPE_DATA2_PITCH 0x00000c32
  1955. #define REG_A6XX_VSC_PIPE_DATA2_ARRAY_PITCH 0x00000c33
  1956. #define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK 0xffffffff
  1957. #define A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT 0
  1958. static inline uint32_t A6XX_VSC_PIPE_DATA2_ARRAY_PITCH(uint32_t val)
  1959. {
  1960. return ((val >> 4) << A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA2_ARRAY_PITCH__MASK;
  1961. }
  1962. #define REG_A6XX_VSC_PIPE_DATA_ADDRESS_LO 0x00000c34
  1963. #define REG_A6XX_VSC_PIPE_DATA_ADDRESS_HI 0x00000c35
  1964. #define REG_A6XX_VSC_PIPE_DATA_PITCH 0x00000c36
  1965. #define REG_A6XX_VSC_PIPE_DATA_ARRAY_PITCH 0x00000c37
  1966. #define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK 0xffffffff
  1967. #define A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT 0
  1968. static inline uint32_t A6XX_VSC_PIPE_DATA_ARRAY_PITCH(uint32_t val)
  1969. {
  1970. return ((val >> 4) << A6XX_VSC_PIPE_DATA_ARRAY_PITCH__SHIFT) & A6XX_VSC_PIPE_DATA_ARRAY_PITCH__MASK;
  1971. }
  1972. static inline uint32_t REG_A6XX_VSC_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
  1973. static inline uint32_t REG_A6XX_VSC_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
  1974. #define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12
  1975. #define REG_A6XX_GRAS_UNKNOWN_8000 0x00008000
  1976. #define REG_A6XX_GRAS_UNKNOWN_8001 0x00008001
  1977. #define REG_A6XX_GRAS_UNKNOWN_8004 0x00008004
  1978. #define REG_A6XX_GRAS_CNTL 0x00008005
  1979. #define A6XX_GRAS_CNTL_VARYING 0x00000001
  1980. #define A6XX_GRAS_CNTL_UNK3 0x00000008
  1981. #define A6XX_GRAS_CNTL_XCOORD 0x00000040
  1982. #define A6XX_GRAS_CNTL_YCOORD 0x00000080
  1983. #define A6XX_GRAS_CNTL_ZCOORD 0x00000100
  1984. #define A6XX_GRAS_CNTL_WCOORD 0x00000200
  1985. #define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006
  1986. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000003ff
  1987. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
  1988. static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
  1989. {
  1990. return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
  1991. }
  1992. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x000ffc00
  1993. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
  1994. static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
  1995. {
  1996. return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
  1997. }
  1998. #define REG_A6XX_GRAS_CL_VPORT_XOFFSET_0 0x00008010
  1999. #define A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK 0xffffffff
  2000. #define A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT 0
  2001. static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET_0(float val)
  2002. {
  2003. return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET_0__MASK;
  2004. }
  2005. #define REG_A6XX_GRAS_CL_VPORT_XSCALE_0 0x00008011
  2006. #define A6XX_GRAS_CL_VPORT_XSCALE_0__MASK 0xffffffff
  2007. #define A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT 0
  2008. static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE_0(float val)
  2009. {
  2010. return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE_0__MASK;
  2011. }
  2012. #define REG_A6XX_GRAS_CL_VPORT_YOFFSET_0 0x00008012
  2013. #define A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK 0xffffffff
  2014. #define A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT 0
  2015. static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET_0(float val)
  2016. {
  2017. return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET_0__MASK;
  2018. }
  2019. #define REG_A6XX_GRAS_CL_VPORT_YSCALE_0 0x00008013
  2020. #define A6XX_GRAS_CL_VPORT_YSCALE_0__MASK 0xffffffff
  2021. #define A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT 0
  2022. static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE_0(float val)
  2023. {
  2024. return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE_0__MASK;
  2025. }
  2026. #define REG_A6XX_GRAS_CL_VPORT_ZOFFSET_0 0x00008014
  2027. #define A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK 0xffffffff
  2028. #define A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT 0
  2029. static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET_0(float val)
  2030. {
  2031. return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET_0__MASK;
  2032. }
  2033. #define REG_A6XX_GRAS_CL_VPORT_ZSCALE_0 0x00008015
  2034. #define A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK 0xffffffff
  2035. #define A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT 0
  2036. static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE_0(float val)
  2037. {
  2038. return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE_0__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE_0__MASK;
  2039. }
  2040. #define REG_A6XX_GRAS_SU_CNTL 0x00008090
  2041. #define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
  2042. #define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
  2043. #define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
  2044. #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
  2045. #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
  2046. static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
  2047. {
  2048. return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
  2049. }
  2050. #define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
  2051. #define A6XX_GRAS_SU_CNTL_MSAA_ENABLE 0x00002000
  2052. #define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091
  2053. #define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  2054. #define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  2055. static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  2056. {
  2057. return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  2058. }
  2059. #define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  2060. #define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  2061. static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  2062. {
  2063. return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  2064. }
  2065. #define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092
  2066. #define A6XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  2067. #define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0
  2068. static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
  2069. {
  2070. return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
  2071. }
  2072. #define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL 0x00008094
  2073. #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
  2074. #define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095
  2075. #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  2076. #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  2077. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  2078. {
  2079. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  2080. }
  2081. #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096
  2082. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  2083. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  2084. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  2085. {
  2086. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  2087. }
  2088. #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097
  2089. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
  2090. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
  2091. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
  2092. {
  2093. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
  2094. }
  2095. #define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098
  2096. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  2097. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  2098. static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
  2099. {
  2100. return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  2101. }
  2102. #define REG_A6XX_GRAS_UNKNOWN_8099 0x00008099
  2103. #define REG_A6XX_GRAS_UNKNOWN_809B 0x0000809b
  2104. #define REG_A6XX_GRAS_UNKNOWN_80A0 0x000080a0
  2105. #define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2
  2106. #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2107. #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  2108. static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2109. {
  2110. return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
  2111. }
  2112. #define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3
  2113. #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2114. #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2115. static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2116. {
  2117. return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
  2118. }
  2119. #define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2120. #define REG_A6XX_GRAS_UNKNOWN_80A4 0x000080a4
  2121. #define REG_A6XX_GRAS_UNKNOWN_80A5 0x000080a5
  2122. #define REG_A6XX_GRAS_UNKNOWN_80A6 0x000080a6
  2123. #define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af
  2124. #define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0 0x000080b0
  2125. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  2126. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK 0x00007fff
  2127. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT 0
  2128. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X(uint32_t val)
  2129. {
  2130. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_X__MASK;
  2131. }
  2132. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK 0x7fff0000
  2133. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT 16
  2134. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y(uint32_t val)
  2135. {
  2136. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_0_Y__MASK;
  2137. }
  2138. #define REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0 0x000080b1
  2139. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  2140. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK 0x00007fff
  2141. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT 0
  2142. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X(uint32_t val)
  2143. {
  2144. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_X__MASK;
  2145. }
  2146. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK 0x7fff0000
  2147. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT 16
  2148. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y(uint32_t val)
  2149. {
  2150. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_0_Y__MASK;
  2151. }
  2152. #define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0 0x000080d0
  2153. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_WINDOW_OFFSET_DISABLE 0x80000000
  2154. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK 0x00007fff
  2155. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT 0
  2156. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X(uint32_t val)
  2157. {
  2158. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_X__MASK;
  2159. }
  2160. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK 0x7fff0000
  2161. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT 16
  2162. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y(uint32_t val)
  2163. {
  2164. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_0_Y__MASK;
  2165. }
  2166. #define REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0 0x000080d1
  2167. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_WINDOW_OFFSET_DISABLE 0x80000000
  2168. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK 0x00007fff
  2169. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT 0
  2170. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X(uint32_t val)
  2171. {
  2172. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_X__MASK;
  2173. }
  2174. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK 0x7fff0000
  2175. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT 16
  2176. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y(uint32_t val)
  2177. {
  2178. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_0_Y__MASK;
  2179. }
  2180. #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0
  2181. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2182. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  2183. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  2184. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  2185. {
  2186. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  2187. }
  2188. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  2189. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  2190. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  2191. {
  2192. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  2193. }
  2194. #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1
  2195. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2196. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  2197. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  2198. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  2199. {
  2200. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  2201. }
  2202. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  2203. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  2204. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  2205. {
  2206. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  2207. }
  2208. #define REG_A6XX_GRAS_LRZ_CNTL 0x00008100
  2209. #define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
  2210. #define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
  2211. #define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004
  2212. #define REG_A6XX_GRAS_UNKNOWN_8101 0x00008101
  2213. #define REG_A6XX_GRAS_2D_BLIT_INFO 0x00008102
  2214. #define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK 0x000000ff
  2215. #define A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT 0
  2216. static inline uint32_t A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
  2217. {
  2218. return ((val) << A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_INFO_COLOR_FORMAT__MASK;
  2219. }
  2220. #define REG_A6XX_GRAS_LRZ_BUFFER_BASE_LO 0x00008103
  2221. #define REG_A6XX_GRAS_LRZ_BUFFER_BASE_HI 0x00008104
  2222. #define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105
  2223. #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000007ff
  2224. #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0
  2225. static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
  2226. {
  2227. return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
  2228. }
  2229. #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
  2230. #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
  2231. static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  2232. {
  2233. return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
  2234. }
  2235. #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_LO 0x00008106
  2236. #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE_HI 0x00008107
  2237. #define REG_A6XX_GRAS_UNKNOWN_8109 0x00008109
  2238. #define REG_A6XX_GRAS_UNKNOWN_8110 0x00008110
  2239. #define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400
  2240. #define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401
  2241. #define A6XX_GRAS_2D_SRC_TL_X_X__MASK 0x00ffff00
  2242. #define A6XX_GRAS_2D_SRC_TL_X_X__SHIFT 8
  2243. static inline uint32_t A6XX_GRAS_2D_SRC_TL_X_X(uint32_t val)
  2244. {
  2245. return ((val) << A6XX_GRAS_2D_SRC_TL_X_X__SHIFT) & A6XX_GRAS_2D_SRC_TL_X_X__MASK;
  2246. }
  2247. #define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402
  2248. #define A6XX_GRAS_2D_SRC_BR_X_X__MASK 0x00ffff00
  2249. #define A6XX_GRAS_2D_SRC_BR_X_X__SHIFT 8
  2250. static inline uint32_t A6XX_GRAS_2D_SRC_BR_X_X(uint32_t val)
  2251. {
  2252. return ((val) << A6XX_GRAS_2D_SRC_BR_X_X__SHIFT) & A6XX_GRAS_2D_SRC_BR_X_X__MASK;
  2253. }
  2254. #define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403
  2255. #define A6XX_GRAS_2D_SRC_TL_Y_Y__MASK 0x00ffff00
  2256. #define A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT 8
  2257. static inline uint32_t A6XX_GRAS_2D_SRC_TL_Y_Y(uint32_t val)
  2258. {
  2259. return ((val) << A6XX_GRAS_2D_SRC_TL_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_TL_Y_Y__MASK;
  2260. }
  2261. #define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404
  2262. #define A6XX_GRAS_2D_SRC_BR_Y_Y__MASK 0x00ffff00
  2263. #define A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT 8
  2264. static inline uint32_t A6XX_GRAS_2D_SRC_BR_Y_Y(uint32_t val)
  2265. {
  2266. return ((val) << A6XX_GRAS_2D_SRC_BR_Y_Y__SHIFT) & A6XX_GRAS_2D_SRC_BR_Y_Y__MASK;
  2267. }
  2268. #define REG_A6XX_GRAS_2D_DST_TL 0x00008405
  2269. #define A6XX_GRAS_2D_DST_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2270. #define A6XX_GRAS_2D_DST_TL_X__MASK 0x00007fff
  2271. #define A6XX_GRAS_2D_DST_TL_X__SHIFT 0
  2272. static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
  2273. {
  2274. return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
  2275. }
  2276. #define A6XX_GRAS_2D_DST_TL_Y__MASK 0x7fff0000
  2277. #define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16
  2278. static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
  2279. {
  2280. return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
  2281. }
  2282. #define REG_A6XX_GRAS_2D_DST_BR 0x00008406
  2283. #define A6XX_GRAS_2D_DST_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2284. #define A6XX_GRAS_2D_DST_BR_X__MASK 0x00007fff
  2285. #define A6XX_GRAS_2D_DST_BR_X__SHIFT 0
  2286. static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
  2287. {
  2288. return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
  2289. }
  2290. #define A6XX_GRAS_2D_DST_BR_Y__MASK 0x7fff0000
  2291. #define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16
  2292. static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
  2293. {
  2294. return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
  2295. }
  2296. #define REG_A6XX_GRAS_RESOLVE_CNTL_1 0x0000840a
  2297. #define A6XX_GRAS_RESOLVE_CNTL_1_WINDOW_OFFSET_DISABLE 0x80000000
  2298. #define A6XX_GRAS_RESOLVE_CNTL_1_X__MASK 0x00007fff
  2299. #define A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT 0
  2300. static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_X(uint32_t val)
  2301. {
  2302. return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_X__MASK;
  2303. }
  2304. #define A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK 0x7fff0000
  2305. #define A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT 16
  2306. static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_1_Y(uint32_t val)
  2307. {
  2308. return ((val) << A6XX_GRAS_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_1_Y__MASK;
  2309. }
  2310. #define REG_A6XX_GRAS_RESOLVE_CNTL_2 0x0000840b
  2311. #define A6XX_GRAS_RESOLVE_CNTL_2_WINDOW_OFFSET_DISABLE 0x80000000
  2312. #define A6XX_GRAS_RESOLVE_CNTL_2_X__MASK 0x00007fff
  2313. #define A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT 0
  2314. static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_X(uint32_t val)
  2315. {
  2316. return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_X__MASK;
  2317. }
  2318. #define A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK 0x7fff0000
  2319. #define A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT 16
  2320. static inline uint32_t A6XX_GRAS_RESOLVE_CNTL_2_Y(uint32_t val)
  2321. {
  2322. return ((val) << A6XX_GRAS_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_RESOLVE_CNTL_2_Y__MASK;
  2323. }
  2324. #define REG_A6XX_GRAS_UNKNOWN_8600 0x00008600
  2325. #define REG_A6XX_RB_BIN_CONTROL 0x00008800
  2326. #define A6XX_RB_BIN_CONTROL_BINW__MASK 0x000000ff
  2327. #define A6XX_RB_BIN_CONTROL_BINW__SHIFT 0
  2328. static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val)
  2329. {
  2330. return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK;
  2331. }
  2332. #define A6XX_RB_BIN_CONTROL_BINH__MASK 0x0001ff00
  2333. #define A6XX_RB_BIN_CONTROL_BINH__SHIFT 8
  2334. static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val)
  2335. {
  2336. return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK;
  2337. }
  2338. #define A6XX_RB_BIN_CONTROL_BINNING_PASS 0x00040000
  2339. #define A6XX_RB_BIN_CONTROL_USE_VIZ 0x00200000
  2340. #define REG_A6XX_RB_RENDER_CNTL 0x00008801
  2341. #define A6XX_RB_RENDER_CNTL_UNK4 0x00000010
  2342. #define A6XX_RB_RENDER_CNTL_BINNING 0x00000080
  2343. #define A6XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
  2344. #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
  2345. #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
  2346. static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
  2347. {
  2348. return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
  2349. }
  2350. #define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802
  2351. #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2352. #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  2353. static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2354. {
  2355. return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
  2356. }
  2357. #define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803
  2358. #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2359. #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2360. static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2361. {
  2362. return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
  2363. }
  2364. #define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2365. #define REG_A6XX_RB_UNKNOWN_8804 0x00008804
  2366. #define REG_A6XX_RB_UNKNOWN_8805 0x00008805
  2367. #define REG_A6XX_RB_UNKNOWN_8806 0x00008806
  2368. #define REG_A6XX_RB_RENDER_CONTROL0 0x00008809
  2369. #define A6XX_RB_RENDER_CONTROL0_VARYING 0x00000001
  2370. #define A6XX_RB_RENDER_CONTROL0_UNK3 0x00000008
  2371. #define A6XX_RB_RENDER_CONTROL0_XCOORD 0x00000040
  2372. #define A6XX_RB_RENDER_CONTROL0_YCOORD 0x00000080
  2373. #define A6XX_RB_RENDER_CONTROL0_ZCOORD 0x00000100
  2374. #define A6XX_RB_RENDER_CONTROL0_WCOORD 0x00000200
  2375. #define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400
  2376. #define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a
  2377. #define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001
  2378. #define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000002
  2379. #define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008
  2380. #define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b
  2381. #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002
  2382. #define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c
  2383. #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
  2384. #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0
  2385. static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
  2386. {
  2387. return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
  2388. }
  2389. #define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d
  2390. #define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  2391. #define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  2392. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  2393. {
  2394. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
  2395. }
  2396. #define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  2397. #define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  2398. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  2399. {
  2400. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
  2401. }
  2402. #define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  2403. #define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  2404. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  2405. {
  2406. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
  2407. }
  2408. #define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  2409. #define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  2410. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  2411. {
  2412. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
  2413. }
  2414. #define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  2415. #define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  2416. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  2417. {
  2418. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
  2419. }
  2420. #define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  2421. #define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  2422. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  2423. {
  2424. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
  2425. }
  2426. #define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  2427. #define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  2428. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  2429. {
  2430. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
  2431. }
  2432. #define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  2433. #define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  2434. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  2435. {
  2436. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
  2437. }
  2438. #define REG_A6XX_RB_DITHER_CNTL 0x0000880e
  2439. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003
  2440. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0
  2441. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
  2442. {
  2443. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
  2444. }
  2445. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c
  2446. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2
  2447. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
  2448. {
  2449. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
  2450. }
  2451. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030
  2452. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4
  2453. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
  2454. {
  2455. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
  2456. }
  2457. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0
  2458. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6
  2459. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
  2460. {
  2461. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
  2462. }
  2463. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300
  2464. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8
  2465. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
  2466. {
  2467. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
  2468. }
  2469. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00
  2470. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10
  2471. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
  2472. {
  2473. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
  2474. }
  2475. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000
  2476. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12
  2477. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
  2478. {
  2479. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
  2480. }
  2481. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000
  2482. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14
  2483. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
  2484. {
  2485. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
  2486. }
  2487. #define REG_A6XX_RB_SRGB_CNTL 0x0000880f
  2488. #define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001
  2489. #define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002
  2490. #define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004
  2491. #define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008
  2492. #define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010
  2493. #define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020
  2494. #define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040
  2495. #define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080
  2496. #define REG_A6XX_RB_UNKNOWN_8810 0x00008810
  2497. #define REG_A6XX_RB_UNKNOWN_8811 0x00008811
  2498. #define REG_A6XX_RB_UNKNOWN_8818 0x00008818
  2499. #define REG_A6XX_RB_UNKNOWN_8819 0x00008819
  2500. #define REG_A6XX_RB_UNKNOWN_881A 0x0000881a
  2501. #define REG_A6XX_RB_UNKNOWN_881B 0x0000881b
  2502. #define REG_A6XX_RB_UNKNOWN_881C 0x0000881c
  2503. #define REG_A6XX_RB_UNKNOWN_881D 0x0000881d
  2504. #define REG_A6XX_RB_UNKNOWN_881E 0x0000881e
  2505. static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
  2506. static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
  2507. #define A6XX_RB_MRT_CONTROL_BLEND 0x00000001
  2508. #define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002
  2509. #define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004
  2510. #define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078
  2511. #define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3
  2512. static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
  2513. {
  2514. return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  2515. }
  2516. #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
  2517. #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
  2518. static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  2519. {
  2520. return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  2521. }
  2522. static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
  2523. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  2524. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  2525. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2526. {
  2527. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  2528. }
  2529. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  2530. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  2531. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2532. {
  2533. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  2534. }
  2535. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  2536. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  2537. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2538. {
  2539. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  2540. }
  2541. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  2542. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  2543. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2544. {
  2545. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  2546. }
  2547. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  2548. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  2549. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2550. {
  2551. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  2552. }
  2553. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  2554. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  2555. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2556. {
  2557. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  2558. }
  2559. static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
  2560. #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
  2561. #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  2562. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
  2563. {
  2564. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  2565. }
  2566. #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
  2567. #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
  2568. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
  2569. {
  2570. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  2571. }
  2572. #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
  2573. #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
  2574. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2575. {
  2576. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  2577. }
  2578. static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
  2579. #define A6XX_RB_MRT_PITCH__MASK 0xffffffff
  2580. #define A6XX_RB_MRT_PITCH__SHIFT 0
  2581. static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
  2582. {
  2583. return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
  2584. }
  2585. static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
  2586. #define A6XX_RB_MRT_ARRAY_PITCH__MASK 0xffffffff
  2587. #define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0
  2588. static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
  2589. {
  2590. return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
  2591. }
  2592. static inline uint32_t REG_A6XX_RB_MRT_BASE_LO(uint32_t i0) { return 0x00008825 + 0x8*i0; }
  2593. static inline uint32_t REG_A6XX_RB_MRT_BASE_HI(uint32_t i0) { return 0x00008826 + 0x8*i0; }
  2594. static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
  2595. #define REG_A6XX_RB_BLEND_RED_F32 0x00008860
  2596. #define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff
  2597. #define A6XX_RB_BLEND_RED_F32__SHIFT 0
  2598. static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
  2599. {
  2600. return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
  2601. }
  2602. #define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861
  2603. #define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  2604. #define A6XX_RB_BLEND_GREEN_F32__SHIFT 0
  2605. static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
  2606. {
  2607. return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
  2608. }
  2609. #define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862
  2610. #define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  2611. #define A6XX_RB_BLEND_BLUE_F32__SHIFT 0
  2612. static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
  2613. {
  2614. return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
  2615. }
  2616. #define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863
  2617. #define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  2618. #define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0
  2619. static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
  2620. {
  2621. return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
  2622. }
  2623. #define REG_A6XX_RB_ALPHA_CONTROL 0x00008864
  2624. #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  2625. #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  2626. static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  2627. {
  2628. return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  2629. }
  2630. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  2631. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  2632. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  2633. static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  2634. {
  2635. return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  2636. }
  2637. #define REG_A6XX_RB_BLEND_CNTL 0x00008865
  2638. #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
  2639. #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
  2640. static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
  2641. {
  2642. return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
  2643. }
  2644. #define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
  2645. #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
  2646. #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
  2647. static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
  2648. {
  2649. return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
  2650. }
  2651. #define REG_A6XX_RB_DEPTH_PLANE_CNTL 0x00008870
  2652. #define A6XX_RB_DEPTH_PLANE_CNTL_FRAG_WRITES_Z 0x00000001
  2653. #define REG_A6XX_RB_DEPTH_CNTL 0x00008871
  2654. #define A6XX_RB_DEPTH_CNTL_Z_ENABLE 0x00000001
  2655. #define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
  2656. #define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
  2657. #define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
  2658. static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
  2659. {
  2660. return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
  2661. }
  2662. #define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000040
  2663. #define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872
  2664. #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  2665. #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  2666. static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
  2667. {
  2668. return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  2669. }
  2670. #define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873
  2671. #define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0xffffffff
  2672. #define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
  2673. static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
  2674. {
  2675. return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
  2676. }
  2677. #define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874
  2678. #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  2679. #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
  2680. static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
  2681. {
  2682. return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
  2683. }
  2684. #define REG_A6XX_RB_DEPTH_BUFFER_BASE_LO 0x00008875
  2685. #define REG_A6XX_RB_DEPTH_BUFFER_BASE_HI 0x00008876
  2686. #define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877
  2687. #define REG_A6XX_RB_UNKNOWN_8878 0x00008878
  2688. #define REG_A6XX_RB_UNKNOWN_8879 0x00008879
  2689. #define REG_A6XX_RB_STENCIL_CONTROL 0x00008880
  2690. #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  2691. #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  2692. #define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  2693. #define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  2694. #define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  2695. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  2696. {
  2697. return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
  2698. }
  2699. #define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  2700. #define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  2701. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  2702. {
  2703. return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
  2704. }
  2705. #define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  2706. #define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  2707. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  2708. {
  2709. return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  2710. }
  2711. #define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  2712. #define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  2713. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  2714. {
  2715. return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  2716. }
  2717. #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  2718. #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  2719. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  2720. {
  2721. return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  2722. }
  2723. #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  2724. #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  2725. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  2726. {
  2727. return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  2728. }
  2729. #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  2730. #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  2731. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  2732. {
  2733. return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  2734. }
  2735. #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  2736. #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  2737. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  2738. {
  2739. return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  2740. }
  2741. #define REG_A6XX_RB_STENCIL_INFO 0x00008881
  2742. #define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  2743. #define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882
  2744. #define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0xffffffff
  2745. #define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0
  2746. static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
  2747. {
  2748. return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
  2749. }
  2750. #define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883
  2751. #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0xffffffff
  2752. #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0
  2753. static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
  2754. {
  2755. return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
  2756. }
  2757. #define REG_A6XX_RB_STENCIL_BUFFER_BASE_LO 0x00008884
  2758. #define REG_A6XX_RB_STENCIL_BUFFER_BASE_HI 0x00008885
  2759. #define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886
  2760. #define REG_A6XX_RB_STENCILREF 0x00008887
  2761. #define A6XX_RB_STENCILREF_REF__MASK 0x000000ff
  2762. #define A6XX_RB_STENCILREF_REF__SHIFT 0
  2763. static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
  2764. {
  2765. return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
  2766. }
  2767. #define A6XX_RB_STENCILREF_BFREF__MASK 0x0000ff00
  2768. #define A6XX_RB_STENCILREF_BFREF__SHIFT 8
  2769. static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val)
  2770. {
  2771. return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK;
  2772. }
  2773. #define REG_A6XX_RB_STENCILMASK 0x00008888
  2774. #define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff
  2775. #define A6XX_RB_STENCILMASK_MASK__SHIFT 0
  2776. static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
  2777. {
  2778. return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
  2779. }
  2780. #define A6XX_RB_STENCILMASK_BFMASK__MASK 0x0000ff00
  2781. #define A6XX_RB_STENCILMASK_BFMASK__SHIFT 8
  2782. static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val)
  2783. {
  2784. return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK;
  2785. }
  2786. #define REG_A6XX_RB_STENCILWRMASK 0x00008889
  2787. #define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff
  2788. #define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0
  2789. static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
  2790. {
  2791. return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
  2792. }
  2793. #define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK 0x0000ff00
  2794. #define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT 8
  2795. static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)
  2796. {
  2797. return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK;
  2798. }
  2799. #define REG_A6XX_RB_WINDOW_OFFSET 0x00008890
  2800. #define A6XX_RB_WINDOW_OFFSET_WINDOW_OFFSET_DISABLE 0x80000000
  2801. #define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00007fff
  2802. #define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0
  2803. static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
  2804. {
  2805. return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
  2806. }
  2807. #define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x7fff0000
  2808. #define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16
  2809. static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
  2810. {
  2811. return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
  2812. }
  2813. #define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891
  2814. #define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  2815. #define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0
  2816. #define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1
  2817. #define A6XX_RB_BLIT_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  2818. #define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00007fff
  2819. #define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0
  2820. static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
  2821. {
  2822. return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
  2823. }
  2824. #define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x7fff0000
  2825. #define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16
  2826. static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
  2827. {
  2828. return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
  2829. }
  2830. #define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2
  2831. #define A6XX_RB_BLIT_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  2832. #define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00007fff
  2833. #define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0
  2834. static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
  2835. {
  2836. return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
  2837. }
  2838. #define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x7fff0000
  2839. #define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16
  2840. static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
  2841. {
  2842. return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
  2843. }
  2844. #define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6
  2845. #define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7
  2846. #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003
  2847. #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0
  2848. static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
  2849. {
  2850. return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
  2851. }
  2852. #define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004
  2853. #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80
  2854. #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7
  2855. static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
  2856. {
  2857. return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
  2858. }
  2859. #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060
  2860. #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5
  2861. static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2862. {
  2863. return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
  2864. }
  2865. #define REG_A6XX_RB_BLIT_DST_LO 0x000088d8
  2866. #define REG_A6XX_RB_BLIT_DST_HI 0x000088d9
  2867. #define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da
  2868. #define A6XX_RB_BLIT_DST_PITCH__MASK 0xffffffff
  2869. #define A6XX_RB_BLIT_DST_PITCH__SHIFT 0
  2870. static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
  2871. {
  2872. return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
  2873. }
  2874. #define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db
  2875. #define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0xffffffff
  2876. #define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
  2877. static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
  2878. {
  2879. return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
  2880. }
  2881. #define REG_A6XX_RB_BLIT_FLAG_DST_LO 0x000088dc
  2882. #define REG_A6XX_RB_BLIT_FLAG_DST_HI 0x000088dd
  2883. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df
  2884. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0
  2885. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1
  2886. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2
  2887. #define REG_A6XX_RB_BLIT_INFO 0x000088e3
  2888. #define A6XX_RB_BLIT_INFO_UNK0 0x00000001
  2889. #define A6XX_RB_BLIT_INFO_GMEM 0x00000002
  2890. #define A6XX_RB_BLIT_INFO_INTEGER 0x00000004
  2891. #define A6XX_RB_BLIT_INFO_DEPTH 0x00000008
  2892. #define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK 0x000000f0
  2893. #define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT 4
  2894. static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
  2895. {
  2896. return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
  2897. }
  2898. #define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0
  2899. #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_LO 0x00008900
  2900. #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE_HI 0x00008901
  2901. #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902
  2902. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
  2903. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_LO(uint32_t i0) { return 0x00008903 + 0x3*i0; }
  2904. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR_HI(uint32_t i0) { return 0x00008904 + 0x3*i0; }
  2905. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
  2906. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
  2907. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
  2908. static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
  2909. {
  2910. return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
  2911. }
  2912. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x003ff800
  2913. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
  2914. static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  2915. {
  2916. return ((val >> 5) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
  2917. }
  2918. #define REG_A6XX_RB_SAMPLE_COUNT_ADDR_LO 0x00008927
  2919. #define REG_A6XX_RB_SAMPLE_COUNT_ADDR_HI 0x00008928
  2920. #define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00
  2921. #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
  2922. #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
  2923. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_color_fmt val)
  2924. {
  2925. return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
  2926. }
  2927. #define REG_A6XX_RB_2D_DST_INFO 0x00008c17
  2928. #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  2929. #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  2930. static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
  2931. {
  2932. return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
  2933. }
  2934. #define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300
  2935. #define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8
  2936. static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
  2937. {
  2938. return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
  2939. }
  2940. #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  2941. #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  2942. static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2943. {
  2944. return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
  2945. }
  2946. #define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000
  2947. #define REG_A6XX_RB_2D_DST_LO 0x00008c18
  2948. #define REG_A6XX_RB_2D_DST_HI 0x00008c19
  2949. #define REG_A6XX_RB_2D_DST_SIZE 0x00008c1a
  2950. #define A6XX_RB_2D_DST_SIZE_PITCH__MASK 0x0000ffff
  2951. #define A6XX_RB_2D_DST_SIZE_PITCH__SHIFT 0
  2952. static inline uint32_t A6XX_RB_2D_DST_SIZE_PITCH(uint32_t val)
  2953. {
  2954. return ((val >> 6) << A6XX_RB_2D_DST_SIZE_PITCH__SHIFT) & A6XX_RB_2D_DST_SIZE_PITCH__MASK;
  2955. }
  2956. #define REG_A6XX_RB_2D_DST_FLAGS_LO 0x00008c20
  2957. #define REG_A6XX_RB_2D_DST_FLAGS_HI 0x00008c21
  2958. #define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c
  2959. #define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d
  2960. #define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e
  2961. #define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f
  2962. #define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01
  2963. #define REG_A6XX_RB_UNKNOWN_8E04 0x00008e04
  2964. #define REG_A6XX_RB_CCU_CNTL 0x00008e07
  2965. #define REG_A6XX_VPC_UNKNOWN_9101 0x00009101
  2966. #define REG_A6XX_VPC_GS_SIV_CNTL 0x00009104
  2967. #define REG_A6XX_VPC_UNKNOWN_9107 0x00009107
  2968. #define REG_A6XX_VPC_UNKNOWN_9108 0x00009108
  2969. static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
  2970. static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
  2971. static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
  2972. static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
  2973. #define REG_A6XX_VPC_UNKNOWN_9210 0x00009210
  2974. #define REG_A6XX_VPC_UNKNOWN_9211 0x00009211
  2975. static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
  2976. static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
  2977. #define REG_A6XX_VPC_SO_CNTL 0x00009216
  2978. #define A6XX_VPC_SO_CNTL_ENABLE 0x00010000
  2979. #define REG_A6XX_VPC_SO_PROG 0x00009217
  2980. #define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
  2981. #define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0
  2982. static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
  2983. {
  2984. return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
  2985. }
  2986. #define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
  2987. #define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2
  2988. static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
  2989. {
  2990. return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
  2991. }
  2992. #define A6XX_VPC_SO_PROG_A_EN 0x00000800
  2993. #define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
  2994. #define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12
  2995. static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
  2996. {
  2997. return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
  2998. }
  2999. #define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
  3000. #define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14
  3001. static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
  3002. {
  3003. return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
  3004. }
  3005. #define A6XX_VPC_SO_PROG_B_EN 0x00800000
  3006. static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
  3007. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_LO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
  3008. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE_HI(uint32_t i0) { return 0x0000921b + 0x7*i0; }
  3009. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
  3010. static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
  3011. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
  3012. static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_LO(uint32_t i0) { return 0x0000921f + 0x7*i0; }
  3013. static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE_HI(uint32_t i0) { return 0x00009220 + 0x7*i0; }
  3014. #define REG_A6XX_VPC_UNKNOWN_9236 0x00009236
  3015. #define REG_A6XX_VPC_UNKNOWN_9300 0x00009300
  3016. #define REG_A6XX_VPC_PACK 0x00009301
  3017. #define A6XX_VPC_PACK_STRIDE_IN_VPC__MASK 0x000000ff
  3018. #define A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT 0
  3019. static inline uint32_t A6XX_VPC_PACK_STRIDE_IN_VPC(uint32_t val)
  3020. {
  3021. return ((val) << A6XX_VPC_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_PACK_STRIDE_IN_VPC__MASK;
  3022. }
  3023. #define A6XX_VPC_PACK_NUMNONPOSVAR__MASK 0x0000ff00
  3024. #define A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT 8
  3025. static inline uint32_t A6XX_VPC_PACK_NUMNONPOSVAR(uint32_t val)
  3026. {
  3027. return ((val) << A6XX_VPC_PACK_NUMNONPOSVAR__SHIFT) & A6XX_VPC_PACK_NUMNONPOSVAR__MASK;
  3028. }
  3029. #define A6XX_VPC_PACK_PSIZELOC__MASK 0x00ff0000
  3030. #define A6XX_VPC_PACK_PSIZELOC__SHIFT 16
  3031. static inline uint32_t A6XX_VPC_PACK_PSIZELOC(uint32_t val)
  3032. {
  3033. return ((val) << A6XX_VPC_PACK_PSIZELOC__SHIFT) & A6XX_VPC_PACK_PSIZELOC__MASK;
  3034. }
  3035. #define REG_A6XX_VPC_CNTL_0 0x00009304
  3036. #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff
  3037. #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0
  3038. static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
  3039. {
  3040. return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
  3041. }
  3042. #define A6XX_VPC_CNTL_0_VARYING 0x00010000
  3043. #define REG_A6XX_VPC_SO_BUF_CNTL 0x00009305
  3044. #define A6XX_VPC_SO_BUF_CNTL_BUF0 0x00000001
  3045. #define A6XX_VPC_SO_BUF_CNTL_BUF1 0x00000008
  3046. #define A6XX_VPC_SO_BUF_CNTL_BUF2 0x00000040
  3047. #define A6XX_VPC_SO_BUF_CNTL_BUF3 0x00000200
  3048. #define A6XX_VPC_SO_BUF_CNTL_ENABLE 0x00008000
  3049. #define REG_A6XX_VPC_SO_OVERRIDE 0x00009306
  3050. #define A6XX_VPC_SO_OVERRIDE_SO_DISABLE 0x00000001
  3051. #define REG_A6XX_VPC_UNKNOWN_9600 0x00009600
  3052. #define REG_A6XX_VPC_UNKNOWN_9602 0x00009602
  3053. #define REG_A6XX_PC_UNKNOWN_9801 0x00009801
  3054. #define REG_A6XX_PC_RESTART_INDEX 0x00009803
  3055. #define REG_A6XX_PC_MODE_CNTL 0x00009804
  3056. #define REG_A6XX_PC_UNKNOWN_9805 0x00009805
  3057. #define REG_A6XX_PC_UNKNOWN_9806 0x00009806
  3058. #define REG_A6XX_PC_UNKNOWN_9980 0x00009980
  3059. #define REG_A6XX_PC_UNKNOWN_9981 0x00009981
  3060. #define REG_A6XX_PC_UNKNOWN_9990 0x00009990
  3061. #define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00
  3062. #define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001
  3063. #define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002
  3064. #define REG_A6XX_PC_PRIMITIVE_CNTL_1 0x00009b01
  3065. #define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK 0x0000007f
  3066. #define A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT 0
  3067. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC(uint32_t val)
  3068. {
  3069. return ((val) << A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_1_STRIDE_IN_VPC__MASK;
  3070. }
  3071. #define A6XX_PC_PRIMITIVE_CNTL_1_PSIZE 0x00000100
  3072. #define REG_A6XX_PC_UNKNOWN_9B06 0x00009b06
  3073. #define REG_A6XX_PC_UNKNOWN_9B07 0x00009b07
  3074. #define REG_A6XX_PC_TESSFACTOR_ADDR_LO 0x00009e08
  3075. #define REG_A6XX_PC_TESSFACTOR_ADDR_HI 0x00009e09
  3076. #define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72
  3077. #define REG_A6XX_VFD_CONTROL_0 0x0000a000
  3078. #define A6XX_VFD_CONTROL_0_VTXCNT__MASK 0x0000003f
  3079. #define A6XX_VFD_CONTROL_0_VTXCNT__SHIFT 0
  3080. static inline uint32_t A6XX_VFD_CONTROL_0_VTXCNT(uint32_t val)
  3081. {
  3082. return ((val) << A6XX_VFD_CONTROL_0_VTXCNT__SHIFT) & A6XX_VFD_CONTROL_0_VTXCNT__MASK;
  3083. }
  3084. #define REG_A6XX_VFD_CONTROL_1 0x0000a001
  3085. #define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
  3086. #define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
  3087. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  3088. {
  3089. return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
  3090. }
  3091. #define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
  3092. #define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
  3093. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  3094. {
  3095. return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
  3096. }
  3097. #define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000
  3098. #define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16
  3099. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
  3100. {
  3101. return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
  3102. }
  3103. #define REG_A6XX_VFD_CONTROL_2 0x0000a002
  3104. #define A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK 0x000000ff
  3105. #define A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT 0
  3106. static inline uint32_t A6XX_VFD_CONTROL_2_REGID_PATCHID(uint32_t val)
  3107. {
  3108. return ((val) << A6XX_VFD_CONTROL_2_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_PATCHID__MASK;
  3109. }
  3110. #define REG_A6XX_VFD_CONTROL_3 0x0000a003
  3111. #define A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK 0x0000ff00
  3112. #define A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT 8
  3113. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_PATCHID(uint32_t val)
  3114. {
  3115. return ((val) << A6XX_VFD_CONTROL_3_REGID_PATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_PATCHID__MASK;
  3116. }
  3117. #define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
  3118. #define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
  3119. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
  3120. {
  3121. return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
  3122. }
  3123. #define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
  3124. #define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
  3125. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
  3126. {
  3127. return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
  3128. }
  3129. #define REG_A6XX_VFD_CONTROL_4 0x0000a004
  3130. #define REG_A6XX_VFD_CONTROL_5 0x0000a005
  3131. #define REG_A6XX_VFD_CONTROL_6 0x0000a006
  3132. #define REG_A6XX_VFD_MODE_CNTL 0x0000a007
  3133. #define A6XX_VFD_MODE_CNTL_BINNING_PASS 0x00000001
  3134. #define REG_A6XX_VFD_UNKNOWN_A008 0x0000a008
  3135. #define REG_A6XX_VFD_UNKNOWN_A009 0x0000a009
  3136. #define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e
  3137. #define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f
  3138. static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
  3139. static inline uint32_t REG_A6XX_VFD_FETCH_BASE_LO(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
  3140. static inline uint32_t REG_A6XX_VFD_FETCH_BASE_HI(uint32_t i0) { return 0x0000a011 + 0x4*i0; }
  3141. static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
  3142. static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
  3143. static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
  3144. static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
  3145. #define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
  3146. #define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0
  3147. static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
  3148. {
  3149. return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
  3150. }
  3151. #define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
  3152. #define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000
  3153. #define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
  3154. static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_vtx_fmt val)
  3155. {
  3156. return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
  3157. }
  3158. #define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000
  3159. #define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28
  3160. static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  3161. {
  3162. return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
  3163. }
  3164. #define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000
  3165. #define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000
  3166. static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
  3167. static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
  3168. static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
  3169. #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
  3170. #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
  3171. static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
  3172. {
  3173. return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
  3174. }
  3175. #define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
  3176. #define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
  3177. static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
  3178. {
  3179. return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
  3180. }
  3181. #define REG_A6XX_SP_UNKNOWN_A0F8 0x0000a0f8
  3182. #define REG_A6XX_SP_PRIMITIVE_CNTL 0x0000a802
  3183. #define A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK 0x0000001f
  3184. #define A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT 0
  3185. static inline uint32_t A6XX_SP_PRIMITIVE_CNTL_VSOUT(uint32_t val)
  3186. {
  3187. return ((val) << A6XX_SP_PRIMITIVE_CNTL_VSOUT__SHIFT) & A6XX_SP_PRIMITIVE_CNTL_VSOUT__MASK;
  3188. }
  3189. static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
  3190. static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
  3191. #define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
  3192. #define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  3193. static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  3194. {
  3195. return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
  3196. }
  3197. #define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  3198. #define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
  3199. static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  3200. {
  3201. return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  3202. }
  3203. #define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
  3204. #define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  3205. static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  3206. {
  3207. return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
  3208. }
  3209. #define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  3210. #define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
  3211. static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  3212. {
  3213. return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  3214. }
  3215. static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
  3216. static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
  3217. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  3218. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  3219. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  3220. {
  3221. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  3222. }
  3223. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  3224. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  3225. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  3226. {
  3227. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  3228. }
  3229. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  3230. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  3231. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  3232. {
  3233. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  3234. }
  3235. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  3236. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  3237. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  3238. {
  3239. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  3240. }
  3241. #define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800
  3242. #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3243. #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3244. static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3245. {
  3246. return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3247. }
  3248. #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3249. #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3250. static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3251. {
  3252. return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3253. }
  3254. #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3255. #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3256. static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3257. {
  3258. return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
  3259. }
  3260. #define A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3261. #define A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  3262. static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3263. {
  3264. return ((val) << A6XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  3265. }
  3266. #define A6XX_SP_VS_CTRL_REG0_VARYING 0x00400000
  3267. #define A6XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x04000000
  3268. #define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x80000000
  3269. #define REG_A6XX_SP_UNKNOWN_A81B 0x0000a81b
  3270. #define REG_A6XX_SP_VS_OBJ_START_LO 0x0000a81c
  3271. #define REG_A6XX_SP_VS_OBJ_START_HI 0x0000a81d
  3272. #define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822
  3273. #define REG_A6XX_SP_VS_CONFIG 0x0000a823
  3274. #define A6XX_SP_VS_CONFIG_ENABLED 0x00000100
  3275. #define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00
  3276. #define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9
  3277. static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
  3278. {
  3279. return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
  3280. }
  3281. #define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x01fe0000
  3282. #define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17
  3283. static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
  3284. {
  3285. return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
  3286. }
  3287. #define REG_A6XX_SP_VS_INSTRLEN 0x0000a824
  3288. #define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830
  3289. #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3290. #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3291. static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3292. {
  3293. return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3294. }
  3295. #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3296. #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3297. static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3298. {
  3299. return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3300. }
  3301. #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3302. #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3303. static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3304. {
  3305. return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
  3306. }
  3307. #define A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3308. #define A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT 20
  3309. static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3310. {
  3311. return ((val) << A6XX_SP_HS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADSIZE__MASK;
  3312. }
  3313. #define A6XX_SP_HS_CTRL_REG0_VARYING 0x00400000
  3314. #define A6XX_SP_HS_CTRL_REG0_PIXLODENABLE 0x04000000
  3315. #define A6XX_SP_HS_CTRL_REG0_MERGEDREGS 0x80000000
  3316. #define REG_A6XX_SP_HS_UNKNOWN_A831 0x0000a831
  3317. #define REG_A6XX_SP_HS_OBJ_START_LO 0x0000a834
  3318. #define REG_A6XX_SP_HS_OBJ_START_HI 0x0000a835
  3319. #define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a
  3320. #define REG_A6XX_SP_HS_CONFIG 0x0000a83b
  3321. #define A6XX_SP_HS_CONFIG_ENABLED 0x00000100
  3322. #define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00
  3323. #define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9
  3324. static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
  3325. {
  3326. return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
  3327. }
  3328. #define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x01fe0000
  3329. #define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17
  3330. static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
  3331. {
  3332. return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
  3333. }
  3334. #define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c
  3335. #define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840
  3336. #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3337. #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3338. static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3339. {
  3340. return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3341. }
  3342. #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3343. #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3344. static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3345. {
  3346. return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3347. }
  3348. #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3349. #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3350. static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3351. {
  3352. return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
  3353. }
  3354. #define A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3355. #define A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT 20
  3356. static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3357. {
  3358. return ((val) << A6XX_SP_DS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADSIZE__MASK;
  3359. }
  3360. #define A6XX_SP_DS_CTRL_REG0_VARYING 0x00400000
  3361. #define A6XX_SP_DS_CTRL_REG0_PIXLODENABLE 0x04000000
  3362. #define A6XX_SP_DS_CTRL_REG0_MERGEDREGS 0x80000000
  3363. #define REG_A6XX_SP_DS_OBJ_START_LO 0x0000a85c
  3364. #define REG_A6XX_SP_DS_OBJ_START_HI 0x0000a85d
  3365. #define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862
  3366. #define REG_A6XX_SP_DS_CONFIG 0x0000a863
  3367. #define A6XX_SP_DS_CONFIG_ENABLED 0x00000100
  3368. #define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00
  3369. #define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9
  3370. static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
  3371. {
  3372. return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
  3373. }
  3374. #define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x01fe0000
  3375. #define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17
  3376. static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
  3377. {
  3378. return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
  3379. }
  3380. #define REG_A6XX_SP_DS_INSTRLEN 0x0000a864
  3381. #define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870
  3382. #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3383. #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3384. static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3385. {
  3386. return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3387. }
  3388. #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3389. #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3390. static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3391. {
  3392. return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3393. }
  3394. #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3395. #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3396. static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3397. {
  3398. return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
  3399. }
  3400. #define A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3401. #define A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT 20
  3402. static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3403. {
  3404. return ((val) << A6XX_SP_GS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADSIZE__MASK;
  3405. }
  3406. #define A6XX_SP_GS_CTRL_REG0_VARYING 0x00400000
  3407. #define A6XX_SP_GS_CTRL_REG0_PIXLODENABLE 0x04000000
  3408. #define A6XX_SP_GS_CTRL_REG0_MERGEDREGS 0x80000000
  3409. #define REG_A6XX_SP_GS_UNKNOWN_A871 0x0000a871
  3410. #define REG_A6XX_SP_GS_OBJ_START_LO 0x0000a88d
  3411. #define REG_A6XX_SP_GS_OBJ_START_HI 0x0000a88e
  3412. #define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893
  3413. #define REG_A6XX_SP_GS_CONFIG 0x0000a894
  3414. #define A6XX_SP_GS_CONFIG_ENABLED 0x00000100
  3415. #define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00
  3416. #define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9
  3417. static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
  3418. {
  3419. return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
  3420. }
  3421. #define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x01fe0000
  3422. #define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17
  3423. static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
  3424. {
  3425. return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
  3426. }
  3427. #define REG_A6XX_SP_GS_INSTRLEN 0x0000a895
  3428. #define REG_A6XX_SP_VS_TEX_SAMP_LO 0x0000a8a0
  3429. #define REG_A6XX_SP_VS_TEX_SAMP_HI 0x0000a8a1
  3430. #define REG_A6XX_SP_HS_TEX_SAMP_LO 0x0000a8a2
  3431. #define REG_A6XX_SP_HS_TEX_SAMP_HI 0x0000a8a3
  3432. #define REG_A6XX_SP_DS_TEX_SAMP_LO 0x0000a8a4
  3433. #define REG_A6XX_SP_DS_TEX_SAMP_HI 0x0000a8a5
  3434. #define REG_A6XX_SP_GS_TEX_SAMP_LO 0x0000a8a6
  3435. #define REG_A6XX_SP_GS_TEX_SAMP_HI 0x0000a8a7
  3436. #define REG_A6XX_SP_VS_TEX_CONST_LO 0x0000a8a8
  3437. #define REG_A6XX_SP_VS_TEX_CONST_HI 0x0000a8a9
  3438. #define REG_A6XX_SP_HS_TEX_CONST_LO 0x0000a8aa
  3439. #define REG_A6XX_SP_HS_TEX_CONST_HI 0x0000a8ab
  3440. #define REG_A6XX_SP_DS_TEX_CONST_LO 0x0000a8ac
  3441. #define REG_A6XX_SP_DS_TEX_CONST_HI 0x0000a8ad
  3442. #define REG_A6XX_SP_GS_TEX_CONST_LO 0x0000a8ae
  3443. #define REG_A6XX_SP_GS_TEX_CONST_HI 0x0000a8af
  3444. #define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980
  3445. #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3446. #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3447. static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3448. {
  3449. return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3450. }
  3451. #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3452. #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3453. static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3454. {
  3455. return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3456. }
  3457. #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3458. #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3459. static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3460. {
  3461. return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
  3462. }
  3463. #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3464. #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  3465. static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3466. {
  3467. return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  3468. }
  3469. #define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000
  3470. #define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000
  3471. #define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000
  3472. #define REG_A6XX_SP_UNKNOWN_A982 0x0000a982
  3473. #define REG_A6XX_SP_FS_OBJ_START_LO 0x0000a983
  3474. #define REG_A6XX_SP_FS_OBJ_START_HI 0x0000a984
  3475. #define REG_A6XX_SP_BLEND_CNTL 0x0000a989
  3476. #define A6XX_SP_BLEND_CNTL_ENABLED 0x00000001
  3477. #define A6XX_SP_BLEND_CNTL_UNK8 0x00000100
  3478. #define REG_A6XX_SP_SRGB_CNTL 0x0000a98a
  3479. #define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001
  3480. #define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002
  3481. #define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004
  3482. #define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008
  3483. #define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010
  3484. #define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020
  3485. #define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040
  3486. #define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080
  3487. #define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b
  3488. #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  3489. #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0
  3490. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
  3491. {
  3492. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
  3493. }
  3494. #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  3495. #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4
  3496. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
  3497. {
  3498. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
  3499. }
  3500. #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  3501. #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8
  3502. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
  3503. {
  3504. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
  3505. }
  3506. #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  3507. #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12
  3508. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
  3509. {
  3510. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
  3511. }
  3512. #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  3513. #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16
  3514. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
  3515. {
  3516. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
  3517. }
  3518. #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  3519. #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20
  3520. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
  3521. {
  3522. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
  3523. }
  3524. #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  3525. #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24
  3526. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
  3527. {
  3528. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
  3529. }
  3530. #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  3531. #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28
  3532. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
  3533. {
  3534. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
  3535. }
  3536. #define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c
  3537. #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00
  3538. #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8
  3539. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
  3540. {
  3541. return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
  3542. }
  3543. #define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d
  3544. #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
  3545. #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0
  3546. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
  3547. {
  3548. return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
  3549. }
  3550. static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
  3551. static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
  3552. #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
  3553. #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
  3554. static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_color_fmt val)
  3555. {
  3556. return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
  3557. }
  3558. #define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100
  3559. #define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200
  3560. #define REG_A6XX_SP_UNKNOWN_A99E 0x0000a99e
  3561. #define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7
  3562. #define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8
  3563. #define REG_A6XX_SP_FS_TEX_SAMP_LO 0x0000a9e0
  3564. #define REG_A6XX_SP_FS_TEX_SAMP_HI 0x0000a9e1
  3565. #define REG_A6XX_SP_CS_TEX_SAMP_LO 0x0000a9e2
  3566. #define REG_A6XX_SP_CS_TEX_SAMP_HI 0x0000a9e3
  3567. #define REG_A6XX_SP_FS_TEX_CONST_LO 0x0000a9e4
  3568. #define REG_A6XX_SP_FS_TEX_CONST_HI 0x0000a9e5
  3569. #define REG_A6XX_SP_CS_TEX_CONST_LO 0x0000a9e6
  3570. #define REG_A6XX_SP_CS_TEX_CONST_HI 0x0000a9e7
  3571. static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
  3572. static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
  3573. #define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
  3574. #define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
  3575. static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
  3576. {
  3577. return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
  3578. }
  3579. #define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
  3580. #define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0
  3581. #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  3582. #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  3583. static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  3584. {
  3585. return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  3586. }
  3587. #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  3588. #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  3589. static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  3590. {
  3591. return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  3592. }
  3593. #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  3594. #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  3595. static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  3596. {
  3597. return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
  3598. }
  3599. #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  3600. #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20
  3601. static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  3602. {
  3603. return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
  3604. }
  3605. #define A6XX_SP_CS_CTRL_REG0_VARYING 0x00400000
  3606. #define A6XX_SP_CS_CTRL_REG0_PIXLODENABLE 0x04000000
  3607. #define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000
  3608. #define REG_A6XX_SP_CS_OBJ_START_LO 0x0000a9b4
  3609. #define REG_A6XX_SP_CS_OBJ_START_HI 0x0000a9b5
  3610. #define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc
  3611. #define REG_A6XX_SP_UNKNOWN_AB00 0x0000ab00
  3612. #define REG_A6XX_SP_FS_CONFIG 0x0000ab04
  3613. #define A6XX_SP_FS_CONFIG_ENABLED 0x00000100
  3614. #define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00
  3615. #define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9
  3616. static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
  3617. {
  3618. return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
  3619. }
  3620. #define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x01fe0000
  3621. #define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17
  3622. static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
  3623. {
  3624. return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
  3625. }
  3626. #define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05
  3627. #define REG_A6XX_SP_UNKNOWN_AB20 0x0000ab20
  3628. #define REG_A6XX_SP_UNKNOWN_AE00 0x0000ae00
  3629. #define REG_A6XX_SP_UNKNOWN_AE03 0x0000ae03
  3630. #define REG_A6XX_SP_UNKNOWN_AE04 0x0000ae04
  3631. #define REG_A6XX_SP_UNKNOWN_AE0F 0x0000ae0f
  3632. #define REG_A6XX_SP_UNKNOWN_B182 0x0000b182
  3633. #define REG_A6XX_SP_UNKNOWN_B183 0x0000b183
  3634. #define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300
  3635. #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  3636. #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  3637. static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  3638. {
  3639. return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
  3640. }
  3641. #define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301
  3642. #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  3643. #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  3644. static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  3645. {
  3646. return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
  3647. }
  3648. #define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  3649. #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_LO 0x0000b302
  3650. #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR_HI 0x0000b303
  3651. #define REG_A6XX_SP_TP_UNKNOWN_B304 0x0000b304
  3652. #define REG_A6XX_SP_TP_UNKNOWN_B309 0x0000b309
  3653. #define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0
  3654. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  3655. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  3656. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_color_fmt val)
  3657. {
  3658. return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
  3659. }
  3660. #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300
  3661. #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8
  3662. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
  3663. {
  3664. return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
  3665. }
  3666. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  3667. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  3668. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3669. {
  3670. return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
  3671. }
  3672. #define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000
  3673. #define REG_A6XX_SP_PS_2D_SRC_LO 0x0000b4c2
  3674. #define REG_A6XX_SP_PS_2D_SRC_HI 0x0000b4c3
  3675. #define REG_A6XX_SP_PS_2D_SRC_FLAGS_LO 0x0000b4ca
  3676. #define REG_A6XX_SP_PS_2D_SRC_FLAGS_HI 0x0000b4cb
  3677. #define REG_A6XX_SP_UNKNOWN_B600 0x0000b600
  3678. #define REG_A6XX_SP_UNKNOWN_B605 0x0000b605
  3679. #define REG_A6XX_HLSQ_VS_CNTL 0x0000b800
  3680. #define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff
  3681. #define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0
  3682. static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
  3683. {
  3684. return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
  3685. }
  3686. #define REG_A6XX_HLSQ_HS_CNTL 0x0000b801
  3687. #define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff
  3688. #define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0
  3689. static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
  3690. {
  3691. return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
  3692. }
  3693. #define REG_A6XX_HLSQ_DS_CNTL 0x0000b802
  3694. #define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff
  3695. #define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0
  3696. static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
  3697. {
  3698. return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
  3699. }
  3700. #define REG_A6XX_HLSQ_GS_CNTL 0x0000b803
  3701. #define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff
  3702. #define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0
  3703. static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
  3704. {
  3705. return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
  3706. }
  3707. #define REG_A6XX_HLSQ_UNKNOWN_B980 0x0000b980
  3708. #define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982
  3709. #define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983
  3710. #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
  3711. #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
  3712. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  3713. {
  3714. return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  3715. }
  3716. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
  3717. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
  3718. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
  3719. {
  3720. return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
  3721. }
  3722. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
  3723. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
  3724. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
  3725. {
  3726. return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
  3727. }
  3728. #define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984
  3729. #define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK 0x000000ff
  3730. #define A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT 0
  3731. static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID(uint32_t val)
  3732. {
  3733. return ((val) << A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_FRAGCOORDXYREGID__MASK;
  3734. }
  3735. #define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985
  3736. #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
  3737. #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
  3738. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
  3739. {
  3740. return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
  3741. }
  3742. #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
  3743. #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
  3744. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
  3745. {
  3746. return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
  3747. }
  3748. #define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986
  3749. #define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990
  3750. #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
  3751. #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
  3752. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
  3753. {
  3754. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
  3755. }
  3756. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
  3757. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
  3758. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
  3759. {
  3760. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
  3761. }
  3762. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
  3763. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
  3764. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
  3765. {
  3766. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
  3767. }
  3768. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
  3769. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
  3770. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
  3771. {
  3772. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
  3773. }
  3774. #define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991
  3775. #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff
  3776. #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0
  3777. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
  3778. {
  3779. return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
  3780. }
  3781. #define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992
  3782. #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff
  3783. #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0
  3784. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
  3785. {
  3786. return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
  3787. }
  3788. #define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993
  3789. #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff
  3790. #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0
  3791. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
  3792. {
  3793. return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
  3794. }
  3795. #define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994
  3796. #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff
  3797. #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0
  3798. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
  3799. {
  3800. return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
  3801. }
  3802. #define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995
  3803. #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff
  3804. #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0
  3805. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
  3806. {
  3807. return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
  3808. }
  3809. #define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996
  3810. #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff
  3811. #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0
  3812. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
  3813. {
  3814. return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
  3815. }
  3816. #define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997
  3817. #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
  3818. #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
  3819. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
  3820. {
  3821. return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
  3822. }
  3823. #define A6XX_HLSQ_CS_CNTL_0_UNK0__MASK 0x0000ff00
  3824. #define A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT 8
  3825. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK0(uint32_t val)
  3826. {
  3827. return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK0__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK0__MASK;
  3828. }
  3829. #define A6XX_HLSQ_CS_CNTL_0_UNK1__MASK 0x00ff0000
  3830. #define A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT 16
  3831. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_UNK1(uint32_t val)
  3832. {
  3833. return ((val) << A6XX_HLSQ_CS_CNTL_0_UNK1__SHIFT) & A6XX_HLSQ_CS_CNTL_0_UNK1__MASK;
  3834. }
  3835. #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
  3836. #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
  3837. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
  3838. {
  3839. return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
  3840. }
  3841. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999
  3842. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a
  3843. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b
  3844. #define REG_A6XX_HLSQ_UPDATE_CNTL 0x0000bb08
  3845. #define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10
  3846. #define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff
  3847. #define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0
  3848. static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
  3849. {
  3850. return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
  3851. }
  3852. #define REG_A6XX_HLSQ_UNKNOWN_BB11 0x0000bb11
  3853. #define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00
  3854. #define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01
  3855. #define REG_A6XX_HLSQ_UNKNOWN_BE04 0x0000be04
  3856. #define REG_A6XX_TEX_SAMP_0 0x00000000
  3857. #define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  3858. #define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  3859. #define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  3860. static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
  3861. {
  3862. return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
  3863. }
  3864. #define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  3865. #define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  3866. static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
  3867. {
  3868. return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
  3869. }
  3870. #define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  3871. #define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  3872. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
  3873. {
  3874. return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
  3875. }
  3876. #define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  3877. #define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  3878. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
  3879. {
  3880. return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
  3881. }
  3882. #define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  3883. #define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  3884. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
  3885. {
  3886. return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
  3887. }
  3888. #define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  3889. #define A6XX_TEX_SAMP_0_ANISO__SHIFT 14
  3890. static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
  3891. {
  3892. return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
  3893. }
  3894. #define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  3895. #define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  3896. static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
  3897. {
  3898. return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
  3899. }
  3900. #define REG_A6XX_TEX_SAMP_1 0x00000001
  3901. #define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  3902. #define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  3903. static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  3904. {
  3905. return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  3906. }
  3907. #define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  3908. #define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  3909. #define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  3910. #define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  3911. #define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  3912. static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
  3913. {
  3914. return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
  3915. }
  3916. #define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  3917. #define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  3918. static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
  3919. {
  3920. return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
  3921. }
  3922. #define REG_A6XX_TEX_SAMP_2 0x00000002
  3923. #define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK 0xfffffff0
  3924. #define A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT 4
  3925. static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR_OFFSET(uint32_t val)
  3926. {
  3927. return ((val) << A6XX_TEX_SAMP_2_BCOLOR_OFFSET__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR_OFFSET__MASK;
  3928. }
  3929. #define REG_A6XX_TEX_SAMP_3 0x00000003
  3930. #define REG_A6XX_TEX_CONST_0 0x00000000
  3931. #define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
  3932. #define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0
  3933. static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
  3934. {
  3935. return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
  3936. }
  3937. #define A6XX_TEX_CONST_0_SRGB 0x00000004
  3938. #define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  3939. #define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  3940. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
  3941. {
  3942. return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
  3943. }
  3944. #define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  3945. #define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  3946. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
  3947. {
  3948. return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
  3949. }
  3950. #define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  3951. #define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  3952. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
  3953. {
  3954. return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
  3955. }
  3956. #define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  3957. #define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  3958. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
  3959. {
  3960. return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
  3961. }
  3962. #define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  3963. #define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  3964. static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  3965. {
  3966. return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
  3967. }
  3968. #define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000
  3969. #define A6XX_TEX_CONST_0_FMT__SHIFT 22
  3970. static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_tex_fmt val)
  3971. {
  3972. return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
  3973. }
  3974. #define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000
  3975. #define A6XX_TEX_CONST_0_SWAP__SHIFT 30
  3976. static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
  3977. {
  3978. return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
  3979. }
  3980. #define REG_A6XX_TEX_CONST_1 0x00000001
  3981. #define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
  3982. #define A6XX_TEX_CONST_1_WIDTH__SHIFT 0
  3983. static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
  3984. {
  3985. return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
  3986. }
  3987. #define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
  3988. #define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15
  3989. static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
  3990. {
  3991. return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
  3992. }
  3993. #define REG_A6XX_TEX_CONST_2 0x00000002
  3994. #define A6XX_TEX_CONST_2_FETCHSIZE__MASK 0x0000000f
  3995. #define A6XX_TEX_CONST_2_FETCHSIZE__SHIFT 0
  3996. static inline uint32_t A6XX_TEX_CONST_2_FETCHSIZE(enum a6xx_tex_fetchsize val)
  3997. {
  3998. return ((val) << A6XX_TEX_CONST_2_FETCHSIZE__SHIFT) & A6XX_TEX_CONST_2_FETCHSIZE__MASK;
  3999. }
  4000. #define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
  4001. #define A6XX_TEX_CONST_2_PITCH__SHIFT 7
  4002. static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
  4003. {
  4004. return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
  4005. }
  4006. #define A6XX_TEX_CONST_2_TYPE__MASK 0x60000000
  4007. #define A6XX_TEX_CONST_2_TYPE__SHIFT 29
  4008. static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
  4009. {
  4010. return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
  4011. }
  4012. #define REG_A6XX_TEX_CONST_3 0x00000003
  4013. #define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
  4014. #define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
  4015. static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
  4016. {
  4017. return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
  4018. }
  4019. #define A6XX_TEX_CONST_3_FLAG 0x10000000
  4020. #define REG_A6XX_TEX_CONST_4 0x00000004
  4021. #define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
  4022. #define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5
  4023. static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
  4024. {
  4025. return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
  4026. }
  4027. #define REG_A6XX_TEX_CONST_5 0x00000005
  4028. #define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
  4029. #define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0
  4030. static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
  4031. {
  4032. return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
  4033. }
  4034. #define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
  4035. #define A6XX_TEX_CONST_5_DEPTH__SHIFT 17
  4036. static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
  4037. {
  4038. return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
  4039. }
  4040. #define REG_A6XX_TEX_CONST_6 0x00000006
  4041. #define REG_A6XX_TEX_CONST_7 0x00000007
  4042. #define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0
  4043. #define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5
  4044. static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
  4045. {
  4046. return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
  4047. }
  4048. #define REG_A6XX_TEX_CONST_8 0x00000008
  4049. #define A6XX_TEX_CONST_8_FLAG_HI__MASK 0x0001ffff
  4050. #define A6XX_TEX_CONST_8_FLAG_HI__SHIFT 0
  4051. static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)
  4052. {
  4053. return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK;
  4054. }
  4055. #define REG_A6XX_TEX_CONST_9 0x00000009
  4056. #define REG_A6XX_TEX_CONST_10 0x0000000a
  4057. #define REG_A6XX_TEX_CONST_11 0x0000000b
  4058. #define REG_A6XX_TEX_CONST_12 0x0000000c
  4059. #define REG_A6XX_TEX_CONST_13 0x0000000d
  4060. #define REG_A6XX_TEX_CONST_14 0x0000000e
  4061. #define REG_A6XX_TEX_CONST_15 0x0000000f
  4062. #define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00001140
  4063. #define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00001148
  4064. #define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00001540
  4065. #define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00001541
  4066. #define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00001542
  4067. #define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00001543
  4068. #define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00001544
  4069. #define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00001545
  4070. #define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00001572
  4071. #define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00001573
  4072. #define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00001574
  4073. #define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00001575
  4074. #define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00001576
  4075. #define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00001577
  4076. #define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000015a4
  4077. #define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000015a5
  4078. #define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000015a6
  4079. #define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000015a7
  4080. #define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000015a8
  4081. #define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000015a9
  4082. #define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000015d6
  4083. #define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000015d7
  4084. #define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000015d8
  4085. #define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000015d9
  4086. #define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000015da
  4087. #define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000015db
  4088. #define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x00000000
  4089. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00000000
  4090. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK 0x000000ff
  4091. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT 0
  4092. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)
  4093. {
  4094. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK;
  4095. }
  4096. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK 0x0000ff00
  4097. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT 8
  4098. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)
  4099. {
  4100. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK;
  4101. }
  4102. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00000001
  4103. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00000002
  4104. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00000003
  4105. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00000004
  4106. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
  4107. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
  4108. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
  4109. {
  4110. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
  4111. }
  4112. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
  4113. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
  4114. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
  4115. {
  4116. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
  4117. }
  4118. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
  4119. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
  4120. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
  4121. {
  4122. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
  4123. }
  4124. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00000005
  4125. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
  4126. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
  4127. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
  4128. {
  4129. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
  4130. }
  4131. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00000008
  4132. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00000009
  4133. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0000000a
  4134. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0000000b
  4135. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0000000c
  4136. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0000000d
  4137. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0000000e
  4138. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0000000f
  4139. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000010
  4140. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
  4141. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
  4142. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
  4143. {
  4144. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
  4145. }
  4146. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
  4147. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
  4148. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
  4149. {
  4150. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
  4151. }
  4152. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
  4153. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
  4154. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
  4155. {
  4156. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
  4157. }
  4158. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
  4159. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
  4160. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
  4161. {
  4162. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
  4163. }
  4164. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
  4165. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
  4166. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
  4167. {
  4168. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
  4169. }
  4170. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
  4171. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
  4172. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
  4173. {
  4174. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
  4175. }
  4176. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
  4177. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
  4178. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
  4179. {
  4180. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
  4181. }
  4182. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
  4183. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
  4184. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
  4185. {
  4186. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
  4187. }
  4188. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000011
  4189. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
  4190. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
  4191. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
  4192. {
  4193. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
  4194. }
  4195. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
  4196. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
  4197. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
  4198. {
  4199. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
  4200. }
  4201. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
  4202. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
  4203. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
  4204. {
  4205. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
  4206. }
  4207. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
  4208. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
  4209. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
  4210. {
  4211. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
  4212. }
  4213. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
  4214. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
  4215. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
  4216. {
  4217. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
  4218. }
  4219. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
  4220. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
  4221. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
  4222. {
  4223. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
  4224. }
  4225. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
  4226. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
  4227. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
  4228. {
  4229. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
  4230. }
  4231. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
  4232. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
  4233. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
  4234. {
  4235. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
  4236. }
  4237. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000002f
  4238. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000030
  4239. #endif /* A6XX_XML */