meson_crtc.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright (C) 2016 BayLibre, SAS
  3. * Author: Neil Armstrong <narmstrong@baylibre.com>
  4. * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
  5. * Copyright (C) 2014 Endless Mobile
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of the
  10. * License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  19. *
  20. * Written by:
  21. * Jasper St. Pierre <jstpierre@mecheye.net>
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/mutex.h>
  26. #include <linux/platform_device.h>
  27. #include <drm/drmP.h>
  28. #include <drm/drm_atomic.h>
  29. #include <drm/drm_atomic_helper.h>
  30. #include <drm/drm_flip_work.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include "meson_crtc.h"
  33. #include "meson_plane.h"
  34. #include "meson_venc.h"
  35. #include "meson_vpp.h"
  36. #include "meson_viu.h"
  37. #include "meson_canvas.h"
  38. #include "meson_registers.h"
  39. /* CRTC definition */
  40. struct meson_crtc {
  41. struct drm_crtc base;
  42. struct drm_pending_vblank_event *event;
  43. struct meson_drm *priv;
  44. bool enabled;
  45. };
  46. #define to_meson_crtc(x) container_of(x, struct meson_crtc, base)
  47. /* CRTC */
  48. static int meson_crtc_enable_vblank(struct drm_crtc *crtc)
  49. {
  50. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  51. struct meson_drm *priv = meson_crtc->priv;
  52. meson_venc_enable_vsync(priv);
  53. return 0;
  54. }
  55. static void meson_crtc_disable_vblank(struct drm_crtc *crtc)
  56. {
  57. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  58. struct meson_drm *priv = meson_crtc->priv;
  59. meson_venc_disable_vsync(priv);
  60. }
  61. static const struct drm_crtc_funcs meson_crtc_funcs = {
  62. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  63. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  64. .destroy = drm_crtc_cleanup,
  65. .page_flip = drm_atomic_helper_page_flip,
  66. .reset = drm_atomic_helper_crtc_reset,
  67. .set_config = drm_atomic_helper_set_config,
  68. .enable_vblank = meson_crtc_enable_vblank,
  69. .disable_vblank = meson_crtc_disable_vblank,
  70. };
  71. static void meson_crtc_enable(struct drm_crtc *crtc)
  72. {
  73. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  74. struct drm_crtc_state *crtc_state = crtc->state;
  75. struct meson_drm *priv = meson_crtc->priv;
  76. DRM_DEBUG_DRIVER("\n");
  77. if (!crtc_state) {
  78. DRM_ERROR("Invalid crtc_state\n");
  79. return;
  80. }
  81. /* Enable VPP Postblend */
  82. writel(crtc_state->mode.hdisplay,
  83. priv->io_base + _REG(VPP_POSTBLEND_H_SIZE));
  84. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, VPP_POSTBLEND_ENABLE,
  85. priv->io_base + _REG(VPP_MISC));
  86. drm_crtc_vblank_on(crtc);
  87. meson_crtc->enabled = true;
  88. }
  89. static void meson_crtc_atomic_enable(struct drm_crtc *crtc,
  90. struct drm_crtc_state *old_state)
  91. {
  92. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  93. struct meson_drm *priv = meson_crtc->priv;
  94. DRM_DEBUG_DRIVER("\n");
  95. if (!meson_crtc->enabled)
  96. meson_crtc_enable(crtc);
  97. priv->viu.osd1_enabled = true;
  98. }
  99. static void meson_crtc_atomic_disable(struct drm_crtc *crtc,
  100. struct drm_crtc_state *old_state)
  101. {
  102. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  103. struct meson_drm *priv = meson_crtc->priv;
  104. drm_crtc_vblank_off(crtc);
  105. priv->viu.osd1_enabled = false;
  106. priv->viu.osd1_commit = false;
  107. /* Disable VPP Postblend */
  108. writel_bits_relaxed(VPP_POSTBLEND_ENABLE, 0,
  109. priv->io_base + _REG(VPP_MISC));
  110. if (crtc->state->event && !crtc->state->active) {
  111. spin_lock_irq(&crtc->dev->event_lock);
  112. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  113. spin_unlock_irq(&crtc->dev->event_lock);
  114. crtc->state->event = NULL;
  115. }
  116. meson_crtc->enabled = false;
  117. }
  118. static void meson_crtc_atomic_begin(struct drm_crtc *crtc,
  119. struct drm_crtc_state *state)
  120. {
  121. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  122. unsigned long flags;
  123. if (crtc->state->enable && !meson_crtc->enabled)
  124. meson_crtc_enable(crtc);
  125. if (crtc->state->event) {
  126. WARN_ON(drm_crtc_vblank_get(crtc) != 0);
  127. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  128. meson_crtc->event = crtc->state->event;
  129. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  130. crtc->state->event = NULL;
  131. }
  132. }
  133. static void meson_crtc_atomic_flush(struct drm_crtc *crtc,
  134. struct drm_crtc_state *old_crtc_state)
  135. {
  136. struct meson_crtc *meson_crtc = to_meson_crtc(crtc);
  137. struct meson_drm *priv = meson_crtc->priv;
  138. priv->viu.osd1_commit = true;
  139. }
  140. static const struct drm_crtc_helper_funcs meson_crtc_helper_funcs = {
  141. .atomic_begin = meson_crtc_atomic_begin,
  142. .atomic_flush = meson_crtc_atomic_flush,
  143. .atomic_enable = meson_crtc_atomic_enable,
  144. .atomic_disable = meson_crtc_atomic_disable,
  145. };
  146. void meson_crtc_irq(struct meson_drm *priv)
  147. {
  148. struct meson_crtc *meson_crtc = to_meson_crtc(priv->crtc);
  149. unsigned long flags;
  150. /* Update the OSD registers */
  151. if (priv->viu.osd1_enabled && priv->viu.osd1_commit) {
  152. writel_relaxed(priv->viu.osd1_ctrl_stat,
  153. priv->io_base + _REG(VIU_OSD1_CTRL_STAT));
  154. writel_relaxed(priv->viu.osd1_blk0_cfg[0],
  155. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W0));
  156. writel_relaxed(priv->viu.osd1_blk0_cfg[1],
  157. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W1));
  158. writel_relaxed(priv->viu.osd1_blk0_cfg[2],
  159. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W2));
  160. writel_relaxed(priv->viu.osd1_blk0_cfg[3],
  161. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W3));
  162. writel_relaxed(priv->viu.osd1_blk0_cfg[4],
  163. priv->io_base + _REG(VIU_OSD1_BLK0_CFG_W4));
  164. /* If output is interlace, make use of the Scaler */
  165. if (priv->viu.osd1_interlace) {
  166. struct drm_plane *plane = priv->primary_plane;
  167. struct drm_plane_state *state = plane->state;
  168. struct drm_rect dest = {
  169. .x1 = state->crtc_x,
  170. .y1 = state->crtc_y,
  171. .x2 = state->crtc_x + state->crtc_w,
  172. .y2 = state->crtc_y + state->crtc_h,
  173. };
  174. meson_vpp_setup_interlace_vscaler_osd1(priv, &dest);
  175. } else
  176. meson_vpp_disable_interlace_vscaler_osd1(priv);
  177. meson_canvas_setup(priv, MESON_CANVAS_ID_OSD1,
  178. priv->viu.osd1_addr, priv->viu.osd1_stride,
  179. priv->viu.osd1_height, MESON_CANVAS_WRAP_NONE,
  180. MESON_CANVAS_BLKMODE_LINEAR);
  181. /* Enable OSD1 */
  182. writel_bits_relaxed(VPP_OSD1_POSTBLEND, VPP_OSD1_POSTBLEND,
  183. priv->io_base + _REG(VPP_MISC));
  184. priv->viu.osd1_commit = false;
  185. }
  186. drm_crtc_handle_vblank(priv->crtc);
  187. spin_lock_irqsave(&priv->drm->event_lock, flags);
  188. if (meson_crtc->event) {
  189. drm_crtc_send_vblank_event(priv->crtc, meson_crtc->event);
  190. drm_crtc_vblank_put(priv->crtc);
  191. meson_crtc->event = NULL;
  192. }
  193. spin_unlock_irqrestore(&priv->drm->event_lock, flags);
  194. }
  195. int meson_crtc_create(struct meson_drm *priv)
  196. {
  197. struct meson_crtc *meson_crtc;
  198. struct drm_crtc *crtc;
  199. int ret;
  200. meson_crtc = devm_kzalloc(priv->drm->dev, sizeof(*meson_crtc),
  201. GFP_KERNEL);
  202. if (!meson_crtc)
  203. return -ENOMEM;
  204. meson_crtc->priv = priv;
  205. crtc = &meson_crtc->base;
  206. ret = drm_crtc_init_with_planes(priv->drm, crtc,
  207. priv->primary_plane, NULL,
  208. &meson_crtc_funcs, "meson_crtc");
  209. if (ret) {
  210. dev_err(priv->drm->dev, "Failed to init CRTC\n");
  211. return ret;
  212. }
  213. drm_crtc_helper_add(crtc, &meson_crtc_helper_funcs);
  214. priv->crtc = crtc;
  215. return 0;
  216. }