mtk_mt8173_hdmi_phy.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Jie Qiu <jie.qiu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include "mtk_hdmi_phy.h"
  15. #define HDMI_CON0 0x00
  16. #define RG_HDMITX_PLL_EN BIT(31)
  17. #define RG_HDMITX_PLL_FBKDIV (0x7f << 24)
  18. #define PLL_FBKDIV_SHIFT 24
  19. #define RG_HDMITX_PLL_FBKSEL (0x3 << 22)
  20. #define PLL_FBKSEL_SHIFT 22
  21. #define RG_HDMITX_PLL_PREDIV (0x3 << 20)
  22. #define PREDIV_SHIFT 20
  23. #define RG_HDMITX_PLL_POSDIV (0x3 << 18)
  24. #define POSDIV_SHIFT 18
  25. #define RG_HDMITX_PLL_RST_DLY (0x3 << 16)
  26. #define RG_HDMITX_PLL_IR (0xf << 12)
  27. #define PLL_IR_SHIFT 12
  28. #define RG_HDMITX_PLL_IC (0xf << 8)
  29. #define PLL_IC_SHIFT 8
  30. #define RG_HDMITX_PLL_BP (0xf << 4)
  31. #define PLL_BP_SHIFT 4
  32. #define RG_HDMITX_PLL_BR (0x3 << 2)
  33. #define PLL_BR_SHIFT 2
  34. #define RG_HDMITX_PLL_BC (0x3 << 0)
  35. #define PLL_BC_SHIFT 0
  36. #define HDMI_CON1 0x04
  37. #define RG_HDMITX_PLL_DIVEN (0x7 << 29)
  38. #define PLL_DIVEN_SHIFT 29
  39. #define RG_HDMITX_PLL_AUTOK_EN BIT(28)
  40. #define RG_HDMITX_PLL_AUTOK_KF (0x3 << 26)
  41. #define RG_HDMITX_PLL_AUTOK_KS (0x3 << 24)
  42. #define RG_HDMITX_PLL_AUTOK_LOAD BIT(23)
  43. #define RG_HDMITX_PLL_BAND (0x3f << 16)
  44. #define RG_HDMITX_PLL_REF_SEL BIT(15)
  45. #define RG_HDMITX_PLL_BIAS_EN BIT(14)
  46. #define RG_HDMITX_PLL_BIAS_LPF_EN BIT(13)
  47. #define RG_HDMITX_PLL_TXDIV_EN BIT(12)
  48. #define RG_HDMITX_PLL_TXDIV (0x3 << 10)
  49. #define PLL_TXDIV_SHIFT 10
  50. #define RG_HDMITX_PLL_LVROD_EN BIT(9)
  51. #define RG_HDMITX_PLL_MONVC_EN BIT(8)
  52. #define RG_HDMITX_PLL_MONCK_EN BIT(7)
  53. #define RG_HDMITX_PLL_MONREF_EN BIT(6)
  54. #define RG_HDMITX_PLL_TST_EN BIT(5)
  55. #define RG_HDMITX_PLL_TST_CK_EN BIT(4)
  56. #define RG_HDMITX_PLL_TST_SEL (0xf << 0)
  57. #define HDMI_CON2 0x08
  58. #define RGS_HDMITX_PLL_AUTOK_BAND (0x7f << 8)
  59. #define RGS_HDMITX_PLL_AUTOK_FAIL BIT(1)
  60. #define RG_HDMITX_EN_TX_CKLDO BIT(0)
  61. #define HDMI_CON3 0x0c
  62. #define RG_HDMITX_SER_EN (0xf << 28)
  63. #define RG_HDMITX_PRD_EN (0xf << 24)
  64. #define RG_HDMITX_PRD_IMP_EN (0xf << 20)
  65. #define RG_HDMITX_DRV_EN (0xf << 16)
  66. #define RG_HDMITX_DRV_IMP_EN (0xf << 12)
  67. #define DRV_IMP_EN_SHIFT 12
  68. #define RG_HDMITX_MHLCK_FORCE BIT(10)
  69. #define RG_HDMITX_MHLCK_PPIX_EN BIT(9)
  70. #define RG_HDMITX_MHLCK_EN BIT(8)
  71. #define RG_HDMITX_SER_DIN_SEL (0xf << 4)
  72. #define RG_HDMITX_SER_5T1_BIST_EN BIT(3)
  73. #define RG_HDMITX_SER_BIST_TOG BIT(2)
  74. #define RG_HDMITX_SER_DIN_TOG BIT(1)
  75. #define RG_HDMITX_SER_CLKDIG_INV BIT(0)
  76. #define HDMI_CON4 0x10
  77. #define RG_HDMITX_PRD_IBIAS_CLK (0xf << 24)
  78. #define RG_HDMITX_PRD_IBIAS_D2 (0xf << 16)
  79. #define RG_HDMITX_PRD_IBIAS_D1 (0xf << 8)
  80. #define RG_HDMITX_PRD_IBIAS_D0 (0xf << 0)
  81. #define PRD_IBIAS_CLK_SHIFT 24
  82. #define PRD_IBIAS_D2_SHIFT 16
  83. #define PRD_IBIAS_D1_SHIFT 8
  84. #define PRD_IBIAS_D0_SHIFT 0
  85. #define HDMI_CON5 0x14
  86. #define RG_HDMITX_DRV_IBIAS_CLK (0x3f << 24)
  87. #define RG_HDMITX_DRV_IBIAS_D2 (0x3f << 16)
  88. #define RG_HDMITX_DRV_IBIAS_D1 (0x3f << 8)
  89. #define RG_HDMITX_DRV_IBIAS_D0 (0x3f << 0)
  90. #define DRV_IBIAS_CLK_SHIFT 24
  91. #define DRV_IBIAS_D2_SHIFT 16
  92. #define DRV_IBIAS_D1_SHIFT 8
  93. #define DRV_IBIAS_D0_SHIFT 0
  94. #define HDMI_CON6 0x18
  95. #define RG_HDMITX_DRV_IMP_CLK (0x3f << 24)
  96. #define RG_HDMITX_DRV_IMP_D2 (0x3f << 16)
  97. #define RG_HDMITX_DRV_IMP_D1 (0x3f << 8)
  98. #define RG_HDMITX_DRV_IMP_D0 (0x3f << 0)
  99. #define DRV_IMP_CLK_SHIFT 24
  100. #define DRV_IMP_D2_SHIFT 16
  101. #define DRV_IMP_D1_SHIFT 8
  102. #define DRV_IMP_D0_SHIFT 0
  103. #define HDMI_CON7 0x1c
  104. #define RG_HDMITX_MHLCK_DRV_IBIAS (0x1f << 27)
  105. #define RG_HDMITX_SER_DIN (0x3ff << 16)
  106. #define RG_HDMITX_CHLDC_TST (0xf << 12)
  107. #define RG_HDMITX_CHLCK_TST (0xf << 8)
  108. #define RG_HDMITX_RESERVE (0xff << 0)
  109. #define HDMI_CON8 0x20
  110. #define RGS_HDMITX_2T1_LEV (0xf << 16)
  111. #define RGS_HDMITX_2T1_EDG (0xf << 12)
  112. #define RGS_HDMITX_5T1_LEV (0xf << 8)
  113. #define RGS_HDMITX_5T1_EDG (0xf << 4)
  114. #define RGS_HDMITX_PLUG_TST BIT(0)
  115. static const u8 PREDIV[3][4] = {
  116. {0x0, 0x0, 0x0, 0x0}, /* 27Mhz */
  117. {0x1, 0x1, 0x1, 0x1}, /* 74Mhz */
  118. {0x1, 0x1, 0x1, 0x1} /* 148Mhz */
  119. };
  120. static const u8 TXDIV[3][4] = {
  121. {0x3, 0x3, 0x3, 0x2}, /* 27Mhz */
  122. {0x2, 0x1, 0x1, 0x1}, /* 74Mhz */
  123. {0x1, 0x0, 0x0, 0x0} /* 148Mhz */
  124. };
  125. static const u8 FBKSEL[3][4] = {
  126. {0x1, 0x1, 0x1, 0x1}, /* 27Mhz */
  127. {0x1, 0x0, 0x1, 0x1}, /* 74Mhz */
  128. {0x1, 0x0, 0x1, 0x1} /* 148Mhz */
  129. };
  130. static const u8 FBKDIV[3][4] = {
  131. {19, 24, 29, 19}, /* 27Mhz */
  132. {19, 24, 14, 19}, /* 74Mhz */
  133. {19, 24, 14, 19} /* 148Mhz */
  134. };
  135. static const u8 DIVEN[3][4] = {
  136. {0x2, 0x1, 0x1, 0x2}, /* 27Mhz */
  137. {0x2, 0x2, 0x2, 0x2}, /* 74Mhz */
  138. {0x2, 0x2, 0x2, 0x2} /* 148Mhz */
  139. };
  140. static const u8 HTPLLBP[3][4] = {
  141. {0xc, 0xc, 0x8, 0xc}, /* 27Mhz */
  142. {0xc, 0xf, 0xf, 0xc}, /* 74Mhz */
  143. {0xc, 0xf, 0xf, 0xc} /* 148Mhz */
  144. };
  145. static const u8 HTPLLBC[3][4] = {
  146. {0x2, 0x3, 0x3, 0x2}, /* 27Mhz */
  147. {0x2, 0x3, 0x3, 0x2}, /* 74Mhz */
  148. {0x2, 0x3, 0x3, 0x2} /* 148Mhz */
  149. };
  150. static const u8 HTPLLBR[3][4] = {
  151. {0x1, 0x1, 0x0, 0x1}, /* 27Mhz */
  152. {0x1, 0x2, 0x2, 0x1}, /* 74Mhz */
  153. {0x1, 0x2, 0x2, 0x1} /* 148Mhz */
  154. };
  155. static int mtk_hdmi_pll_prepare(struct clk_hw *hw)
  156. {
  157. struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
  158. dev_dbg(hdmi_phy->dev, "%s\n", __func__);
  159. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_AUTOK_EN);
  160. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
  161. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3, RG_HDMITX_MHLCK_EN);
  162. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_EN);
  163. usleep_range(100, 150);
  164. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_EN);
  165. usleep_range(100, 150);
  166. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_LPF_EN);
  167. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_TXDIV_EN);
  168. return 0;
  169. }
  170. static void mtk_hdmi_pll_unprepare(struct clk_hw *hw)
  171. {
  172. struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
  173. dev_dbg(hdmi_phy->dev, "%s\n", __func__);
  174. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_TXDIV_EN);
  175. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_LPF_EN);
  176. usleep_range(100, 150);
  177. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_EN);
  178. usleep_range(100, 150);
  179. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_BIAS_EN);
  180. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
  181. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON1, RG_HDMITX_PLL_AUTOK_EN);
  182. usleep_range(100, 150);
  183. }
  184. static int mtk_hdmi_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  185. unsigned long parent_rate)
  186. {
  187. struct mtk_hdmi_phy *hdmi_phy = to_mtk_hdmi_phy(hw);
  188. unsigned int pre_div;
  189. unsigned int div;
  190. unsigned int pre_ibias;
  191. unsigned int hdmi_ibias;
  192. unsigned int imp_en;
  193. dev_dbg(hdmi_phy->dev, "%s: %lu Hz, parent: %lu Hz\n", __func__,
  194. rate, parent_rate);
  195. if (rate <= 27000000) {
  196. pre_div = 0;
  197. div = 3;
  198. } else if (rate <= 74250000) {
  199. pre_div = 1;
  200. div = 2;
  201. } else {
  202. pre_div = 1;
  203. div = 1;
  204. }
  205. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
  206. (pre_div << PREDIV_SHIFT), RG_HDMITX_PLL_PREDIV);
  207. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON0, RG_HDMITX_PLL_POSDIV);
  208. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
  209. (0x1 << PLL_IC_SHIFT) | (0x1 << PLL_IR_SHIFT),
  210. RG_HDMITX_PLL_IC | RG_HDMITX_PLL_IR);
  211. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1,
  212. (div << PLL_TXDIV_SHIFT), RG_HDMITX_PLL_TXDIV);
  213. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
  214. (0x1 << PLL_FBKSEL_SHIFT) | (19 << PLL_FBKDIV_SHIFT),
  215. RG_HDMITX_PLL_FBKSEL | RG_HDMITX_PLL_FBKDIV);
  216. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON1,
  217. (0x2 << PLL_DIVEN_SHIFT), RG_HDMITX_PLL_DIVEN);
  218. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON0,
  219. (0xc << PLL_BP_SHIFT) | (0x2 << PLL_BC_SHIFT) |
  220. (0x1 << PLL_BR_SHIFT),
  221. RG_HDMITX_PLL_BP | RG_HDMITX_PLL_BC |
  222. RG_HDMITX_PLL_BR);
  223. if (rate < 165000000) {
  224. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3,
  225. RG_HDMITX_PRD_IMP_EN);
  226. pre_ibias = 0x3;
  227. imp_en = 0x0;
  228. hdmi_ibias = hdmi_phy->ibias;
  229. } else {
  230. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON3,
  231. RG_HDMITX_PRD_IMP_EN);
  232. pre_ibias = 0x6;
  233. imp_en = 0xf;
  234. hdmi_ibias = hdmi_phy->ibias_up;
  235. }
  236. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON4,
  237. (pre_ibias << PRD_IBIAS_CLK_SHIFT) |
  238. (pre_ibias << PRD_IBIAS_D2_SHIFT) |
  239. (pre_ibias << PRD_IBIAS_D1_SHIFT) |
  240. (pre_ibias << PRD_IBIAS_D0_SHIFT),
  241. RG_HDMITX_PRD_IBIAS_CLK |
  242. RG_HDMITX_PRD_IBIAS_D2 |
  243. RG_HDMITX_PRD_IBIAS_D1 |
  244. RG_HDMITX_PRD_IBIAS_D0);
  245. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON3,
  246. (imp_en << DRV_IMP_EN_SHIFT),
  247. RG_HDMITX_DRV_IMP_EN);
  248. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON6,
  249. (hdmi_phy->drv_imp_clk << DRV_IMP_CLK_SHIFT) |
  250. (hdmi_phy->drv_imp_d2 << DRV_IMP_D2_SHIFT) |
  251. (hdmi_phy->drv_imp_d1 << DRV_IMP_D1_SHIFT) |
  252. (hdmi_phy->drv_imp_d0 << DRV_IMP_D0_SHIFT),
  253. RG_HDMITX_DRV_IMP_CLK | RG_HDMITX_DRV_IMP_D2 |
  254. RG_HDMITX_DRV_IMP_D1 | RG_HDMITX_DRV_IMP_D0);
  255. mtk_hdmi_phy_mask(hdmi_phy, HDMI_CON5,
  256. (hdmi_ibias << DRV_IBIAS_CLK_SHIFT) |
  257. (hdmi_ibias << DRV_IBIAS_D2_SHIFT) |
  258. (hdmi_ibias << DRV_IBIAS_D1_SHIFT) |
  259. (hdmi_ibias << DRV_IBIAS_D0_SHIFT),
  260. RG_HDMITX_DRV_IBIAS_CLK |
  261. RG_HDMITX_DRV_IBIAS_D2 |
  262. RG_HDMITX_DRV_IBIAS_D1 |
  263. RG_HDMITX_DRV_IBIAS_D0);
  264. return 0;
  265. }
  266. static const struct clk_ops mtk_hdmi_phy_pll_ops = {
  267. .prepare = mtk_hdmi_pll_prepare,
  268. .unprepare = mtk_hdmi_pll_unprepare,
  269. .set_rate = mtk_hdmi_pll_set_rate,
  270. .round_rate = mtk_hdmi_pll_round_rate,
  271. .recalc_rate = mtk_hdmi_pll_recalc_rate,
  272. };
  273. static void mtk_hdmi_phy_enable_tmds(struct mtk_hdmi_phy *hdmi_phy)
  274. {
  275. mtk_hdmi_phy_set_bits(hdmi_phy, HDMI_CON3,
  276. RG_HDMITX_SER_EN | RG_HDMITX_PRD_EN |
  277. RG_HDMITX_DRV_EN);
  278. usleep_range(100, 150);
  279. }
  280. static void mtk_hdmi_phy_disable_tmds(struct mtk_hdmi_phy *hdmi_phy)
  281. {
  282. mtk_hdmi_phy_clear_bits(hdmi_phy, HDMI_CON3,
  283. RG_HDMITX_DRV_EN | RG_HDMITX_PRD_EN |
  284. RG_HDMITX_SER_EN);
  285. }
  286. struct mtk_hdmi_phy_conf mtk_hdmi_phy_8173_conf = {
  287. .hdmi_phy_clk_ops = &mtk_hdmi_phy_pll_ops,
  288. .hdmi_phy_enable_tmds = mtk_hdmi_phy_enable_tmds,
  289. .hdmi_phy_disable_tmds = mtk_hdmi_phy_disable_tmds,
  290. };
  291. MODULE_AUTHOR("Jie Qiu <jie.qiu@mediatek.com>");
  292. MODULE_DESCRIPTION("MediaTek MT8173 HDMI PHY Driver");
  293. MODULE_LICENSE("GPL v2");