mtk_disp_rdma.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <drm/drmP.h>
  14. #include <linux/clk.h>
  15. #include <linux/component.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/platform_device.h>
  19. #include "mtk_drm_crtc.h"
  20. #include "mtk_drm_ddp_comp.h"
  21. #define DISP_REG_RDMA_INT_ENABLE 0x0000
  22. #define DISP_REG_RDMA_INT_STATUS 0x0004
  23. #define RDMA_TARGET_LINE_INT BIT(5)
  24. #define RDMA_FIFO_UNDERFLOW_INT BIT(4)
  25. #define RDMA_EOF_ABNORMAL_INT BIT(3)
  26. #define RDMA_FRAME_END_INT BIT(2)
  27. #define RDMA_FRAME_START_INT BIT(1)
  28. #define RDMA_REG_UPDATE_INT BIT(0)
  29. #define DISP_REG_RDMA_GLOBAL_CON 0x0010
  30. #define RDMA_ENGINE_EN BIT(0)
  31. #define RDMA_MODE_MEMORY BIT(1)
  32. #define DISP_REG_RDMA_SIZE_CON_0 0x0014
  33. #define RDMA_MATRIX_ENABLE BIT(17)
  34. #define RDMA_MATRIX_INT_MTX_SEL GENMASK(23, 20)
  35. #define RDMA_MATRIX_INT_MTX_BT601_to_RGB (6 << 20)
  36. #define DISP_REG_RDMA_SIZE_CON_1 0x0018
  37. #define DISP_REG_RDMA_TARGET_LINE 0x001c
  38. #define DISP_RDMA_MEM_CON 0x0024
  39. #define MEM_MODE_INPUT_FORMAT_RGB565 (0x000 << 4)
  40. #define MEM_MODE_INPUT_FORMAT_RGB888 (0x001 << 4)
  41. #define MEM_MODE_INPUT_FORMAT_RGBA8888 (0x002 << 4)
  42. #define MEM_MODE_INPUT_FORMAT_ARGB8888 (0x003 << 4)
  43. #define MEM_MODE_INPUT_FORMAT_UYVY (0x004 << 4)
  44. #define MEM_MODE_INPUT_FORMAT_YUYV (0x005 << 4)
  45. #define MEM_MODE_INPUT_SWAP BIT(8)
  46. #define DISP_RDMA_MEM_SRC_PITCH 0x002c
  47. #define DISP_RDMA_MEM_GMC_SETTING_0 0x0030
  48. #define DISP_REG_RDMA_FIFO_CON 0x0040
  49. #define RDMA_FIFO_UNDERFLOW_EN BIT(31)
  50. #define RDMA_FIFO_PSEUDO_SIZE(bytes) (((bytes) / 16) << 16)
  51. #define RDMA_OUTPUT_VALID_FIFO_THRESHOLD(bytes) ((bytes) / 16)
  52. #define RDMA_FIFO_SIZE(rdma) ((rdma)->data->fifo_size)
  53. #define DISP_RDMA_MEM_START_ADDR 0x0f00
  54. #define RDMA_MEM_GMC 0x40402020
  55. struct mtk_disp_rdma_data {
  56. unsigned int fifo_size;
  57. };
  58. /**
  59. * struct mtk_disp_rdma - DISP_RDMA driver structure
  60. * @ddp_comp - structure containing type enum and hardware resources
  61. * @crtc - associated crtc to report irq events to
  62. */
  63. struct mtk_disp_rdma {
  64. struct mtk_ddp_comp ddp_comp;
  65. struct drm_crtc *crtc;
  66. const struct mtk_disp_rdma_data *data;
  67. };
  68. static inline struct mtk_disp_rdma *comp_to_rdma(struct mtk_ddp_comp *comp)
  69. {
  70. return container_of(comp, struct mtk_disp_rdma, ddp_comp);
  71. }
  72. static irqreturn_t mtk_disp_rdma_irq_handler(int irq, void *dev_id)
  73. {
  74. struct mtk_disp_rdma *priv = dev_id;
  75. struct mtk_ddp_comp *rdma = &priv->ddp_comp;
  76. /* Clear frame completion interrupt */
  77. writel(0x0, rdma->regs + DISP_REG_RDMA_INT_STATUS);
  78. if (!priv->crtc)
  79. return IRQ_NONE;
  80. mtk_crtc_ddp_irq(priv->crtc, rdma);
  81. return IRQ_HANDLED;
  82. }
  83. static void rdma_update_bits(struct mtk_ddp_comp *comp, unsigned int reg,
  84. unsigned int mask, unsigned int val)
  85. {
  86. unsigned int tmp = readl(comp->regs + reg);
  87. tmp = (tmp & ~mask) | (val & mask);
  88. writel(tmp, comp->regs + reg);
  89. }
  90. static void mtk_rdma_enable_vblank(struct mtk_ddp_comp *comp,
  91. struct drm_crtc *crtc)
  92. {
  93. struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
  94. rdma->crtc = crtc;
  95. rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT,
  96. RDMA_FRAME_END_INT);
  97. }
  98. static void mtk_rdma_disable_vblank(struct mtk_ddp_comp *comp)
  99. {
  100. struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
  101. rdma->crtc = NULL;
  102. rdma_update_bits(comp, DISP_REG_RDMA_INT_ENABLE, RDMA_FRAME_END_INT, 0);
  103. }
  104. static void mtk_rdma_start(struct mtk_ddp_comp *comp)
  105. {
  106. rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN,
  107. RDMA_ENGINE_EN);
  108. }
  109. static void mtk_rdma_stop(struct mtk_ddp_comp *comp)
  110. {
  111. rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON, RDMA_ENGINE_EN, 0);
  112. }
  113. static void mtk_rdma_config(struct mtk_ddp_comp *comp, unsigned int width,
  114. unsigned int height, unsigned int vrefresh,
  115. unsigned int bpc)
  116. {
  117. unsigned int threshold;
  118. unsigned int reg;
  119. struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
  120. rdma_update_bits(comp, DISP_REG_RDMA_SIZE_CON_0, 0xfff, width);
  121. rdma_update_bits(comp, DISP_REG_RDMA_SIZE_CON_1, 0xfffff, height);
  122. /*
  123. * Enable FIFO underflow since DSI and DPI can't be blocked.
  124. * Keep the FIFO pseudo size reset default of 8 KiB. Set the
  125. * output threshold to 6 microseconds with 7/6 overhead to
  126. * account for blanking, and with a pixel depth of 4 bytes:
  127. */
  128. threshold = width * height * vrefresh * 4 * 7 / 1000000;
  129. reg = RDMA_FIFO_UNDERFLOW_EN |
  130. RDMA_FIFO_PSEUDO_SIZE(RDMA_FIFO_SIZE(rdma)) |
  131. RDMA_OUTPUT_VALID_FIFO_THRESHOLD(threshold);
  132. writel(reg, comp->regs + DISP_REG_RDMA_FIFO_CON);
  133. }
  134. static unsigned int rdma_fmt_convert(struct mtk_disp_rdma *rdma,
  135. unsigned int fmt)
  136. {
  137. /* The return value in switch "MEM_MODE_INPUT_FORMAT_XXX"
  138. * is defined in mediatek HW data sheet.
  139. * The alphabet order in XXX is no relation to data
  140. * arrangement in memory.
  141. */
  142. switch (fmt) {
  143. default:
  144. case DRM_FORMAT_RGB565:
  145. return MEM_MODE_INPUT_FORMAT_RGB565;
  146. case DRM_FORMAT_BGR565:
  147. return MEM_MODE_INPUT_FORMAT_RGB565 | MEM_MODE_INPUT_SWAP;
  148. case DRM_FORMAT_RGB888:
  149. return MEM_MODE_INPUT_FORMAT_RGB888;
  150. case DRM_FORMAT_BGR888:
  151. return MEM_MODE_INPUT_FORMAT_RGB888 | MEM_MODE_INPUT_SWAP;
  152. case DRM_FORMAT_RGBX8888:
  153. case DRM_FORMAT_RGBA8888:
  154. return MEM_MODE_INPUT_FORMAT_ARGB8888;
  155. case DRM_FORMAT_BGRX8888:
  156. case DRM_FORMAT_BGRA8888:
  157. return MEM_MODE_INPUT_FORMAT_ARGB8888 | MEM_MODE_INPUT_SWAP;
  158. case DRM_FORMAT_XRGB8888:
  159. case DRM_FORMAT_ARGB8888:
  160. return MEM_MODE_INPUT_FORMAT_RGBA8888;
  161. case DRM_FORMAT_XBGR8888:
  162. case DRM_FORMAT_ABGR8888:
  163. return MEM_MODE_INPUT_FORMAT_RGBA8888 | MEM_MODE_INPUT_SWAP;
  164. case DRM_FORMAT_UYVY:
  165. return MEM_MODE_INPUT_FORMAT_UYVY;
  166. case DRM_FORMAT_YUYV:
  167. return MEM_MODE_INPUT_FORMAT_YUYV;
  168. }
  169. }
  170. static unsigned int mtk_rdma_layer_nr(struct mtk_ddp_comp *comp)
  171. {
  172. return 1;
  173. }
  174. static void mtk_rdma_layer_config(struct mtk_ddp_comp *comp, unsigned int idx,
  175. struct mtk_plane_state *state)
  176. {
  177. struct mtk_disp_rdma *rdma = comp_to_rdma(comp);
  178. struct mtk_plane_pending_state *pending = &state->pending;
  179. unsigned int addr = pending->addr;
  180. unsigned int pitch = pending->pitch & 0xffff;
  181. unsigned int fmt = pending->format;
  182. unsigned int con;
  183. con = rdma_fmt_convert(rdma, fmt);
  184. writel_relaxed(con, comp->regs + DISP_RDMA_MEM_CON);
  185. if (fmt == DRM_FORMAT_UYVY || fmt == DRM_FORMAT_YUYV) {
  186. rdma_update_bits(comp, DISP_REG_RDMA_SIZE_CON_0,
  187. RDMA_MATRIX_ENABLE, RDMA_MATRIX_ENABLE);
  188. rdma_update_bits(comp, DISP_REG_RDMA_SIZE_CON_0,
  189. RDMA_MATRIX_INT_MTX_SEL,
  190. RDMA_MATRIX_INT_MTX_BT601_to_RGB);
  191. } else {
  192. rdma_update_bits(comp, DISP_REG_RDMA_SIZE_CON_0,
  193. RDMA_MATRIX_ENABLE, 0);
  194. }
  195. writel_relaxed(addr, comp->regs + DISP_RDMA_MEM_START_ADDR);
  196. writel_relaxed(pitch, comp->regs + DISP_RDMA_MEM_SRC_PITCH);
  197. writel(RDMA_MEM_GMC, comp->regs + DISP_RDMA_MEM_GMC_SETTING_0);
  198. rdma_update_bits(comp, DISP_REG_RDMA_GLOBAL_CON,
  199. RDMA_MODE_MEMORY, RDMA_MODE_MEMORY);
  200. }
  201. static const struct mtk_ddp_comp_funcs mtk_disp_rdma_funcs = {
  202. .config = mtk_rdma_config,
  203. .start = mtk_rdma_start,
  204. .stop = mtk_rdma_stop,
  205. .enable_vblank = mtk_rdma_enable_vblank,
  206. .disable_vblank = mtk_rdma_disable_vblank,
  207. .layer_nr = mtk_rdma_layer_nr,
  208. .layer_config = mtk_rdma_layer_config,
  209. };
  210. static int mtk_disp_rdma_bind(struct device *dev, struct device *master,
  211. void *data)
  212. {
  213. struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
  214. struct drm_device *drm_dev = data;
  215. int ret;
  216. ret = mtk_ddp_comp_register(drm_dev, &priv->ddp_comp);
  217. if (ret < 0) {
  218. dev_err(dev, "Failed to register component %pOF: %d\n",
  219. dev->of_node, ret);
  220. return ret;
  221. }
  222. return 0;
  223. }
  224. static void mtk_disp_rdma_unbind(struct device *dev, struct device *master,
  225. void *data)
  226. {
  227. struct mtk_disp_rdma *priv = dev_get_drvdata(dev);
  228. struct drm_device *drm_dev = data;
  229. mtk_ddp_comp_unregister(drm_dev, &priv->ddp_comp);
  230. }
  231. static const struct component_ops mtk_disp_rdma_component_ops = {
  232. .bind = mtk_disp_rdma_bind,
  233. .unbind = mtk_disp_rdma_unbind,
  234. };
  235. static int mtk_disp_rdma_probe(struct platform_device *pdev)
  236. {
  237. struct device *dev = &pdev->dev;
  238. struct mtk_disp_rdma *priv;
  239. int comp_id;
  240. int irq;
  241. int ret;
  242. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  243. if (!priv)
  244. return -ENOMEM;
  245. irq = platform_get_irq(pdev, 0);
  246. if (irq < 0)
  247. return irq;
  248. comp_id = mtk_ddp_comp_get_id(dev->of_node, MTK_DISP_RDMA);
  249. if (comp_id < 0) {
  250. dev_err(dev, "Failed to identify by alias: %d\n", comp_id);
  251. return comp_id;
  252. }
  253. ret = mtk_ddp_comp_init(dev, dev->of_node, &priv->ddp_comp, comp_id,
  254. &mtk_disp_rdma_funcs);
  255. if (ret) {
  256. dev_err(dev, "Failed to initialize component: %d\n", ret);
  257. return ret;
  258. }
  259. /* Disable and clear pending interrupts */
  260. writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_ENABLE);
  261. writel(0x0, priv->ddp_comp.regs + DISP_REG_RDMA_INT_STATUS);
  262. ret = devm_request_irq(dev, irq, mtk_disp_rdma_irq_handler,
  263. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  264. if (ret < 0) {
  265. dev_err(dev, "Failed to request irq %d: %d\n", irq, ret);
  266. return ret;
  267. }
  268. priv->data = of_device_get_match_data(dev);
  269. platform_set_drvdata(pdev, priv);
  270. ret = component_add(dev, &mtk_disp_rdma_component_ops);
  271. if (ret)
  272. dev_err(dev, "Failed to add component: %d\n", ret);
  273. return ret;
  274. }
  275. static int mtk_disp_rdma_remove(struct platform_device *pdev)
  276. {
  277. component_del(&pdev->dev, &mtk_disp_rdma_component_ops);
  278. return 0;
  279. }
  280. static const struct mtk_disp_rdma_data mt2701_rdma_driver_data = {
  281. .fifo_size = SZ_4K,
  282. };
  283. static const struct mtk_disp_rdma_data mt8173_rdma_driver_data = {
  284. .fifo_size = SZ_8K,
  285. };
  286. static const struct of_device_id mtk_disp_rdma_driver_dt_match[] = {
  287. { .compatible = "mediatek,mt2701-disp-rdma",
  288. .data = &mt2701_rdma_driver_data},
  289. { .compatible = "mediatek,mt8173-disp-rdma",
  290. .data = &mt8173_rdma_driver_data},
  291. {},
  292. };
  293. MODULE_DEVICE_TABLE(of, mtk_disp_rdma_driver_dt_match);
  294. struct platform_driver mtk_disp_rdma_driver = {
  295. .probe = mtk_disp_rdma_probe,
  296. .remove = mtk_disp_rdma_remove,
  297. .driver = {
  298. .name = "mediatek-disp-rdma",
  299. .owner = THIS_MODULE,
  300. .of_match_table = mtk_disp_rdma_driver_dt_match,
  301. },
  302. };