dw_hdmi-imx.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /* Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  2. *
  3. * derived from imx-hdmi.c(renamed to bridge/dw_hdmi.c now)
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/component.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  14. #include <drm/bridge/dw_hdmi.h>
  15. #include <video/imx-ipu-v3.h>
  16. #include <linux/regmap.h>
  17. #include <drm/drm_of.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <drm/drm_edid.h>
  21. #include <drm/drm_encoder_slave.h>
  22. #include "imx-drm.h"
  23. struct imx_hdmi {
  24. struct device *dev;
  25. struct drm_encoder encoder;
  26. struct dw_hdmi *hdmi;
  27. struct regmap *regmap;
  28. };
  29. static inline struct imx_hdmi *enc_to_imx_hdmi(struct drm_encoder *e)
  30. {
  31. return container_of(e, struct imx_hdmi, encoder);
  32. }
  33. static const struct dw_hdmi_mpll_config imx_mpll_cfg[] = {
  34. {
  35. 45250000, {
  36. { 0x01e0, 0x0000 },
  37. { 0x21e1, 0x0000 },
  38. { 0x41e2, 0x0000 }
  39. },
  40. }, {
  41. 92500000, {
  42. { 0x0140, 0x0005 },
  43. { 0x2141, 0x0005 },
  44. { 0x4142, 0x0005 },
  45. },
  46. }, {
  47. 148500000, {
  48. { 0x00a0, 0x000a },
  49. { 0x20a1, 0x000a },
  50. { 0x40a2, 0x000a },
  51. },
  52. }, {
  53. 216000000, {
  54. { 0x00a0, 0x000a },
  55. { 0x2001, 0x000f },
  56. { 0x4002, 0x000f },
  57. },
  58. }, {
  59. ~0UL, {
  60. { 0x0000, 0x0000 },
  61. { 0x0000, 0x0000 },
  62. { 0x0000, 0x0000 },
  63. },
  64. }
  65. };
  66. static const struct dw_hdmi_curr_ctrl imx_cur_ctr[] = {
  67. /* pixelclk bpp8 bpp10 bpp12 */
  68. {
  69. 54000000, { 0x091c, 0x091c, 0x06dc },
  70. }, {
  71. 58400000, { 0x091c, 0x06dc, 0x06dc },
  72. }, {
  73. 72000000, { 0x06dc, 0x06dc, 0x091c },
  74. }, {
  75. 74250000, { 0x06dc, 0x0b5c, 0x091c },
  76. }, {
  77. 118800000, { 0x091c, 0x091c, 0x06dc },
  78. }, {
  79. 216000000, { 0x06dc, 0x0b5c, 0x091c },
  80. }, {
  81. ~0UL, { 0x0000, 0x0000, 0x0000 },
  82. },
  83. };
  84. /*
  85. * Resistance term 133Ohm Cfg
  86. * PREEMP config 0.00
  87. * TX/CK level 10
  88. */
  89. static const struct dw_hdmi_phy_config imx_phy_config[] = {
  90. /*pixelclk symbol term vlev */
  91. { 216000000, 0x800d, 0x0005, 0x01ad},
  92. { ~0UL, 0x0000, 0x0000, 0x0000}
  93. };
  94. static int dw_hdmi_imx_parse_dt(struct imx_hdmi *hdmi)
  95. {
  96. struct device_node *np = hdmi->dev->of_node;
  97. hdmi->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
  98. if (IS_ERR(hdmi->regmap)) {
  99. dev_err(hdmi->dev, "Unable to get gpr\n");
  100. return PTR_ERR(hdmi->regmap);
  101. }
  102. return 0;
  103. }
  104. static void dw_hdmi_imx_encoder_disable(struct drm_encoder *encoder)
  105. {
  106. }
  107. static void dw_hdmi_imx_encoder_enable(struct drm_encoder *encoder)
  108. {
  109. struct imx_hdmi *hdmi = enc_to_imx_hdmi(encoder);
  110. int mux = drm_of_encoder_active_port_id(hdmi->dev->of_node, encoder);
  111. regmap_update_bits(hdmi->regmap, IOMUXC_GPR3,
  112. IMX6Q_GPR3_HDMI_MUX_CTL_MASK,
  113. mux << IMX6Q_GPR3_HDMI_MUX_CTL_SHIFT);
  114. }
  115. static int dw_hdmi_imx_atomic_check(struct drm_encoder *encoder,
  116. struct drm_crtc_state *crtc_state,
  117. struct drm_connector_state *conn_state)
  118. {
  119. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  120. imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  121. imx_crtc_state->di_hsync_pin = 2;
  122. imx_crtc_state->di_vsync_pin = 3;
  123. return 0;
  124. }
  125. static const struct drm_encoder_helper_funcs dw_hdmi_imx_encoder_helper_funcs = {
  126. .enable = dw_hdmi_imx_encoder_enable,
  127. .disable = dw_hdmi_imx_encoder_disable,
  128. .atomic_check = dw_hdmi_imx_atomic_check,
  129. };
  130. static const struct drm_encoder_funcs dw_hdmi_imx_encoder_funcs = {
  131. .destroy = drm_encoder_cleanup,
  132. };
  133. static enum drm_mode_status
  134. imx6q_hdmi_mode_valid(struct drm_connector *con,
  135. const struct drm_display_mode *mode)
  136. {
  137. if (mode->clock < 13500)
  138. return MODE_CLOCK_LOW;
  139. /* FIXME: Hardware is capable of 266MHz, but setup data is missing. */
  140. if (mode->clock > 216000)
  141. return MODE_CLOCK_HIGH;
  142. return MODE_OK;
  143. }
  144. static enum drm_mode_status
  145. imx6dl_hdmi_mode_valid(struct drm_connector *con,
  146. const struct drm_display_mode *mode)
  147. {
  148. if (mode->clock < 13500)
  149. return MODE_CLOCK_LOW;
  150. /* FIXME: Hardware is capable of 270MHz, but setup data is missing. */
  151. if (mode->clock > 216000)
  152. return MODE_CLOCK_HIGH;
  153. return MODE_OK;
  154. }
  155. static struct dw_hdmi_plat_data imx6q_hdmi_drv_data = {
  156. .mpll_cfg = imx_mpll_cfg,
  157. .cur_ctr = imx_cur_ctr,
  158. .phy_config = imx_phy_config,
  159. .mode_valid = imx6q_hdmi_mode_valid,
  160. };
  161. static struct dw_hdmi_plat_data imx6dl_hdmi_drv_data = {
  162. .mpll_cfg = imx_mpll_cfg,
  163. .cur_ctr = imx_cur_ctr,
  164. .phy_config = imx_phy_config,
  165. .mode_valid = imx6dl_hdmi_mode_valid,
  166. };
  167. static const struct of_device_id dw_hdmi_imx_dt_ids[] = {
  168. { .compatible = "fsl,imx6q-hdmi",
  169. .data = &imx6q_hdmi_drv_data
  170. }, {
  171. .compatible = "fsl,imx6dl-hdmi",
  172. .data = &imx6dl_hdmi_drv_data
  173. },
  174. {},
  175. };
  176. MODULE_DEVICE_TABLE(of, dw_hdmi_imx_dt_ids);
  177. static int dw_hdmi_imx_bind(struct device *dev, struct device *master,
  178. void *data)
  179. {
  180. struct platform_device *pdev = to_platform_device(dev);
  181. const struct dw_hdmi_plat_data *plat_data;
  182. const struct of_device_id *match;
  183. struct drm_device *drm = data;
  184. struct drm_encoder *encoder;
  185. struct imx_hdmi *hdmi;
  186. int ret;
  187. if (!pdev->dev.of_node)
  188. return -ENODEV;
  189. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  190. if (!hdmi)
  191. return -ENOMEM;
  192. match = of_match_node(dw_hdmi_imx_dt_ids, pdev->dev.of_node);
  193. plat_data = match->data;
  194. hdmi->dev = &pdev->dev;
  195. encoder = &hdmi->encoder;
  196. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  197. /*
  198. * If we failed to find the CRTC(s) which this encoder is
  199. * supposed to be connected to, it's because the CRTC has
  200. * not been registered yet. Defer probing, and hope that
  201. * the required CRTC is added later.
  202. */
  203. if (encoder->possible_crtcs == 0)
  204. return -EPROBE_DEFER;
  205. ret = dw_hdmi_imx_parse_dt(hdmi);
  206. if (ret < 0)
  207. return ret;
  208. drm_encoder_helper_add(encoder, &dw_hdmi_imx_encoder_helper_funcs);
  209. drm_encoder_init(drm, encoder, &dw_hdmi_imx_encoder_funcs,
  210. DRM_MODE_ENCODER_TMDS, NULL);
  211. platform_set_drvdata(pdev, hdmi);
  212. hdmi->hdmi = dw_hdmi_bind(pdev, encoder, plat_data);
  213. /*
  214. * If dw_hdmi_bind() fails we'll never call dw_hdmi_unbind(),
  215. * which would have called the encoder cleanup. Do it manually.
  216. */
  217. if (IS_ERR(hdmi->hdmi)) {
  218. ret = PTR_ERR(hdmi->hdmi);
  219. drm_encoder_cleanup(encoder);
  220. }
  221. return ret;
  222. }
  223. static void dw_hdmi_imx_unbind(struct device *dev, struct device *master,
  224. void *data)
  225. {
  226. struct imx_hdmi *hdmi = dev_get_drvdata(dev);
  227. dw_hdmi_unbind(hdmi->hdmi);
  228. }
  229. static const struct component_ops dw_hdmi_imx_ops = {
  230. .bind = dw_hdmi_imx_bind,
  231. .unbind = dw_hdmi_imx_unbind,
  232. };
  233. static int dw_hdmi_imx_probe(struct platform_device *pdev)
  234. {
  235. return component_add(&pdev->dev, &dw_hdmi_imx_ops);
  236. }
  237. static int dw_hdmi_imx_remove(struct platform_device *pdev)
  238. {
  239. component_del(&pdev->dev, &dw_hdmi_imx_ops);
  240. return 0;
  241. }
  242. static struct platform_driver dw_hdmi_imx_platform_driver = {
  243. .probe = dw_hdmi_imx_probe,
  244. .remove = dw_hdmi_imx_remove,
  245. .driver = {
  246. .name = "dwhdmi-imx",
  247. .of_match_table = dw_hdmi_imx_dt_ids,
  248. },
  249. };
  250. module_platform_driver(dw_hdmi_imx_platform_driver);
  251. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  252. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  253. MODULE_DESCRIPTION("IMX6 Specific DW-HDMI Driver Extension");
  254. MODULE_LICENSE("GPL");
  255. MODULE_ALIAS("platform:dwhdmi-imx");