i915_gem_coherency.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * Copyright © 2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/prime_numbers.h>
  25. #include "../i915_selftest.h"
  26. #include "i915_random.h"
  27. static int cpu_set(struct drm_i915_gem_object *obj,
  28. unsigned long offset,
  29. u32 v)
  30. {
  31. unsigned int needs_clflush;
  32. struct page *page;
  33. void *map;
  34. u32 *cpu;
  35. int err;
  36. err = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
  37. if (err)
  38. return err;
  39. page = i915_gem_object_get_page(obj, offset >> PAGE_SHIFT);
  40. map = kmap_atomic(page);
  41. cpu = map + offset_in_page(offset);
  42. if (needs_clflush & CLFLUSH_BEFORE)
  43. drm_clflush_virt_range(cpu, sizeof(*cpu));
  44. *cpu = v;
  45. if (needs_clflush & CLFLUSH_AFTER)
  46. drm_clflush_virt_range(cpu, sizeof(*cpu));
  47. kunmap_atomic(map);
  48. i915_gem_obj_finish_shmem_access(obj);
  49. return 0;
  50. }
  51. static int cpu_get(struct drm_i915_gem_object *obj,
  52. unsigned long offset,
  53. u32 *v)
  54. {
  55. unsigned int needs_clflush;
  56. struct page *page;
  57. void *map;
  58. u32 *cpu;
  59. int err;
  60. err = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
  61. if (err)
  62. return err;
  63. page = i915_gem_object_get_page(obj, offset >> PAGE_SHIFT);
  64. map = kmap_atomic(page);
  65. cpu = map + offset_in_page(offset);
  66. if (needs_clflush & CLFLUSH_BEFORE)
  67. drm_clflush_virt_range(cpu, sizeof(*cpu));
  68. *v = *cpu;
  69. kunmap_atomic(map);
  70. i915_gem_obj_finish_shmem_access(obj);
  71. return 0;
  72. }
  73. static int gtt_set(struct drm_i915_gem_object *obj,
  74. unsigned long offset,
  75. u32 v)
  76. {
  77. struct i915_vma *vma;
  78. u32 __iomem *map;
  79. int err;
  80. err = i915_gem_object_set_to_gtt_domain(obj, true);
  81. if (err)
  82. return err;
  83. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
  84. if (IS_ERR(vma))
  85. return PTR_ERR(vma);
  86. map = i915_vma_pin_iomap(vma);
  87. i915_vma_unpin(vma);
  88. if (IS_ERR(map))
  89. return PTR_ERR(map);
  90. iowrite32(v, &map[offset / sizeof(*map)]);
  91. i915_vma_unpin_iomap(vma);
  92. return 0;
  93. }
  94. static int gtt_get(struct drm_i915_gem_object *obj,
  95. unsigned long offset,
  96. u32 *v)
  97. {
  98. struct i915_vma *vma;
  99. u32 __iomem *map;
  100. int err;
  101. err = i915_gem_object_set_to_gtt_domain(obj, false);
  102. if (err)
  103. return err;
  104. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
  105. if (IS_ERR(vma))
  106. return PTR_ERR(vma);
  107. map = i915_vma_pin_iomap(vma);
  108. i915_vma_unpin(vma);
  109. if (IS_ERR(map))
  110. return PTR_ERR(map);
  111. *v = ioread32(&map[offset / sizeof(*map)]);
  112. i915_vma_unpin_iomap(vma);
  113. return 0;
  114. }
  115. static int wc_set(struct drm_i915_gem_object *obj,
  116. unsigned long offset,
  117. u32 v)
  118. {
  119. u32 *map;
  120. int err;
  121. err = i915_gem_object_set_to_wc_domain(obj, true);
  122. if (err)
  123. return err;
  124. map = i915_gem_object_pin_map(obj, I915_MAP_WC);
  125. if (IS_ERR(map))
  126. return PTR_ERR(map);
  127. map[offset / sizeof(*map)] = v;
  128. i915_gem_object_unpin_map(obj);
  129. return 0;
  130. }
  131. static int wc_get(struct drm_i915_gem_object *obj,
  132. unsigned long offset,
  133. u32 *v)
  134. {
  135. u32 *map;
  136. int err;
  137. err = i915_gem_object_set_to_wc_domain(obj, false);
  138. if (err)
  139. return err;
  140. map = i915_gem_object_pin_map(obj, I915_MAP_WC);
  141. if (IS_ERR(map))
  142. return PTR_ERR(map);
  143. *v = map[offset / sizeof(*map)];
  144. i915_gem_object_unpin_map(obj);
  145. return 0;
  146. }
  147. static int gpu_set(struct drm_i915_gem_object *obj,
  148. unsigned long offset,
  149. u32 v)
  150. {
  151. struct drm_i915_private *i915 = to_i915(obj->base.dev);
  152. struct i915_request *rq;
  153. struct i915_vma *vma;
  154. u32 *cs;
  155. int err;
  156. err = i915_gem_object_set_to_gtt_domain(obj, true);
  157. if (err)
  158. return err;
  159. vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
  160. if (IS_ERR(vma))
  161. return PTR_ERR(vma);
  162. rq = i915_request_alloc(i915->engine[RCS], i915->kernel_context);
  163. if (IS_ERR(rq)) {
  164. i915_vma_unpin(vma);
  165. return PTR_ERR(rq);
  166. }
  167. cs = intel_ring_begin(rq, 4);
  168. if (IS_ERR(cs)) {
  169. i915_request_add(rq);
  170. i915_vma_unpin(vma);
  171. return PTR_ERR(cs);
  172. }
  173. if (INTEL_GEN(i915) >= 8) {
  174. *cs++ = MI_STORE_DWORD_IMM_GEN4 | 1 << 22;
  175. *cs++ = lower_32_bits(i915_ggtt_offset(vma) + offset);
  176. *cs++ = upper_32_bits(i915_ggtt_offset(vma) + offset);
  177. *cs++ = v;
  178. } else if (INTEL_GEN(i915) >= 4) {
  179. *cs++ = MI_STORE_DWORD_IMM_GEN4 | MI_USE_GGTT;
  180. *cs++ = 0;
  181. *cs++ = i915_ggtt_offset(vma) + offset;
  182. *cs++ = v;
  183. } else {
  184. *cs++ = MI_STORE_DWORD_IMM | MI_MEM_VIRTUAL;
  185. *cs++ = i915_ggtt_offset(vma) + offset;
  186. *cs++ = v;
  187. *cs++ = MI_NOOP;
  188. }
  189. intel_ring_advance(rq, cs);
  190. err = i915_vma_move_to_active(vma, rq, EXEC_OBJECT_WRITE);
  191. i915_vma_unpin(vma);
  192. i915_request_add(rq);
  193. return err;
  194. }
  195. static bool always_valid(struct drm_i915_private *i915)
  196. {
  197. return true;
  198. }
  199. static bool needs_fence_registers(struct drm_i915_private *i915)
  200. {
  201. return !i915_terminally_wedged(&i915->gpu_error);
  202. }
  203. static bool needs_mi_store_dword(struct drm_i915_private *i915)
  204. {
  205. if (i915_terminally_wedged(&i915->gpu_error))
  206. return false;
  207. return intel_engine_can_store_dword(i915->engine[RCS]);
  208. }
  209. static const struct igt_coherency_mode {
  210. const char *name;
  211. int (*set)(struct drm_i915_gem_object *, unsigned long offset, u32 v);
  212. int (*get)(struct drm_i915_gem_object *, unsigned long offset, u32 *v);
  213. bool (*valid)(struct drm_i915_private *i915);
  214. } igt_coherency_mode[] = {
  215. { "cpu", cpu_set, cpu_get, always_valid },
  216. { "gtt", gtt_set, gtt_get, needs_fence_registers },
  217. { "wc", wc_set, wc_get, always_valid },
  218. { "gpu", gpu_set, NULL, needs_mi_store_dword },
  219. { },
  220. };
  221. static int igt_gem_coherency(void *arg)
  222. {
  223. const unsigned int ncachelines = PAGE_SIZE/64;
  224. I915_RND_STATE(prng);
  225. struct drm_i915_private *i915 = arg;
  226. const struct igt_coherency_mode *read, *write, *over;
  227. struct drm_i915_gem_object *obj;
  228. unsigned long count, n;
  229. u32 *offsets, *values;
  230. int err = 0;
  231. /* We repeatedly write, overwrite and read from a sequence of
  232. * cachelines in order to try and detect incoherency (unflushed writes
  233. * from either the CPU or GPU). Each setter/getter uses our cache
  234. * domain API which should prevent incoherency.
  235. */
  236. offsets = kmalloc_array(ncachelines, 2*sizeof(u32), GFP_KERNEL);
  237. if (!offsets)
  238. return -ENOMEM;
  239. for (count = 0; count < ncachelines; count++)
  240. offsets[count] = count * 64 + 4 * (count % 16);
  241. values = offsets + ncachelines;
  242. mutex_lock(&i915->drm.struct_mutex);
  243. intel_runtime_pm_get(i915);
  244. for (over = igt_coherency_mode; over->name; over++) {
  245. if (!over->set)
  246. continue;
  247. if (!over->valid(i915))
  248. continue;
  249. for (write = igt_coherency_mode; write->name; write++) {
  250. if (!write->set)
  251. continue;
  252. if (!write->valid(i915))
  253. continue;
  254. for (read = igt_coherency_mode; read->name; read++) {
  255. if (!read->get)
  256. continue;
  257. if (!read->valid(i915))
  258. continue;
  259. for_each_prime_number_from(count, 1, ncachelines) {
  260. obj = i915_gem_object_create_internal(i915, PAGE_SIZE);
  261. if (IS_ERR(obj)) {
  262. err = PTR_ERR(obj);
  263. goto unlock;
  264. }
  265. i915_random_reorder(offsets, ncachelines, &prng);
  266. for (n = 0; n < count; n++)
  267. values[n] = prandom_u32_state(&prng);
  268. for (n = 0; n < count; n++) {
  269. err = over->set(obj, offsets[n], ~values[n]);
  270. if (err) {
  271. pr_err("Failed to set stale value[%ld/%ld] in object using %s, err=%d\n",
  272. n, count, over->name, err);
  273. goto put_object;
  274. }
  275. }
  276. for (n = 0; n < count; n++) {
  277. err = write->set(obj, offsets[n], values[n]);
  278. if (err) {
  279. pr_err("Failed to set value[%ld/%ld] in object using %s, err=%d\n",
  280. n, count, write->name, err);
  281. goto put_object;
  282. }
  283. }
  284. for (n = 0; n < count; n++) {
  285. u32 found;
  286. err = read->get(obj, offsets[n], &found);
  287. if (err) {
  288. pr_err("Failed to get value[%ld/%ld] in object using %s, err=%d\n",
  289. n, count, read->name, err);
  290. goto put_object;
  291. }
  292. if (found != values[n]) {
  293. pr_err("Value[%ld/%ld] mismatch, (overwrite with %s) wrote [%s] %x read [%s] %x (inverse %x), at offset %x\n",
  294. n, count, over->name,
  295. write->name, values[n],
  296. read->name, found,
  297. ~values[n], offsets[n]);
  298. err = -EINVAL;
  299. goto put_object;
  300. }
  301. }
  302. __i915_gem_object_release_unless_active(obj);
  303. }
  304. }
  305. }
  306. }
  307. unlock:
  308. intel_runtime_pm_put(i915);
  309. mutex_unlock(&i915->drm.struct_mutex);
  310. kfree(offsets);
  311. return err;
  312. put_object:
  313. __i915_gem_object_release_unless_active(obj);
  314. goto unlock;
  315. }
  316. int i915_gem_coherency_live_selftests(struct drm_i915_private *i915)
  317. {
  318. static const struct i915_subtest tests[] = {
  319. SUBTEST(igt_gem_coherency),
  320. };
  321. return i915_subtests(tests, i915);
  322. }