intel_uncore.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <asm/iosf_mbi.h>
  27. #include <linux/pm_runtime.h>
  28. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  29. #define GT_FIFO_TIMEOUT_MS 10
  30. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  31. static const char * const forcewake_domain_names[] = {
  32. "render",
  33. "blitter",
  34. "media",
  35. "vdbox0",
  36. "vdbox1",
  37. "vdbox2",
  38. "vdbox3",
  39. "vebox0",
  40. "vebox1",
  41. };
  42. const char *
  43. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  44. {
  45. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  46. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  47. return forcewake_domain_names[id];
  48. WARN_ON(id);
  49. return "unknown";
  50. }
  51. static inline void
  52. fw_domain_reset(struct drm_i915_private *i915,
  53. const struct intel_uncore_forcewake_domain *d)
  54. {
  55. /*
  56. * We don't really know if the powerwell for the forcewake domain we are
  57. * trying to reset here does exist at this point (engines could be fused
  58. * off in ICL+), so no waiting for acks
  59. */
  60. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
  61. }
  62. static inline void
  63. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  64. {
  65. d->wake_count++;
  66. hrtimer_start_range_ns(&d->timer,
  67. NSEC_PER_MSEC,
  68. NSEC_PER_MSEC,
  69. HRTIMER_MODE_REL);
  70. }
  71. static inline int
  72. __wait_for_ack(const struct drm_i915_private *i915,
  73. const struct intel_uncore_forcewake_domain *d,
  74. const u32 ack,
  75. const u32 value)
  76. {
  77. return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value,
  78. FORCEWAKE_ACK_TIMEOUT_MS);
  79. }
  80. static inline int
  81. wait_ack_clear(const struct drm_i915_private *i915,
  82. const struct intel_uncore_forcewake_domain *d,
  83. const u32 ack)
  84. {
  85. return __wait_for_ack(i915, d, ack, 0);
  86. }
  87. static inline int
  88. wait_ack_set(const struct drm_i915_private *i915,
  89. const struct intel_uncore_forcewake_domain *d,
  90. const u32 ack)
  91. {
  92. return __wait_for_ack(i915, d, ack, ack);
  93. }
  94. static inline void
  95. fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
  96. const struct intel_uncore_forcewake_domain *d)
  97. {
  98. if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL))
  99. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  100. intel_uncore_forcewake_domain_to_str(d->id));
  101. }
  102. enum ack_type {
  103. ACK_CLEAR = 0,
  104. ACK_SET
  105. };
  106. static int
  107. fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915,
  108. const struct intel_uncore_forcewake_domain *d,
  109. const enum ack_type type)
  110. {
  111. const u32 ack_bit = FORCEWAKE_KERNEL;
  112. const u32 value = type == ACK_SET ? ack_bit : 0;
  113. unsigned int pass;
  114. bool ack_detected;
  115. /*
  116. * There is a possibility of driver's wake request colliding
  117. * with hardware's own wake requests and that can cause
  118. * hardware to not deliver the driver's ack message.
  119. *
  120. * Use a fallback bit toggle to kick the gpu state machine
  121. * in the hope that the original ack will be delivered along with
  122. * the fallback ack.
  123. *
  124. * This workaround is described in HSDES #1604254524 and it's known as:
  125. * WaRsForcewakeAddDelayForAck:skl,bxt,kbl,glk,cfl,cnl,icl
  126. * although the name is a bit misleading.
  127. */
  128. pass = 1;
  129. do {
  130. wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK);
  131. __raw_i915_write32(i915, d->reg_set,
  132. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK));
  133. /* Give gt some time to relax before the polling frenzy */
  134. udelay(10 * pass);
  135. wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK);
  136. ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value;
  137. __raw_i915_write32(i915, d->reg_set,
  138. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK));
  139. } while (!ack_detected && pass++ < 10);
  140. DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
  141. intel_uncore_forcewake_domain_to_str(d->id),
  142. type == ACK_SET ? "set" : "clear",
  143. __raw_i915_read32(i915, d->reg_ack),
  144. pass);
  145. return ack_detected ? 0 : -ETIMEDOUT;
  146. }
  147. static inline void
  148. fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915,
  149. const struct intel_uncore_forcewake_domain *d)
  150. {
  151. if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL)))
  152. return;
  153. if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR))
  154. fw_domain_wait_ack_clear(i915, d);
  155. }
  156. static inline void
  157. fw_domain_get(struct drm_i915_private *i915,
  158. const struct intel_uncore_forcewake_domain *d)
  159. {
  160. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
  161. }
  162. static inline void
  163. fw_domain_wait_ack_set(const struct drm_i915_private *i915,
  164. const struct intel_uncore_forcewake_domain *d)
  165. {
  166. if (wait_ack_set(i915, d, FORCEWAKE_KERNEL))
  167. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  168. intel_uncore_forcewake_domain_to_str(d->id));
  169. }
  170. static inline void
  171. fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915,
  172. const struct intel_uncore_forcewake_domain *d)
  173. {
  174. if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL)))
  175. return;
  176. if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET))
  177. fw_domain_wait_ack_set(i915, d);
  178. }
  179. static inline void
  180. fw_domain_put(const struct drm_i915_private *i915,
  181. const struct intel_uncore_forcewake_domain *d)
  182. {
  183. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
  184. }
  185. static void
  186. fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  187. {
  188. struct intel_uncore_forcewake_domain *d;
  189. unsigned int tmp;
  190. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  191. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  192. fw_domain_wait_ack_clear(i915, d);
  193. fw_domain_get(i915, d);
  194. }
  195. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  196. fw_domain_wait_ack_set(i915, d);
  197. i915->uncore.fw_domains_active |= fw_domains;
  198. }
  199. static void
  200. fw_domains_get_with_fallback(struct drm_i915_private *i915,
  201. enum forcewake_domains fw_domains)
  202. {
  203. struct intel_uncore_forcewake_domain *d;
  204. unsigned int tmp;
  205. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  206. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  207. fw_domain_wait_ack_clear_fallback(i915, d);
  208. fw_domain_get(i915, d);
  209. }
  210. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  211. fw_domain_wait_ack_set_fallback(i915, d);
  212. i915->uncore.fw_domains_active |= fw_domains;
  213. }
  214. static void
  215. fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  216. {
  217. struct intel_uncore_forcewake_domain *d;
  218. unsigned int tmp;
  219. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  220. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  221. fw_domain_put(i915, d);
  222. i915->uncore.fw_domains_active &= ~fw_domains;
  223. }
  224. static void
  225. fw_domains_reset(struct drm_i915_private *i915,
  226. enum forcewake_domains fw_domains)
  227. {
  228. struct intel_uncore_forcewake_domain *d;
  229. unsigned int tmp;
  230. if (!fw_domains)
  231. return;
  232. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  233. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  234. fw_domain_reset(i915, d);
  235. }
  236. static inline u32 gt_thread_status(struct drm_i915_private *dev_priv)
  237. {
  238. u32 val;
  239. val = __raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG);
  240. val &= GEN6_GT_THREAD_STATUS_CORE_MASK;
  241. return val;
  242. }
  243. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  244. {
  245. /*
  246. * w/a for a sporadic read returning 0 by waiting for the GT
  247. * thread to wake up.
  248. */
  249. WARN_ONCE(wait_for_atomic_us(gt_thread_status(dev_priv) == 0, 5000),
  250. "GT thread status wait timed out\n");
  251. }
  252. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  253. enum forcewake_domains fw_domains)
  254. {
  255. fw_domains_get(dev_priv, fw_domains);
  256. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  257. __gen6_gt_wait_for_thread_c0(dev_priv);
  258. }
  259. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  260. {
  261. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  262. return count & GT_FIFO_FREE_ENTRIES_MASK;
  263. }
  264. static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  265. {
  266. u32 n;
  267. /* On VLV, FIFO will be shared by both SW and HW.
  268. * So, we need to read the FREE_ENTRIES everytime */
  269. if (IS_VALLEYVIEW(dev_priv))
  270. n = fifo_free_entries(dev_priv);
  271. else
  272. n = dev_priv->uncore.fifo_count;
  273. if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
  274. if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
  275. GT_FIFO_NUM_RESERVED_ENTRIES,
  276. GT_FIFO_TIMEOUT_MS)) {
  277. DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
  278. return;
  279. }
  280. }
  281. dev_priv->uncore.fifo_count = n - 1;
  282. }
  283. static enum hrtimer_restart
  284. intel_uncore_fw_release_timer(struct hrtimer *timer)
  285. {
  286. struct intel_uncore_forcewake_domain *domain =
  287. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  288. struct drm_i915_private *dev_priv =
  289. container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
  290. unsigned long irqflags;
  291. assert_rpm_device_not_suspended(dev_priv);
  292. if (xchg(&domain->active, false))
  293. return HRTIMER_RESTART;
  294. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  295. if (WARN_ON(domain->wake_count == 0))
  296. domain->wake_count++;
  297. if (--domain->wake_count == 0)
  298. dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
  299. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  300. return HRTIMER_NORESTART;
  301. }
  302. /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
  303. static unsigned int
  304. intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv)
  305. {
  306. unsigned long irqflags;
  307. struct intel_uncore_forcewake_domain *domain;
  308. int retry_count = 100;
  309. enum forcewake_domains fw, active_domains;
  310. iosf_mbi_assert_punit_acquired();
  311. /* Hold uncore.lock across reset to prevent any register access
  312. * with forcewake not set correctly. Wait until all pending
  313. * timers are run before holding.
  314. */
  315. while (1) {
  316. unsigned int tmp;
  317. active_domains = 0;
  318. for_each_fw_domain(domain, dev_priv, tmp) {
  319. smp_store_mb(domain->active, false);
  320. if (hrtimer_cancel(&domain->timer) == 0)
  321. continue;
  322. intel_uncore_fw_release_timer(&domain->timer);
  323. }
  324. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  325. for_each_fw_domain(domain, dev_priv, tmp) {
  326. if (hrtimer_active(&domain->timer))
  327. active_domains |= domain->mask;
  328. }
  329. if (active_domains == 0)
  330. break;
  331. if (--retry_count == 0) {
  332. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  333. break;
  334. }
  335. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  336. cond_resched();
  337. }
  338. WARN_ON(active_domains);
  339. fw = dev_priv->uncore.fw_domains_active;
  340. if (fw)
  341. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  342. fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
  343. assert_forcewakes_inactive(dev_priv);
  344. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  345. return fw; /* track the lost user forcewake domains */
  346. }
  347. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  348. {
  349. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  350. const unsigned int sets[4] = { 1, 1, 2, 2 };
  351. const u32 cap = dev_priv->edram_cap;
  352. return EDRAM_NUM_BANKS(cap) *
  353. ways[EDRAM_WAYS_IDX(cap)] *
  354. sets[EDRAM_SETS_IDX(cap)] *
  355. 1024 * 1024;
  356. }
  357. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  358. {
  359. if (!HAS_EDRAM(dev_priv))
  360. return 0;
  361. /* The needed capability bits for size calculation
  362. * are not there with pre gen9 so return 128MB always.
  363. */
  364. if (INTEL_GEN(dev_priv) < 9)
  365. return 128 * 1024 * 1024;
  366. return gen9_edram_size(dev_priv);
  367. }
  368. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  369. {
  370. if (IS_HASWELL(dev_priv) ||
  371. IS_BROADWELL(dev_priv) ||
  372. INTEL_GEN(dev_priv) >= 9) {
  373. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  374. HSW_EDRAM_CAP);
  375. /* NB: We can't write IDICR yet because we do not have gt funcs
  376. * set up */
  377. } else {
  378. dev_priv->edram_cap = 0;
  379. }
  380. if (HAS_EDRAM(dev_priv))
  381. DRM_INFO("Found %lluMB of eDRAM\n",
  382. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  383. }
  384. static bool
  385. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  386. {
  387. u32 dbg;
  388. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  389. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  390. return false;
  391. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  392. return true;
  393. }
  394. static bool
  395. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  396. {
  397. u32 cer;
  398. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  399. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  400. return false;
  401. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  402. return true;
  403. }
  404. static bool
  405. gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
  406. {
  407. u32 fifodbg;
  408. fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  409. if (unlikely(fifodbg)) {
  410. DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
  411. __raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
  412. }
  413. return fifodbg;
  414. }
  415. static bool
  416. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  417. {
  418. bool ret = false;
  419. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  420. ret |= fpga_check_for_unclaimed_mmio(dev_priv);
  421. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  422. ret |= vlv_check_for_unclaimed_mmio(dev_priv);
  423. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  424. ret |= gen6_check_for_fifo_debug(dev_priv);
  425. return ret;
  426. }
  427. static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  428. unsigned int restore_forcewake)
  429. {
  430. /* clear out unclaimed reg detection bit */
  431. if (check_for_unclaimed_mmio(dev_priv))
  432. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  433. /* WaDisableShadowRegForCpd:chv */
  434. if (IS_CHERRYVIEW(dev_priv)) {
  435. __raw_i915_write32(dev_priv, GTFIFOCTL,
  436. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  437. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  438. GT_FIFO_CTL_RC6_POLICY_STALL);
  439. }
  440. iosf_mbi_punit_acquire();
  441. intel_uncore_forcewake_reset(dev_priv);
  442. if (restore_forcewake) {
  443. spin_lock_irq(&dev_priv->uncore.lock);
  444. dev_priv->uncore.funcs.force_wake_get(dev_priv,
  445. restore_forcewake);
  446. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  447. dev_priv->uncore.fifo_count =
  448. fifo_free_entries(dev_priv);
  449. spin_unlock_irq(&dev_priv->uncore.lock);
  450. }
  451. iosf_mbi_punit_release();
  452. }
  453. void intel_uncore_suspend(struct drm_i915_private *dev_priv)
  454. {
  455. iosf_mbi_punit_acquire();
  456. iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
  457. &dev_priv->uncore.pmic_bus_access_nb);
  458. dev_priv->uncore.fw_domains_saved =
  459. intel_uncore_forcewake_reset(dev_priv);
  460. iosf_mbi_punit_release();
  461. }
  462. void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
  463. {
  464. unsigned int restore_forcewake;
  465. restore_forcewake = fetch_and_zero(&dev_priv->uncore.fw_domains_saved);
  466. __intel_uncore_early_sanitize(dev_priv, restore_forcewake);
  467. iosf_mbi_register_pmic_bus_access_notifier(
  468. &dev_priv->uncore.pmic_bus_access_nb);
  469. i915_check_and_clear_faults(dev_priv);
  470. }
  471. void intel_uncore_runtime_resume(struct drm_i915_private *dev_priv)
  472. {
  473. iosf_mbi_register_pmic_bus_access_notifier(
  474. &dev_priv->uncore.pmic_bus_access_nb);
  475. }
  476. void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
  477. {
  478. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  479. intel_sanitize_gt_powersave(dev_priv);
  480. }
  481. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  482. enum forcewake_domains fw_domains)
  483. {
  484. struct intel_uncore_forcewake_domain *domain;
  485. unsigned int tmp;
  486. fw_domains &= dev_priv->uncore.fw_domains;
  487. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  488. if (domain->wake_count++) {
  489. fw_domains &= ~domain->mask;
  490. domain->active = true;
  491. }
  492. }
  493. if (fw_domains)
  494. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  495. }
  496. /**
  497. * intel_uncore_forcewake_get - grab forcewake domain references
  498. * @dev_priv: i915 device instance
  499. * @fw_domains: forcewake domains to get reference on
  500. *
  501. * This function can be used get GT's forcewake domain references.
  502. * Normal register access will handle the forcewake domains automatically.
  503. * However if some sequence requires the GT to not power down a particular
  504. * forcewake domains this function should be called at the beginning of the
  505. * sequence. And subsequently the reference should be dropped by symmetric
  506. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  507. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  508. */
  509. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  510. enum forcewake_domains fw_domains)
  511. {
  512. unsigned long irqflags;
  513. if (!dev_priv->uncore.funcs.force_wake_get)
  514. return;
  515. assert_rpm_wakelock_held(dev_priv);
  516. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  517. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  518. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  519. }
  520. /**
  521. * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
  522. * @dev_priv: i915 device instance
  523. *
  524. * This function is a wrapper around intel_uncore_forcewake_get() to acquire
  525. * the GT powerwell and in the process disable our debugging for the
  526. * duration of userspace's bypass.
  527. */
  528. void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
  529. {
  530. spin_lock_irq(&dev_priv->uncore.lock);
  531. if (!dev_priv->uncore.user_forcewake.count++) {
  532. intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
  533. /* Save and disable mmio debugging for the user bypass */
  534. dev_priv->uncore.user_forcewake.saved_mmio_check =
  535. dev_priv->uncore.unclaimed_mmio_check;
  536. dev_priv->uncore.user_forcewake.saved_mmio_debug =
  537. i915_modparams.mmio_debug;
  538. dev_priv->uncore.unclaimed_mmio_check = 0;
  539. i915_modparams.mmio_debug = 0;
  540. }
  541. spin_unlock_irq(&dev_priv->uncore.lock);
  542. }
  543. /**
  544. * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
  545. * @dev_priv: i915 device instance
  546. *
  547. * This function complements intel_uncore_forcewake_user_get() and releases
  548. * the GT powerwell taken on behalf of the userspace bypass.
  549. */
  550. void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
  551. {
  552. spin_lock_irq(&dev_priv->uncore.lock);
  553. if (!--dev_priv->uncore.user_forcewake.count) {
  554. if (intel_uncore_unclaimed_mmio(dev_priv))
  555. dev_info(dev_priv->drm.dev,
  556. "Invalid mmio detected during user access\n");
  557. dev_priv->uncore.unclaimed_mmio_check =
  558. dev_priv->uncore.user_forcewake.saved_mmio_check;
  559. i915_modparams.mmio_debug =
  560. dev_priv->uncore.user_forcewake.saved_mmio_debug;
  561. intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
  562. }
  563. spin_unlock_irq(&dev_priv->uncore.lock);
  564. }
  565. /**
  566. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  567. * @dev_priv: i915 device instance
  568. * @fw_domains: forcewake domains to get reference on
  569. *
  570. * See intel_uncore_forcewake_get(). This variant places the onus
  571. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  572. */
  573. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  574. enum forcewake_domains fw_domains)
  575. {
  576. lockdep_assert_held(&dev_priv->uncore.lock);
  577. if (!dev_priv->uncore.funcs.force_wake_get)
  578. return;
  579. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  580. }
  581. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  582. enum forcewake_domains fw_domains)
  583. {
  584. struct intel_uncore_forcewake_domain *domain;
  585. unsigned int tmp;
  586. fw_domains &= dev_priv->uncore.fw_domains;
  587. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  588. if (WARN_ON(domain->wake_count == 0))
  589. continue;
  590. if (--domain->wake_count) {
  591. domain->active = true;
  592. continue;
  593. }
  594. fw_domain_arm_timer(domain);
  595. }
  596. }
  597. /**
  598. * intel_uncore_forcewake_put - release a forcewake domain reference
  599. * @dev_priv: i915 device instance
  600. * @fw_domains: forcewake domains to put references
  601. *
  602. * This function drops the device-level forcewakes for specified
  603. * domains obtained by intel_uncore_forcewake_get().
  604. */
  605. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  606. enum forcewake_domains fw_domains)
  607. {
  608. unsigned long irqflags;
  609. if (!dev_priv->uncore.funcs.force_wake_put)
  610. return;
  611. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  612. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  613. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  614. }
  615. /**
  616. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  617. * @dev_priv: i915 device instance
  618. * @fw_domains: forcewake domains to get reference on
  619. *
  620. * See intel_uncore_forcewake_put(). This variant places the onus
  621. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  622. */
  623. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  624. enum forcewake_domains fw_domains)
  625. {
  626. lockdep_assert_held(&dev_priv->uncore.lock);
  627. if (!dev_priv->uncore.funcs.force_wake_put)
  628. return;
  629. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  630. }
  631. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  632. {
  633. if (!dev_priv->uncore.funcs.force_wake_get)
  634. return;
  635. WARN(dev_priv->uncore.fw_domains_active,
  636. "Expected all fw_domains to be inactive, but %08x are still on\n",
  637. dev_priv->uncore.fw_domains_active);
  638. }
  639. void assert_forcewakes_active(struct drm_i915_private *dev_priv,
  640. enum forcewake_domains fw_domains)
  641. {
  642. if (!dev_priv->uncore.funcs.force_wake_get)
  643. return;
  644. assert_rpm_wakelock_held(dev_priv);
  645. fw_domains &= dev_priv->uncore.fw_domains;
  646. WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
  647. "Expected %08x fw_domains to be active, but %08x are off\n",
  648. fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
  649. }
  650. /* We give fast paths for the really cool registers */
  651. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  652. #define GEN11_NEEDS_FORCE_WAKE(reg) \
  653. ((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))
  654. #define __gen6_reg_read_fw_domains(offset) \
  655. ({ \
  656. enum forcewake_domains __fwd; \
  657. if (NEEDS_FORCE_WAKE(offset)) \
  658. __fwd = FORCEWAKE_RENDER; \
  659. else \
  660. __fwd = 0; \
  661. __fwd; \
  662. })
  663. static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
  664. {
  665. if (offset < entry->start)
  666. return -1;
  667. else if (offset > entry->end)
  668. return 1;
  669. else
  670. return 0;
  671. }
  672. /* Copied and "macroized" from lib/bsearch.c */
  673. #define BSEARCH(key, base, num, cmp) ({ \
  674. unsigned int start__ = 0, end__ = (num); \
  675. typeof(base) result__ = NULL; \
  676. while (start__ < end__) { \
  677. unsigned int mid__ = start__ + (end__ - start__) / 2; \
  678. int ret__ = (cmp)((key), (base) + mid__); \
  679. if (ret__ < 0) { \
  680. end__ = mid__; \
  681. } else if (ret__ > 0) { \
  682. start__ = mid__ + 1; \
  683. } else { \
  684. result__ = (base) + mid__; \
  685. break; \
  686. } \
  687. } \
  688. result__; \
  689. })
  690. static enum forcewake_domains
  691. find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
  692. {
  693. const struct intel_forcewake_range *entry;
  694. entry = BSEARCH(offset,
  695. dev_priv->uncore.fw_domains_table,
  696. dev_priv->uncore.fw_domains_table_entries,
  697. fw_range_cmp);
  698. if (!entry)
  699. return 0;
  700. /*
  701. * The list of FW domains depends on the SKU in gen11+ so we
  702. * can't determine it statically. We use FORCEWAKE_ALL and
  703. * translate it here to the list of available domains.
  704. */
  705. if (entry->domains == FORCEWAKE_ALL)
  706. return dev_priv->uncore.fw_domains;
  707. WARN(entry->domains & ~dev_priv->uncore.fw_domains,
  708. "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
  709. entry->domains & ~dev_priv->uncore.fw_domains, offset);
  710. return entry->domains;
  711. }
  712. #define GEN_FW_RANGE(s, e, d) \
  713. { .start = (s), .end = (e), .domains = (d) }
  714. #define HAS_FWTABLE(dev_priv) \
  715. (INTEL_GEN(dev_priv) >= 9 || \
  716. IS_CHERRYVIEW(dev_priv) || \
  717. IS_VALLEYVIEW(dev_priv))
  718. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  719. static const struct intel_forcewake_range __vlv_fw_ranges[] = {
  720. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  721. GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
  722. GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
  723. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  724. GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
  725. GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
  726. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  727. };
  728. #define __fwtable_reg_read_fw_domains(offset) \
  729. ({ \
  730. enum forcewake_domains __fwd = 0; \
  731. if (NEEDS_FORCE_WAKE((offset))) \
  732. __fwd = find_fw_domain(dev_priv, offset); \
  733. __fwd; \
  734. })
  735. #define __gen11_fwtable_reg_read_fw_domains(offset) \
  736. ({ \
  737. enum forcewake_domains __fwd = 0; \
  738. if (GEN11_NEEDS_FORCE_WAKE((offset))) \
  739. __fwd = find_fw_domain(dev_priv, offset); \
  740. __fwd; \
  741. })
  742. /* *Must* be sorted by offset! See intel_shadow_table_check(). */
  743. static const i915_reg_t gen8_shadowed_regs[] = {
  744. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  745. GEN6_RPNSWREQ, /* 0xA008 */
  746. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  747. RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
  748. RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
  749. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  750. /* TODO: Other registers are not yet used */
  751. };
  752. static const i915_reg_t gen11_shadowed_regs[] = {
  753. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  754. GEN6_RPNSWREQ, /* 0xA008 */
  755. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  756. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  757. RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
  758. RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
  759. RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
  760. RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
  761. RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
  762. RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
  763. /* TODO: Other registers are not yet used */
  764. };
  765. static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
  766. {
  767. u32 offset = i915_mmio_reg_offset(*reg);
  768. if (key < offset)
  769. return -1;
  770. else if (key > offset)
  771. return 1;
  772. else
  773. return 0;
  774. }
  775. #define __is_genX_shadowed(x) \
  776. static bool is_gen##x##_shadowed(u32 offset) \
  777. { \
  778. const i915_reg_t *regs = gen##x##_shadowed_regs; \
  779. return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
  780. mmio_reg_cmp); \
  781. }
  782. __is_genX_shadowed(8)
  783. __is_genX_shadowed(11)
  784. #define __gen8_reg_write_fw_domains(offset) \
  785. ({ \
  786. enum forcewake_domains __fwd; \
  787. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  788. __fwd = FORCEWAKE_RENDER; \
  789. else \
  790. __fwd = 0; \
  791. __fwd; \
  792. })
  793. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  794. static const struct intel_forcewake_range __chv_fw_ranges[] = {
  795. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  796. GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  797. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  798. GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  799. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  800. GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  801. GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
  802. GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  803. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  804. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  805. GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
  806. GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  807. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  808. GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
  809. GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
  810. GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
  811. };
  812. #define __fwtable_reg_write_fw_domains(offset) \
  813. ({ \
  814. enum forcewake_domains __fwd = 0; \
  815. if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
  816. __fwd = find_fw_domain(dev_priv, offset); \
  817. __fwd; \
  818. })
  819. #define __gen11_fwtable_reg_write_fw_domains(offset) \
  820. ({ \
  821. enum forcewake_domains __fwd = 0; \
  822. if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
  823. __fwd = find_fw_domain(dev_priv, offset); \
  824. __fwd; \
  825. })
  826. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  827. static const struct intel_forcewake_range __gen9_fw_ranges[] = {
  828. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  829. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  830. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  831. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  832. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  833. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  834. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  835. GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
  836. GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
  837. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  838. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  839. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  840. GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
  841. GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
  842. GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
  843. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  844. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  845. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  846. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  847. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  848. GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
  849. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  850. GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
  851. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  852. GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
  853. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  854. GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
  855. GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
  856. GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
  857. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  858. GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
  859. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  860. };
  861. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  862. static const struct intel_forcewake_range __gen11_fw_ranges[] = {
  863. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  864. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  865. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  866. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  867. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  868. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  869. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  870. GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
  871. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  872. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  873. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  874. GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
  875. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  876. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  877. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
  878. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  879. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  880. GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
  881. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  882. GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
  883. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  884. GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
  885. GEN_FW_RANGE(0x40000, 0x1bffff, 0),
  886. GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
  887. GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
  888. GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
  889. GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
  890. GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
  891. GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
  892. GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
  893. };
  894. static void
  895. ilk_dummy_write(struct drm_i915_private *dev_priv)
  896. {
  897. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  898. * the chip from rc6 before touching it for real. MI_MODE is masked,
  899. * hence harmless to write 0 into. */
  900. __raw_i915_write32(dev_priv, MI_MODE, 0);
  901. }
  902. static void
  903. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  904. const i915_reg_t reg,
  905. const bool read,
  906. const bool before)
  907. {
  908. if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
  909. "Unclaimed %s register 0x%x\n",
  910. read ? "read from" : "write to",
  911. i915_mmio_reg_offset(reg)))
  912. /* Only report the first N failures */
  913. i915_modparams.mmio_debug--;
  914. }
  915. static inline void
  916. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  917. const i915_reg_t reg,
  918. const bool read,
  919. const bool before)
  920. {
  921. if (likely(!i915_modparams.mmio_debug))
  922. return;
  923. __unclaimed_reg_debug(dev_priv, reg, read, before);
  924. }
  925. #define GEN2_READ_HEADER(x) \
  926. u##x val = 0; \
  927. assert_rpm_wakelock_held(dev_priv);
  928. #define GEN2_READ_FOOTER \
  929. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  930. return val
  931. #define __gen2_read(x) \
  932. static u##x \
  933. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  934. GEN2_READ_HEADER(x); \
  935. val = __raw_i915_read##x(dev_priv, reg); \
  936. GEN2_READ_FOOTER; \
  937. }
  938. #define __gen5_read(x) \
  939. static u##x \
  940. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  941. GEN2_READ_HEADER(x); \
  942. ilk_dummy_write(dev_priv); \
  943. val = __raw_i915_read##x(dev_priv, reg); \
  944. GEN2_READ_FOOTER; \
  945. }
  946. __gen5_read(8)
  947. __gen5_read(16)
  948. __gen5_read(32)
  949. __gen5_read(64)
  950. __gen2_read(8)
  951. __gen2_read(16)
  952. __gen2_read(32)
  953. __gen2_read(64)
  954. #undef __gen5_read
  955. #undef __gen2_read
  956. #undef GEN2_READ_FOOTER
  957. #undef GEN2_READ_HEADER
  958. #define GEN6_READ_HEADER(x) \
  959. u32 offset = i915_mmio_reg_offset(reg); \
  960. unsigned long irqflags; \
  961. u##x val = 0; \
  962. assert_rpm_wakelock_held(dev_priv); \
  963. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  964. unclaimed_reg_debug(dev_priv, reg, true, true)
  965. #define GEN6_READ_FOOTER \
  966. unclaimed_reg_debug(dev_priv, reg, true, false); \
  967. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  968. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  969. return val
  970. static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
  971. enum forcewake_domains fw_domains)
  972. {
  973. struct intel_uncore_forcewake_domain *domain;
  974. unsigned int tmp;
  975. GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  976. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
  977. fw_domain_arm_timer(domain);
  978. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  979. }
  980. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  981. enum forcewake_domains fw_domains)
  982. {
  983. if (WARN_ON(!fw_domains))
  984. return;
  985. /* Turn on all requested but inactive supported forcewake domains. */
  986. fw_domains &= dev_priv->uncore.fw_domains;
  987. fw_domains &= ~dev_priv->uncore.fw_domains_active;
  988. if (fw_domains)
  989. ___force_wake_auto(dev_priv, fw_domains);
  990. }
  991. #define __gen_read(func, x) \
  992. static u##x \
  993. func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  994. enum forcewake_domains fw_engine; \
  995. GEN6_READ_HEADER(x); \
  996. fw_engine = __##func##_reg_read_fw_domains(offset); \
  997. if (fw_engine) \
  998. __force_wake_auto(dev_priv, fw_engine); \
  999. val = __raw_i915_read##x(dev_priv, reg); \
  1000. GEN6_READ_FOOTER; \
  1001. }
  1002. #define __gen6_read(x) __gen_read(gen6, x)
  1003. #define __fwtable_read(x) __gen_read(fwtable, x)
  1004. #define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
  1005. __gen11_fwtable_read(8)
  1006. __gen11_fwtable_read(16)
  1007. __gen11_fwtable_read(32)
  1008. __gen11_fwtable_read(64)
  1009. __fwtable_read(8)
  1010. __fwtable_read(16)
  1011. __fwtable_read(32)
  1012. __fwtable_read(64)
  1013. __gen6_read(8)
  1014. __gen6_read(16)
  1015. __gen6_read(32)
  1016. __gen6_read(64)
  1017. #undef __gen11_fwtable_read
  1018. #undef __fwtable_read
  1019. #undef __gen6_read
  1020. #undef GEN6_READ_FOOTER
  1021. #undef GEN6_READ_HEADER
  1022. #define GEN2_WRITE_HEADER \
  1023. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1024. assert_rpm_wakelock_held(dev_priv); \
  1025. #define GEN2_WRITE_FOOTER
  1026. #define __gen2_write(x) \
  1027. static void \
  1028. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1029. GEN2_WRITE_HEADER; \
  1030. __raw_i915_write##x(dev_priv, reg, val); \
  1031. GEN2_WRITE_FOOTER; \
  1032. }
  1033. #define __gen5_write(x) \
  1034. static void \
  1035. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1036. GEN2_WRITE_HEADER; \
  1037. ilk_dummy_write(dev_priv); \
  1038. __raw_i915_write##x(dev_priv, reg, val); \
  1039. GEN2_WRITE_FOOTER; \
  1040. }
  1041. __gen5_write(8)
  1042. __gen5_write(16)
  1043. __gen5_write(32)
  1044. __gen2_write(8)
  1045. __gen2_write(16)
  1046. __gen2_write(32)
  1047. #undef __gen5_write
  1048. #undef __gen2_write
  1049. #undef GEN2_WRITE_FOOTER
  1050. #undef GEN2_WRITE_HEADER
  1051. #define GEN6_WRITE_HEADER \
  1052. u32 offset = i915_mmio_reg_offset(reg); \
  1053. unsigned long irqflags; \
  1054. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1055. assert_rpm_wakelock_held(dev_priv); \
  1056. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  1057. unclaimed_reg_debug(dev_priv, reg, false, true)
  1058. #define GEN6_WRITE_FOOTER \
  1059. unclaimed_reg_debug(dev_priv, reg, false, false); \
  1060. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  1061. #define __gen6_write(x) \
  1062. static void \
  1063. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1064. GEN6_WRITE_HEADER; \
  1065. if (NEEDS_FORCE_WAKE(offset)) \
  1066. __gen6_gt_wait_for_fifo(dev_priv); \
  1067. __raw_i915_write##x(dev_priv, reg, val); \
  1068. GEN6_WRITE_FOOTER; \
  1069. }
  1070. #define __gen_write(func, x) \
  1071. static void \
  1072. func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1073. enum forcewake_domains fw_engine; \
  1074. GEN6_WRITE_HEADER; \
  1075. fw_engine = __##func##_reg_write_fw_domains(offset); \
  1076. if (fw_engine) \
  1077. __force_wake_auto(dev_priv, fw_engine); \
  1078. __raw_i915_write##x(dev_priv, reg, val); \
  1079. GEN6_WRITE_FOOTER; \
  1080. }
  1081. #define __gen8_write(x) __gen_write(gen8, x)
  1082. #define __fwtable_write(x) __gen_write(fwtable, x)
  1083. #define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
  1084. __gen11_fwtable_write(8)
  1085. __gen11_fwtable_write(16)
  1086. __gen11_fwtable_write(32)
  1087. __fwtable_write(8)
  1088. __fwtable_write(16)
  1089. __fwtable_write(32)
  1090. __gen8_write(8)
  1091. __gen8_write(16)
  1092. __gen8_write(32)
  1093. __gen6_write(8)
  1094. __gen6_write(16)
  1095. __gen6_write(32)
  1096. #undef __gen11_fwtable_write
  1097. #undef __fwtable_write
  1098. #undef __gen8_write
  1099. #undef __gen6_write
  1100. #undef GEN6_WRITE_FOOTER
  1101. #undef GEN6_WRITE_HEADER
  1102. #define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
  1103. do { \
  1104. (i915)->uncore.funcs.mmio_writeb = x##_write8; \
  1105. (i915)->uncore.funcs.mmio_writew = x##_write16; \
  1106. (i915)->uncore.funcs.mmio_writel = x##_write32; \
  1107. } while (0)
  1108. #define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
  1109. do { \
  1110. (i915)->uncore.funcs.mmio_readb = x##_read8; \
  1111. (i915)->uncore.funcs.mmio_readw = x##_read16; \
  1112. (i915)->uncore.funcs.mmio_readl = x##_read32; \
  1113. (i915)->uncore.funcs.mmio_readq = x##_read64; \
  1114. } while (0)
  1115. static void fw_domain_init(struct drm_i915_private *dev_priv,
  1116. enum forcewake_domain_id domain_id,
  1117. i915_reg_t reg_set,
  1118. i915_reg_t reg_ack)
  1119. {
  1120. struct intel_uncore_forcewake_domain *d;
  1121. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  1122. return;
  1123. d = &dev_priv->uncore.fw_domain[domain_id];
  1124. WARN_ON(d->wake_count);
  1125. WARN_ON(!i915_mmio_reg_valid(reg_set));
  1126. WARN_ON(!i915_mmio_reg_valid(reg_ack));
  1127. d->wake_count = 0;
  1128. d->reg_set = reg_set;
  1129. d->reg_ack = reg_ack;
  1130. d->id = domain_id;
  1131. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  1132. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  1133. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  1134. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
  1135. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
  1136. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
  1137. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
  1138. BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
  1139. BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));
  1140. d->mask = BIT(domain_id);
  1141. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  1142. d->timer.function = intel_uncore_fw_release_timer;
  1143. dev_priv->uncore.fw_domains |= BIT(domain_id);
  1144. fw_domain_reset(dev_priv, d);
  1145. }
  1146. static void fw_domain_fini(struct drm_i915_private *dev_priv,
  1147. enum forcewake_domain_id domain_id)
  1148. {
  1149. struct intel_uncore_forcewake_domain *d;
  1150. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  1151. return;
  1152. d = &dev_priv->uncore.fw_domain[domain_id];
  1153. WARN_ON(d->wake_count);
  1154. WARN_ON(hrtimer_cancel(&d->timer));
  1155. memset(d, 0, sizeof(*d));
  1156. dev_priv->uncore.fw_domains &= ~BIT(domain_id);
  1157. }
  1158. static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
  1159. {
  1160. if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
  1161. return;
  1162. if (IS_GEN6(dev_priv)) {
  1163. dev_priv->uncore.fw_reset = 0;
  1164. dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
  1165. dev_priv->uncore.fw_clear = 0;
  1166. } else {
  1167. /* WaRsClearFWBitsAtReset:bdw,skl */
  1168. dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
  1169. dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  1170. dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  1171. }
  1172. if (INTEL_GEN(dev_priv) >= 11) {
  1173. int i;
  1174. dev_priv->uncore.funcs.force_wake_get =
  1175. fw_domains_get_with_fallback;
  1176. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1177. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1178. FORCEWAKE_RENDER_GEN9,
  1179. FORCEWAKE_ACK_RENDER_GEN9);
  1180. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1181. FORCEWAKE_BLITTER_GEN9,
  1182. FORCEWAKE_ACK_BLITTER_GEN9);
  1183. for (i = 0; i < I915_MAX_VCS; i++) {
  1184. if (!HAS_ENGINE(dev_priv, _VCS(i)))
  1185. continue;
  1186. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
  1187. FORCEWAKE_MEDIA_VDBOX_GEN11(i),
  1188. FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
  1189. }
  1190. for (i = 0; i < I915_MAX_VECS; i++) {
  1191. if (!HAS_ENGINE(dev_priv, _VECS(i)))
  1192. continue;
  1193. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
  1194. FORCEWAKE_MEDIA_VEBOX_GEN11(i),
  1195. FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
  1196. }
  1197. } else if (IS_GEN9(dev_priv) || IS_GEN10(dev_priv)) {
  1198. dev_priv->uncore.funcs.force_wake_get =
  1199. fw_domains_get_with_fallback;
  1200. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1201. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1202. FORCEWAKE_RENDER_GEN9,
  1203. FORCEWAKE_ACK_RENDER_GEN9);
  1204. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1205. FORCEWAKE_BLITTER_GEN9,
  1206. FORCEWAKE_ACK_BLITTER_GEN9);
  1207. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1208. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  1209. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1210. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1211. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1212. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1213. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  1214. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1215. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  1216. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  1217. dev_priv->uncore.funcs.force_wake_get =
  1218. fw_domains_get_with_thread_status;
  1219. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1220. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1221. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1222. } else if (IS_IVYBRIDGE(dev_priv)) {
  1223. u32 ecobus;
  1224. /* IVB configs may use multi-threaded forcewake */
  1225. /* A small trick here - if the bios hasn't configured
  1226. * MT forcewake, and if the device is in RC6, then
  1227. * force_wake_mt_get will not wake the device and the
  1228. * ECOBUS read will return zero. Which will be
  1229. * (correctly) interpreted by the test below as MT
  1230. * forcewake being disabled.
  1231. */
  1232. dev_priv->uncore.funcs.force_wake_get =
  1233. fw_domains_get_with_thread_status;
  1234. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1235. /* We need to init first for ECOBUS access and then
  1236. * determine later if we want to reinit, in case of MT access is
  1237. * not working. In this stage we don't know which flavour this
  1238. * ivb is, so it is better to reset also the gen6 fw registers
  1239. * before the ecobus check.
  1240. */
  1241. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1242. __raw_posting_read(dev_priv, ECOBUS);
  1243. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1244. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1245. spin_lock_irq(&dev_priv->uncore.lock);
  1246. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
  1247. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1248. fw_domains_put(dev_priv, FORCEWAKE_RENDER);
  1249. spin_unlock_irq(&dev_priv->uncore.lock);
  1250. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1251. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1252. DRM_INFO("when using vblank-synced partial screen updates.\n");
  1253. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1254. FORCEWAKE, FORCEWAKE_ACK);
  1255. }
  1256. } else if (IS_GEN6(dev_priv)) {
  1257. dev_priv->uncore.funcs.force_wake_get =
  1258. fw_domains_get_with_thread_status;
  1259. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1260. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1261. FORCEWAKE, FORCEWAKE_ACK);
  1262. }
  1263. /* All future platforms are expected to require complex power gating */
  1264. WARN_ON(dev_priv->uncore.fw_domains == 0);
  1265. }
  1266. #define ASSIGN_FW_DOMAINS_TABLE(d) \
  1267. { \
  1268. dev_priv->uncore.fw_domains_table = \
  1269. (struct intel_forcewake_range *)(d); \
  1270. dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
  1271. }
  1272. static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
  1273. unsigned long action, void *data)
  1274. {
  1275. struct drm_i915_private *dev_priv = container_of(nb,
  1276. struct drm_i915_private, uncore.pmic_bus_access_nb);
  1277. switch (action) {
  1278. case MBI_PMIC_BUS_ACCESS_BEGIN:
  1279. /*
  1280. * forcewake all now to make sure that we don't need to do a
  1281. * forcewake later which on systems where this notifier gets
  1282. * called requires the punit to access to the shared pmic i2c
  1283. * bus, which will be busy after this notification, leading to:
  1284. * "render: timed out waiting for forcewake ack request."
  1285. * errors.
  1286. *
  1287. * The notifier is unregistered during intel_runtime_suspend(),
  1288. * so it's ok to access the HW here without holding a RPM
  1289. * wake reference -> disable wakeref asserts for the time of
  1290. * the access.
  1291. */
  1292. disable_rpm_wakeref_asserts(dev_priv);
  1293. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1294. enable_rpm_wakeref_asserts(dev_priv);
  1295. break;
  1296. case MBI_PMIC_BUS_ACCESS_END:
  1297. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1298. break;
  1299. }
  1300. return NOTIFY_OK;
  1301. }
  1302. void intel_uncore_init(struct drm_i915_private *dev_priv)
  1303. {
  1304. i915_check_vgpu(dev_priv);
  1305. intel_uncore_edram_detect(dev_priv);
  1306. intel_uncore_fw_domains_init(dev_priv);
  1307. __intel_uncore_early_sanitize(dev_priv, 0);
  1308. dev_priv->uncore.unclaimed_mmio_check = 1;
  1309. dev_priv->uncore.pmic_bus_access_nb.notifier_call =
  1310. i915_pmic_bus_access_notifier;
  1311. if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
  1312. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
  1313. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
  1314. } else if (IS_GEN5(dev_priv)) {
  1315. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
  1316. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
  1317. } else if (IS_GEN(dev_priv, 6, 7)) {
  1318. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
  1319. if (IS_VALLEYVIEW(dev_priv)) {
  1320. ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
  1321. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1322. } else {
  1323. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1324. }
  1325. } else if (IS_GEN8(dev_priv)) {
  1326. if (IS_CHERRYVIEW(dev_priv)) {
  1327. ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
  1328. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1329. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1330. } else {
  1331. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
  1332. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1333. }
  1334. } else if (IS_GEN(dev_priv, 9, 10)) {
  1335. ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
  1336. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1337. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1338. } else {
  1339. ASSIGN_FW_DOMAINS_TABLE(__gen11_fw_ranges);
  1340. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen11_fwtable);
  1341. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen11_fwtable);
  1342. }
  1343. iosf_mbi_register_pmic_bus_access_notifier(
  1344. &dev_priv->uncore.pmic_bus_access_nb);
  1345. }
  1346. /*
  1347. * We might have detected that some engines are fused off after we initialized
  1348. * the forcewake domains. Prune them, to make sure they only reference existing
  1349. * engines.
  1350. */
  1351. void intel_uncore_prune(struct drm_i915_private *dev_priv)
  1352. {
  1353. if (INTEL_GEN(dev_priv) >= 11) {
  1354. enum forcewake_domains fw_domains = dev_priv->uncore.fw_domains;
  1355. enum forcewake_domain_id domain_id;
  1356. int i;
  1357. for (i = 0; i < I915_MAX_VCS; i++) {
  1358. domain_id = FW_DOMAIN_ID_MEDIA_VDBOX0 + i;
  1359. if (HAS_ENGINE(dev_priv, _VCS(i)))
  1360. continue;
  1361. if (fw_domains & BIT(domain_id))
  1362. fw_domain_fini(dev_priv, domain_id);
  1363. }
  1364. for (i = 0; i < I915_MAX_VECS; i++) {
  1365. domain_id = FW_DOMAIN_ID_MEDIA_VEBOX0 + i;
  1366. if (HAS_ENGINE(dev_priv, _VECS(i)))
  1367. continue;
  1368. if (fw_domains & BIT(domain_id))
  1369. fw_domain_fini(dev_priv, domain_id);
  1370. }
  1371. }
  1372. }
  1373. void intel_uncore_fini(struct drm_i915_private *dev_priv)
  1374. {
  1375. /* Paranoia: make sure we have disabled everything before we exit. */
  1376. intel_uncore_sanitize(dev_priv);
  1377. iosf_mbi_punit_acquire();
  1378. iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
  1379. &dev_priv->uncore.pmic_bus_access_nb);
  1380. intel_uncore_forcewake_reset(dev_priv);
  1381. iosf_mbi_punit_release();
  1382. }
  1383. static const struct reg_whitelist {
  1384. i915_reg_t offset_ldw;
  1385. i915_reg_t offset_udw;
  1386. u16 gen_mask;
  1387. u8 size;
  1388. } reg_read_whitelist[] = { {
  1389. .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1390. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1391. .gen_mask = INTEL_GEN_MASK(4, 11),
  1392. .size = 8
  1393. } };
  1394. int i915_reg_read_ioctl(struct drm_device *dev,
  1395. void *data, struct drm_file *file)
  1396. {
  1397. struct drm_i915_private *dev_priv = to_i915(dev);
  1398. struct drm_i915_reg_read *reg = data;
  1399. struct reg_whitelist const *entry;
  1400. unsigned int flags;
  1401. int remain;
  1402. int ret = 0;
  1403. entry = reg_read_whitelist;
  1404. remain = ARRAY_SIZE(reg_read_whitelist);
  1405. while (remain) {
  1406. u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);
  1407. GEM_BUG_ON(!is_power_of_2(entry->size));
  1408. GEM_BUG_ON(entry->size > 8);
  1409. GEM_BUG_ON(entry_offset & (entry->size - 1));
  1410. if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
  1411. entry_offset == (reg->offset & -entry->size))
  1412. break;
  1413. entry++;
  1414. remain--;
  1415. }
  1416. if (!remain)
  1417. return -EINVAL;
  1418. flags = reg->offset & (entry->size - 1);
  1419. intel_runtime_pm_get(dev_priv);
  1420. if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
  1421. reg->val = I915_READ64_2x32(entry->offset_ldw,
  1422. entry->offset_udw);
  1423. else if (entry->size == 8 && flags == 0)
  1424. reg->val = I915_READ64(entry->offset_ldw);
  1425. else if (entry->size == 4 && flags == 0)
  1426. reg->val = I915_READ(entry->offset_ldw);
  1427. else if (entry->size == 2 && flags == 0)
  1428. reg->val = I915_READ16(entry->offset_ldw);
  1429. else if (entry->size == 1 && flags == 0)
  1430. reg->val = I915_READ8(entry->offset_ldw);
  1431. else
  1432. ret = -EINVAL;
  1433. intel_runtime_pm_put(dev_priv);
  1434. return ret;
  1435. }
  1436. static void gen3_stop_engine(struct intel_engine_cs *engine)
  1437. {
  1438. struct drm_i915_private *dev_priv = engine->i915;
  1439. const u32 base = engine->mmio_base;
  1440. if (intel_engine_stop_cs(engine))
  1441. DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n", engine->name);
  1442. I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base)));
  1443. POSTING_READ_FW(RING_HEAD(base)); /* paranoia */
  1444. I915_WRITE_FW(RING_HEAD(base), 0);
  1445. I915_WRITE_FW(RING_TAIL(base), 0);
  1446. POSTING_READ_FW(RING_TAIL(base));
  1447. /* The ring must be empty before it is disabled */
  1448. I915_WRITE_FW(RING_CTL(base), 0);
  1449. /* Check acts as a post */
  1450. if (I915_READ_FW(RING_HEAD(base)) != 0)
  1451. DRM_DEBUG_DRIVER("%s: ring head not parked\n",
  1452. engine->name);
  1453. }
  1454. static void i915_stop_engines(struct drm_i915_private *dev_priv,
  1455. unsigned int engine_mask)
  1456. {
  1457. struct intel_engine_cs *engine;
  1458. enum intel_engine_id id;
  1459. if (INTEL_GEN(dev_priv) < 3)
  1460. return;
  1461. for_each_engine_masked(engine, dev_priv, engine_mask, id)
  1462. gen3_stop_engine(engine);
  1463. }
  1464. static bool i915_in_reset(struct pci_dev *pdev)
  1465. {
  1466. u8 gdrst;
  1467. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1468. return gdrst & GRDOM_RESET_STATUS;
  1469. }
  1470. static int i915_do_reset(struct drm_i915_private *dev_priv,
  1471. unsigned int engine_mask,
  1472. unsigned int retry)
  1473. {
  1474. struct pci_dev *pdev = dev_priv->drm.pdev;
  1475. int err;
  1476. /* Assert reset for at least 20 usec, and wait for acknowledgement. */
  1477. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1478. usleep_range(50, 200);
  1479. err = wait_for(i915_in_reset(pdev), 500);
  1480. /* Clear the reset request. */
  1481. pci_write_config_byte(pdev, I915_GDRST, 0);
  1482. usleep_range(50, 200);
  1483. if (!err)
  1484. err = wait_for(!i915_in_reset(pdev), 500);
  1485. return err;
  1486. }
  1487. static bool g4x_reset_complete(struct pci_dev *pdev)
  1488. {
  1489. u8 gdrst;
  1490. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1491. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1492. }
  1493. static int g33_do_reset(struct drm_i915_private *dev_priv,
  1494. unsigned int engine_mask,
  1495. unsigned int retry)
  1496. {
  1497. struct pci_dev *pdev = dev_priv->drm.pdev;
  1498. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1499. return wait_for(g4x_reset_complete(pdev), 500);
  1500. }
  1501. static int g4x_do_reset(struct drm_i915_private *dev_priv,
  1502. unsigned int engine_mask,
  1503. unsigned int retry)
  1504. {
  1505. struct pci_dev *pdev = dev_priv->drm.pdev;
  1506. int ret;
  1507. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1508. I915_WRITE(VDECCLK_GATE_D,
  1509. I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1510. POSTING_READ(VDECCLK_GATE_D);
  1511. pci_write_config_byte(pdev, I915_GDRST,
  1512. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1513. ret = wait_for(g4x_reset_complete(pdev), 500);
  1514. if (ret) {
  1515. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1516. goto out;
  1517. }
  1518. pci_write_config_byte(pdev, I915_GDRST,
  1519. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1520. ret = wait_for(g4x_reset_complete(pdev), 500);
  1521. if (ret) {
  1522. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1523. goto out;
  1524. }
  1525. out:
  1526. pci_write_config_byte(pdev, I915_GDRST, 0);
  1527. I915_WRITE(VDECCLK_GATE_D,
  1528. I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1529. POSTING_READ(VDECCLK_GATE_D);
  1530. return ret;
  1531. }
  1532. static int ironlake_do_reset(struct drm_i915_private *dev_priv,
  1533. unsigned int engine_mask,
  1534. unsigned int retry)
  1535. {
  1536. int ret;
  1537. I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1538. ret = intel_wait_for_register(dev_priv,
  1539. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1540. 500);
  1541. if (ret) {
  1542. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1543. goto out;
  1544. }
  1545. I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1546. ret = intel_wait_for_register(dev_priv,
  1547. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1548. 500);
  1549. if (ret) {
  1550. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1551. goto out;
  1552. }
  1553. out:
  1554. I915_WRITE(ILK_GDSR, 0);
  1555. POSTING_READ(ILK_GDSR);
  1556. return ret;
  1557. }
  1558. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1559. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1560. u32 hw_domain_mask)
  1561. {
  1562. int err;
  1563. /* GEN6_GDRST is not in the gt power well, no need to check
  1564. * for fifo space for the write or forcewake the chip for
  1565. * the read
  1566. */
  1567. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1568. /* Wait for the device to ack the reset requests */
  1569. err = __intel_wait_for_register_fw(dev_priv,
  1570. GEN6_GDRST, hw_domain_mask, 0,
  1571. 500, 0,
  1572. NULL);
  1573. if (err)
  1574. DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
  1575. hw_domain_mask);
  1576. return err;
  1577. }
  1578. /**
  1579. * gen6_reset_engines - reset individual engines
  1580. * @dev_priv: i915 device
  1581. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1582. * @retry: the count of of previous attempts to reset.
  1583. *
  1584. * This function will reset the individual engines that are set in engine_mask.
  1585. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1586. *
  1587. * Note: It is responsibility of the caller to handle the difference between
  1588. * asking full domain reset versus reset for all available individual engines.
  1589. *
  1590. * Returns 0 on success, nonzero on error.
  1591. */
  1592. static int gen6_reset_engines(struct drm_i915_private *dev_priv,
  1593. unsigned int engine_mask,
  1594. unsigned int retry)
  1595. {
  1596. struct intel_engine_cs *engine;
  1597. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1598. [RCS] = GEN6_GRDOM_RENDER,
  1599. [BCS] = GEN6_GRDOM_BLT,
  1600. [VCS] = GEN6_GRDOM_MEDIA,
  1601. [VCS2] = GEN8_GRDOM_MEDIA2,
  1602. [VECS] = GEN6_GRDOM_VECS,
  1603. };
  1604. u32 hw_mask;
  1605. if (engine_mask == ALL_ENGINES) {
  1606. hw_mask = GEN6_GRDOM_FULL;
  1607. } else {
  1608. unsigned int tmp;
  1609. hw_mask = 0;
  1610. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1611. hw_mask |= hw_engine_mask[engine->id];
  1612. }
  1613. return gen6_hw_domain_reset(dev_priv, hw_mask);
  1614. }
  1615. /**
  1616. * gen11_reset_engines - reset individual engines
  1617. * @dev_priv: i915 device
  1618. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1619. *
  1620. * This function will reset the individual engines that are set in engine_mask.
  1621. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1622. *
  1623. * Note: It is responsibility of the caller to handle the difference between
  1624. * asking full domain reset versus reset for all available individual engines.
  1625. *
  1626. * Returns 0 on success, nonzero on error.
  1627. */
  1628. static int gen11_reset_engines(struct drm_i915_private *dev_priv,
  1629. unsigned int engine_mask)
  1630. {
  1631. struct intel_engine_cs *engine;
  1632. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1633. [RCS] = GEN11_GRDOM_RENDER,
  1634. [BCS] = GEN11_GRDOM_BLT,
  1635. [VCS] = GEN11_GRDOM_MEDIA,
  1636. [VCS2] = GEN11_GRDOM_MEDIA2,
  1637. [VCS3] = GEN11_GRDOM_MEDIA3,
  1638. [VCS4] = GEN11_GRDOM_MEDIA4,
  1639. [VECS] = GEN11_GRDOM_VECS,
  1640. [VECS2] = GEN11_GRDOM_VECS2,
  1641. };
  1642. u32 hw_mask;
  1643. BUILD_BUG_ON(VECS2 + 1 != I915_NUM_ENGINES);
  1644. if (engine_mask == ALL_ENGINES) {
  1645. hw_mask = GEN11_GRDOM_FULL;
  1646. } else {
  1647. unsigned int tmp;
  1648. hw_mask = 0;
  1649. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1650. hw_mask |= hw_engine_mask[engine->id];
  1651. }
  1652. return gen6_hw_domain_reset(dev_priv, hw_mask);
  1653. }
  1654. /**
  1655. * __intel_wait_for_register_fw - wait until register matches expected state
  1656. * @dev_priv: the i915 device
  1657. * @reg: the register to read
  1658. * @mask: mask to apply to register value
  1659. * @value: expected value
  1660. * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
  1661. * @slow_timeout_ms: slow timeout in millisecond
  1662. * @out_value: optional placeholder to hold registry value
  1663. *
  1664. * This routine waits until the target register @reg contains the expected
  1665. * @value after applying the @mask, i.e. it waits until ::
  1666. *
  1667. * (I915_READ_FW(reg) & mask) == value
  1668. *
  1669. * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
  1670. * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
  1671. * must be not larger than 20,0000 microseconds.
  1672. *
  1673. * Note that this routine assumes the caller holds forcewake asserted, it is
  1674. * not suitable for very long waits. See intel_wait_for_register() if you
  1675. * wish to wait without holding forcewake for the duration (i.e. you expect
  1676. * the wait to be slow).
  1677. *
  1678. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1679. */
  1680. int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  1681. i915_reg_t reg,
  1682. u32 mask,
  1683. u32 value,
  1684. unsigned int fast_timeout_us,
  1685. unsigned int slow_timeout_ms,
  1686. u32 *out_value)
  1687. {
  1688. u32 uninitialized_var(reg_value);
  1689. #define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
  1690. int ret;
  1691. /* Catch any overuse of this function */
  1692. might_sleep_if(slow_timeout_ms);
  1693. GEM_BUG_ON(fast_timeout_us > 20000);
  1694. ret = -ETIMEDOUT;
  1695. if (fast_timeout_us && fast_timeout_us <= 20000)
  1696. ret = _wait_for_atomic(done, fast_timeout_us, 0);
  1697. if (ret && slow_timeout_ms)
  1698. ret = wait_for(done, slow_timeout_ms);
  1699. if (out_value)
  1700. *out_value = reg_value;
  1701. return ret;
  1702. #undef done
  1703. }
  1704. /**
  1705. * __intel_wait_for_register - wait until register matches expected state
  1706. * @dev_priv: the i915 device
  1707. * @reg: the register to read
  1708. * @mask: mask to apply to register value
  1709. * @value: expected value
  1710. * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
  1711. * @slow_timeout_ms: slow timeout in millisecond
  1712. * @out_value: optional placeholder to hold registry value
  1713. *
  1714. * This routine waits until the target register @reg contains the expected
  1715. * @value after applying the @mask, i.e. it waits until ::
  1716. *
  1717. * (I915_READ(reg) & mask) == value
  1718. *
  1719. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1720. *
  1721. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1722. */
  1723. int __intel_wait_for_register(struct drm_i915_private *dev_priv,
  1724. i915_reg_t reg,
  1725. u32 mask,
  1726. u32 value,
  1727. unsigned int fast_timeout_us,
  1728. unsigned int slow_timeout_ms,
  1729. u32 *out_value)
  1730. {
  1731. unsigned fw =
  1732. intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
  1733. u32 reg_value;
  1734. int ret;
  1735. might_sleep_if(slow_timeout_ms);
  1736. spin_lock_irq(&dev_priv->uncore.lock);
  1737. intel_uncore_forcewake_get__locked(dev_priv, fw);
  1738. ret = __intel_wait_for_register_fw(dev_priv,
  1739. reg, mask, value,
  1740. fast_timeout_us, 0, &reg_value);
  1741. intel_uncore_forcewake_put__locked(dev_priv, fw);
  1742. spin_unlock_irq(&dev_priv->uncore.lock);
  1743. if (ret && slow_timeout_ms)
  1744. ret = __wait_for(reg_value = I915_READ_NOTRACE(reg),
  1745. (reg_value & mask) == value,
  1746. slow_timeout_ms * 1000, 10, 1000);
  1747. if (out_value)
  1748. *out_value = reg_value;
  1749. return ret;
  1750. }
  1751. static int gen8_engine_reset_prepare(struct intel_engine_cs *engine)
  1752. {
  1753. struct drm_i915_private *dev_priv = engine->i915;
  1754. int ret;
  1755. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1756. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1757. ret = __intel_wait_for_register_fw(dev_priv,
  1758. RING_RESET_CTL(engine->mmio_base),
  1759. RESET_CTL_READY_TO_RESET,
  1760. RESET_CTL_READY_TO_RESET,
  1761. 700, 0,
  1762. NULL);
  1763. if (ret)
  1764. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1765. return ret;
  1766. }
  1767. static void gen8_engine_reset_cancel(struct intel_engine_cs *engine)
  1768. {
  1769. struct drm_i915_private *dev_priv = engine->i915;
  1770. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1771. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1772. }
  1773. static int reset_engines(struct drm_i915_private *i915,
  1774. unsigned int engine_mask,
  1775. unsigned int retry)
  1776. {
  1777. if (INTEL_GEN(i915) >= 11)
  1778. return gen11_reset_engines(i915, engine_mask);
  1779. else
  1780. return gen6_reset_engines(i915, engine_mask, retry);
  1781. }
  1782. static int gen8_reset_engines(struct drm_i915_private *dev_priv,
  1783. unsigned int engine_mask,
  1784. unsigned int retry)
  1785. {
  1786. struct intel_engine_cs *engine;
  1787. const bool reset_non_ready = retry >= 1;
  1788. unsigned int tmp;
  1789. int ret;
  1790. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  1791. ret = gen8_engine_reset_prepare(engine);
  1792. if (ret && !reset_non_ready)
  1793. goto skip_reset;
  1794. /*
  1795. * If this is not the first failed attempt to prepare,
  1796. * we decide to proceed anyway.
  1797. *
  1798. * By doing so we risk context corruption and with
  1799. * some gens (kbl), possible system hang if reset
  1800. * happens during active bb execution.
  1801. *
  1802. * We rather take context corruption instead of
  1803. * failed reset with a wedged driver/gpu. And
  1804. * active bb execution case should be covered by
  1805. * i915_stop_engines we have before the reset.
  1806. */
  1807. }
  1808. ret = reset_engines(dev_priv, engine_mask, retry);
  1809. skip_reset:
  1810. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1811. gen8_engine_reset_cancel(engine);
  1812. return ret;
  1813. }
  1814. typedef int (*reset_func)(struct drm_i915_private *,
  1815. unsigned int engine_mask, unsigned int retry);
  1816. static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
  1817. {
  1818. if (!i915_modparams.reset)
  1819. return NULL;
  1820. if (INTEL_GEN(dev_priv) >= 8)
  1821. return gen8_reset_engines;
  1822. else if (INTEL_GEN(dev_priv) >= 6)
  1823. return gen6_reset_engines;
  1824. else if (IS_GEN5(dev_priv))
  1825. return ironlake_do_reset;
  1826. else if (IS_G4X(dev_priv))
  1827. return g4x_do_reset;
  1828. else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
  1829. return g33_do_reset;
  1830. else if (INTEL_GEN(dev_priv) >= 3)
  1831. return i915_do_reset;
  1832. else
  1833. return NULL;
  1834. }
  1835. int intel_gpu_reset(struct drm_i915_private *dev_priv,
  1836. const unsigned int engine_mask)
  1837. {
  1838. reset_func reset = intel_get_gpu_reset(dev_priv);
  1839. unsigned int retry;
  1840. int ret;
  1841. GEM_BUG_ON(!engine_mask);
  1842. /*
  1843. * We want to perform per-engine reset from atomic context (e.g.
  1844. * softirq), which imposes the constraint that we cannot sleep.
  1845. * However, experience suggests that spending a bit of time waiting
  1846. * for a reset helps in various cases, so for a full-device reset
  1847. * we apply the opposite rule and wait if we want to. As we should
  1848. * always follow up a failed per-engine reset with a full device reset,
  1849. * being a little faster, stricter and more error prone for the
  1850. * atomic case seems an acceptable compromise.
  1851. *
  1852. * Unfortunately this leads to a bimodal routine, when the goal was
  1853. * to have a single reset function that worked for resetting any
  1854. * number of engines simultaneously.
  1855. */
  1856. might_sleep_if(engine_mask == ALL_ENGINES);
  1857. /*
  1858. * If the power well sleeps during the reset, the reset
  1859. * request may be dropped and never completes (causing -EIO).
  1860. */
  1861. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1862. for (retry = 0; retry < 3; retry++) {
  1863. /*
  1864. * We stop engines, otherwise we might get failed reset and a
  1865. * dead gpu (on elk). Also as modern gpu as kbl can suffer
  1866. * from system hang if batchbuffer is progressing when
  1867. * the reset is issued, regardless of READY_TO_RESET ack.
  1868. * Thus assume it is best to stop engines on all gens
  1869. * where we have a gpu reset.
  1870. *
  1871. * WaKBLVECSSemaphoreWaitPoll:kbl (on ALL_ENGINES)
  1872. *
  1873. * WaMediaResetMainRingCleanup:ctg,elk (presumably)
  1874. *
  1875. * FIXME: Wa for more modern gens needs to be validated
  1876. */
  1877. i915_stop_engines(dev_priv, engine_mask);
  1878. ret = -ENODEV;
  1879. if (reset) {
  1880. ret = reset(dev_priv, engine_mask, retry);
  1881. GEM_TRACE("engine_mask=%x, ret=%d, retry=%d\n",
  1882. engine_mask, ret, retry);
  1883. }
  1884. if (ret != -ETIMEDOUT || engine_mask != ALL_ENGINES)
  1885. break;
  1886. cond_resched();
  1887. }
  1888. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1889. return ret;
  1890. }
  1891. bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
  1892. {
  1893. return intel_get_gpu_reset(dev_priv) != NULL;
  1894. }
  1895. bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
  1896. {
  1897. return (dev_priv->info.has_reset_engine &&
  1898. i915_modparams.reset >= 2);
  1899. }
  1900. int intel_reset_guc(struct drm_i915_private *dev_priv)
  1901. {
  1902. u32 guc_domain = INTEL_GEN(dev_priv) >= 11 ? GEN11_GRDOM_GUC :
  1903. GEN9_GRDOM_GUC;
  1904. int ret;
  1905. GEM_BUG_ON(!HAS_GUC(dev_priv));
  1906. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1907. ret = gen6_hw_domain_reset(dev_priv, guc_domain);
  1908. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1909. return ret;
  1910. }
  1911. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1912. {
  1913. return check_for_unclaimed_mmio(dev_priv);
  1914. }
  1915. bool
  1916. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1917. {
  1918. bool ret = false;
  1919. spin_lock_irq(&dev_priv->uncore.lock);
  1920. if (unlikely(dev_priv->uncore.unclaimed_mmio_check <= 0))
  1921. goto out;
  1922. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1923. if (!i915_modparams.mmio_debug) {
  1924. DRM_DEBUG("Unclaimed register detected, "
  1925. "enabling oneshot unclaimed register reporting. "
  1926. "Please use i915.mmio_debug=N for more information.\n");
  1927. i915_modparams.mmio_debug++;
  1928. }
  1929. dev_priv->uncore.unclaimed_mmio_check--;
  1930. ret = true;
  1931. }
  1932. out:
  1933. spin_unlock_irq(&dev_priv->uncore.lock);
  1934. return ret;
  1935. }
  1936. static enum forcewake_domains
  1937. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1938. i915_reg_t reg)
  1939. {
  1940. u32 offset = i915_mmio_reg_offset(reg);
  1941. enum forcewake_domains fw_domains;
  1942. if (INTEL_GEN(dev_priv) >= 11) {
  1943. fw_domains = __gen11_fwtable_reg_read_fw_domains(offset);
  1944. } else if (HAS_FWTABLE(dev_priv)) {
  1945. fw_domains = __fwtable_reg_read_fw_domains(offset);
  1946. } else if (INTEL_GEN(dev_priv) >= 6) {
  1947. fw_domains = __gen6_reg_read_fw_domains(offset);
  1948. } else {
  1949. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1950. fw_domains = 0;
  1951. }
  1952. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1953. return fw_domains;
  1954. }
  1955. static enum forcewake_domains
  1956. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1957. i915_reg_t reg)
  1958. {
  1959. u32 offset = i915_mmio_reg_offset(reg);
  1960. enum forcewake_domains fw_domains;
  1961. if (INTEL_GEN(dev_priv) >= 11) {
  1962. fw_domains = __gen11_fwtable_reg_write_fw_domains(offset);
  1963. } else if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
  1964. fw_domains = __fwtable_reg_write_fw_domains(offset);
  1965. } else if (IS_GEN8(dev_priv)) {
  1966. fw_domains = __gen8_reg_write_fw_domains(offset);
  1967. } else if (IS_GEN(dev_priv, 6, 7)) {
  1968. fw_domains = FORCEWAKE_RENDER;
  1969. } else {
  1970. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1971. fw_domains = 0;
  1972. }
  1973. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1974. return fw_domains;
  1975. }
  1976. /**
  1977. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1978. * a register
  1979. * @dev_priv: pointer to struct drm_i915_private
  1980. * @reg: register in question
  1981. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1982. *
  1983. * Returns a set of forcewake domains required to be taken with for example
  1984. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1985. * specified mode (read, write or read/write) with raw mmio accessors.
  1986. *
  1987. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1988. * callers to do FIFO management on their own or risk losing writes.
  1989. */
  1990. enum forcewake_domains
  1991. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1992. i915_reg_t reg, unsigned int op)
  1993. {
  1994. enum forcewake_domains fw_domains = 0;
  1995. WARN_ON(!op);
  1996. if (intel_vgpu_active(dev_priv))
  1997. return 0;
  1998. if (op & FW_REG_READ)
  1999. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  2000. if (op & FW_REG_WRITE)
  2001. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  2002. return fw_domains;
  2003. }
  2004. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  2005. #include "selftests/mock_uncore.c"
  2006. #include "selftests/intel_uncore.c"
  2007. #endif