intel_sdvo.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_sdvo_regs.h"
  40. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  41. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  42. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  43. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
  44. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  45. SDVO_TV_MASK)
  46. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  47. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  48. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  49. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  50. #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
  51. static const char * const tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
  61. struct intel_sdvo {
  62. struct intel_encoder base;
  63. struct i2c_adapter *i2c;
  64. u8 slave_addr;
  65. struct i2c_adapter ddc;
  66. /* Register for the SDVO device: SDVOB or SDVOC */
  67. i915_reg_t sdvo_reg;
  68. /* Active outputs controlled by this SDVO output */
  69. uint16_t controlled_output;
  70. /*
  71. * Capabilities of the SDVO device returned by
  72. * intel_sdvo_get_capabilities()
  73. */
  74. struct intel_sdvo_caps caps;
  75. /* Pixel clock limitations reported by the SDVO device, in kHz */
  76. int pixel_clock_min, pixel_clock_max;
  77. /*
  78. * For multiple function SDVO device,
  79. * this is for current attached outputs.
  80. */
  81. uint16_t attached_output;
  82. /*
  83. * Hotplug activation bits for this device
  84. */
  85. uint16_t hotplug_active;
  86. enum port port;
  87. bool has_hdmi_monitor;
  88. bool has_hdmi_audio;
  89. bool rgb_quant_range_selectable;
  90. /**
  91. * This is sdvo fixed pannel mode pointer
  92. */
  93. struct drm_display_mode *sdvo_lvds_fixed_mode;
  94. /* DDC bus used by this SDVO encoder */
  95. uint8_t ddc_bus;
  96. /*
  97. * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
  98. */
  99. uint8_t dtd_sdvo_flags;
  100. };
  101. struct intel_sdvo_connector {
  102. struct intel_connector base;
  103. /* Mark the type of connector */
  104. uint16_t output_flag;
  105. /* This contains all current supported TV format */
  106. u8 tv_format_supported[TV_FORMAT_NUM];
  107. int format_supported_num;
  108. struct drm_property *tv_format;
  109. /* add the property for the SDVO-TV */
  110. struct drm_property *left;
  111. struct drm_property *right;
  112. struct drm_property *top;
  113. struct drm_property *bottom;
  114. struct drm_property *hpos;
  115. struct drm_property *vpos;
  116. struct drm_property *contrast;
  117. struct drm_property *saturation;
  118. struct drm_property *hue;
  119. struct drm_property *sharpness;
  120. struct drm_property *flicker_filter;
  121. struct drm_property *flicker_filter_adaptive;
  122. struct drm_property *flicker_filter_2d;
  123. struct drm_property *tv_chroma_filter;
  124. struct drm_property *tv_luma_filter;
  125. struct drm_property *dot_crawl;
  126. /* add the property for the SDVO-TV/LVDS */
  127. struct drm_property *brightness;
  128. /* this is to get the range of margin.*/
  129. u32 max_hscan, max_vscan;
  130. /**
  131. * This is set if we treat the device as HDMI, instead of DVI.
  132. */
  133. bool is_hdmi;
  134. };
  135. struct intel_sdvo_connector_state {
  136. /* base.base: tv.saturation/contrast/hue/brightness */
  137. struct intel_digital_connector_state base;
  138. struct {
  139. unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
  140. unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
  141. unsigned chroma_filter, luma_filter, dot_crawl;
  142. } tv;
  143. };
  144. static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
  145. {
  146. return container_of(encoder, struct intel_sdvo, base);
  147. }
  148. static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  149. {
  150. return to_sdvo(intel_attached_encoder(connector));
  151. }
  152. static struct intel_sdvo_connector *
  153. to_intel_sdvo_connector(struct drm_connector *connector)
  154. {
  155. return container_of(connector, struct intel_sdvo_connector, base.base);
  156. }
  157. #define to_intel_sdvo_connector_state(conn_state) \
  158. container_of((conn_state), struct intel_sdvo_connector_state, base.base)
  159. static bool
  160. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
  161. static bool
  162. intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  163. struct intel_sdvo_connector *intel_sdvo_connector,
  164. int type);
  165. static bool
  166. intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  167. struct intel_sdvo_connector *intel_sdvo_connector);
  168. /*
  169. * Writes the SDVOB or SDVOC with the given value, but always writes both
  170. * SDVOB and SDVOC to work around apparent hardware issues (according to
  171. * comments in the BIOS).
  172. */
  173. static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
  174. {
  175. struct drm_device *dev = intel_sdvo->base.base.dev;
  176. struct drm_i915_private *dev_priv = to_i915(dev);
  177. u32 bval = val, cval = val;
  178. int i;
  179. if (HAS_PCH_SPLIT(dev_priv)) {
  180. I915_WRITE(intel_sdvo->sdvo_reg, val);
  181. POSTING_READ(intel_sdvo->sdvo_reg);
  182. /*
  183. * HW workaround, need to write this twice for issue
  184. * that may result in first write getting masked.
  185. */
  186. if (HAS_PCH_IBX(dev_priv)) {
  187. I915_WRITE(intel_sdvo->sdvo_reg, val);
  188. POSTING_READ(intel_sdvo->sdvo_reg);
  189. }
  190. return;
  191. }
  192. if (intel_sdvo->port == PORT_B)
  193. cval = I915_READ(GEN3_SDVOC);
  194. else
  195. bval = I915_READ(GEN3_SDVOB);
  196. /*
  197. * Write the registers twice for luck. Sometimes,
  198. * writing them only once doesn't appear to 'stick'.
  199. * The BIOS does this too. Yay, magic
  200. */
  201. for (i = 0; i < 2; i++) {
  202. I915_WRITE(GEN3_SDVOB, bval);
  203. POSTING_READ(GEN3_SDVOB);
  204. I915_WRITE(GEN3_SDVOC, cval);
  205. POSTING_READ(GEN3_SDVOC);
  206. }
  207. }
  208. static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
  209. {
  210. struct i2c_msg msgs[] = {
  211. {
  212. .addr = intel_sdvo->slave_addr,
  213. .flags = 0,
  214. .len = 1,
  215. .buf = &addr,
  216. },
  217. {
  218. .addr = intel_sdvo->slave_addr,
  219. .flags = I2C_M_RD,
  220. .len = 1,
  221. .buf = ch,
  222. }
  223. };
  224. int ret;
  225. if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
  226. return true;
  227. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  228. return false;
  229. }
  230. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  231. /** Mapping of command numbers to names, for debug output */
  232. static const struct _sdvo_cmd_name {
  233. u8 cmd;
  234. const char *name;
  235. } __attribute__ ((packed)) sdvo_cmd_names[] = {
  236. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  237. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  238. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  239. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  240. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  241. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  242. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  245. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  246. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  279. /* Add the op code for SDVO enhancements */
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  324. /* HDMI op code */
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  337. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  338. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  341. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  345. };
  346. #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
  347. static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
  348. const void *args, int args_len)
  349. {
  350. int i, pos = 0;
  351. #define BUF_LEN 256
  352. char buffer[BUF_LEN];
  353. #define BUF_PRINT(args...) \
  354. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  355. for (i = 0; i < args_len; i++) {
  356. BUF_PRINT("%02X ", ((u8 *)args)[i]);
  357. }
  358. for (; i < 8; i++) {
  359. BUF_PRINT(" ");
  360. }
  361. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  362. if (cmd == sdvo_cmd_names[i].cmd) {
  363. BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
  364. break;
  365. }
  366. }
  367. if (i == ARRAY_SIZE(sdvo_cmd_names)) {
  368. BUF_PRINT("(%02X)", cmd);
  369. }
  370. BUG_ON(pos >= BUF_LEN - 1);
  371. #undef BUF_PRINT
  372. #undef BUF_LEN
  373. DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
  374. }
  375. static const char * const cmd_status_names[] = {
  376. "Power on",
  377. "Success",
  378. "Not supported",
  379. "Invalid arg",
  380. "Pending",
  381. "Target not specified",
  382. "Scaling not supported"
  383. };
  384. static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  385. const void *args, int args_len,
  386. bool unlocked)
  387. {
  388. u8 *buf, status;
  389. struct i2c_msg *msgs;
  390. int i, ret = true;
  391. /* Would be simpler to allocate both in one go ? */
  392. buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
  393. if (!buf)
  394. return false;
  395. msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
  396. if (!msgs) {
  397. kfree(buf);
  398. return false;
  399. }
  400. intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
  401. for (i = 0; i < args_len; i++) {
  402. msgs[i].addr = intel_sdvo->slave_addr;
  403. msgs[i].flags = 0;
  404. msgs[i].len = 2;
  405. msgs[i].buf = buf + 2 *i;
  406. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  407. buf[2*i + 1] = ((u8*)args)[i];
  408. }
  409. msgs[i].addr = intel_sdvo->slave_addr;
  410. msgs[i].flags = 0;
  411. msgs[i].len = 2;
  412. msgs[i].buf = buf + 2*i;
  413. buf[2*i + 0] = SDVO_I2C_OPCODE;
  414. buf[2*i + 1] = cmd;
  415. /* the following two are to read the response */
  416. status = SDVO_I2C_CMD_STATUS;
  417. msgs[i+1].addr = intel_sdvo->slave_addr;
  418. msgs[i+1].flags = 0;
  419. msgs[i+1].len = 1;
  420. msgs[i+1].buf = &status;
  421. msgs[i+2].addr = intel_sdvo->slave_addr;
  422. msgs[i+2].flags = I2C_M_RD;
  423. msgs[i+2].len = 1;
  424. msgs[i+2].buf = &status;
  425. if (unlocked)
  426. ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  427. else
  428. ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  429. if (ret < 0) {
  430. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  431. ret = false;
  432. goto out;
  433. }
  434. if (ret != i+3) {
  435. /* failure in I2C transfer */
  436. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  437. ret = false;
  438. }
  439. out:
  440. kfree(msgs);
  441. kfree(buf);
  442. return ret;
  443. }
  444. static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  445. const void *args, int args_len)
  446. {
  447. return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
  448. }
  449. static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
  450. void *response, int response_len)
  451. {
  452. u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
  453. u8 status;
  454. int i, pos = 0;
  455. #define BUF_LEN 256
  456. char buffer[BUF_LEN];
  457. /*
  458. * The documentation states that all commands will be
  459. * processed within 15µs, and that we need only poll
  460. * the status byte a maximum of 3 times in order for the
  461. * command to be complete.
  462. *
  463. * Check 5 times in case the hardware failed to read the docs.
  464. *
  465. * Also beware that the first response by many devices is to
  466. * reply PENDING and stall for time. TVs are notorious for
  467. * requiring longer than specified to complete their replies.
  468. * Originally (in the DDX long ago), the delay was only ever 15ms
  469. * with an additional delay of 30ms applied for TVs added later after
  470. * many experiments. To accommodate both sets of delays, we do a
  471. * sequence of slow checks if the device is falling behind and fails
  472. * to reply within 5*15µs.
  473. */
  474. if (!intel_sdvo_read_byte(intel_sdvo,
  475. SDVO_I2C_CMD_STATUS,
  476. &status))
  477. goto log_fail;
  478. while ((status == SDVO_CMD_STATUS_PENDING ||
  479. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
  480. if (retry < 10)
  481. msleep(15);
  482. else
  483. udelay(15);
  484. if (!intel_sdvo_read_byte(intel_sdvo,
  485. SDVO_I2C_CMD_STATUS,
  486. &status))
  487. goto log_fail;
  488. }
  489. #define BUF_PRINT(args...) \
  490. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  491. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  492. BUF_PRINT("(%s)", cmd_status_names[status]);
  493. else
  494. BUF_PRINT("(??? %d)", status);
  495. if (status != SDVO_CMD_STATUS_SUCCESS)
  496. goto log_fail;
  497. /* Read the command response */
  498. for (i = 0; i < response_len; i++) {
  499. if (!intel_sdvo_read_byte(intel_sdvo,
  500. SDVO_I2C_RETURN_0 + i,
  501. &((u8 *)response)[i]))
  502. goto log_fail;
  503. BUF_PRINT(" %02X", ((u8 *)response)[i]);
  504. }
  505. BUG_ON(pos >= BUF_LEN - 1);
  506. #undef BUF_PRINT
  507. #undef BUF_LEN
  508. DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
  509. return true;
  510. log_fail:
  511. DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
  512. return false;
  513. }
  514. static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
  515. {
  516. if (adjusted_mode->crtc_clock >= 100000)
  517. return 1;
  518. else if (adjusted_mode->crtc_clock >= 50000)
  519. return 2;
  520. else
  521. return 4;
  522. }
  523. static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
  524. u8 ddc_bus)
  525. {
  526. /* This must be the immediately preceding write before the i2c xfer */
  527. return __intel_sdvo_write_cmd(intel_sdvo,
  528. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  529. &ddc_bus, 1, false);
  530. }
  531. static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
  532. {
  533. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
  534. return false;
  535. return intel_sdvo_read_response(intel_sdvo, NULL, 0);
  536. }
  537. static bool
  538. intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
  539. {
  540. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
  541. return false;
  542. return intel_sdvo_read_response(intel_sdvo, value, len);
  543. }
  544. static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
  545. {
  546. struct intel_sdvo_set_target_input_args targets = {0};
  547. return intel_sdvo_set_value(intel_sdvo,
  548. SDVO_CMD_SET_TARGET_INPUT,
  549. &targets, sizeof(targets));
  550. }
  551. /*
  552. * Return whether each input is trained.
  553. *
  554. * This function is making an assumption about the layout of the response,
  555. * which should be checked against the docs.
  556. */
  557. static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
  558. {
  559. struct intel_sdvo_get_trained_inputs_response response;
  560. BUILD_BUG_ON(sizeof(response) != 1);
  561. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  562. &response, sizeof(response)))
  563. return false;
  564. *input_1 = response.input0_trained;
  565. *input_2 = response.input1_trained;
  566. return true;
  567. }
  568. static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
  569. u16 outputs)
  570. {
  571. return intel_sdvo_set_value(intel_sdvo,
  572. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  573. &outputs, sizeof(outputs));
  574. }
  575. static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
  576. u16 *outputs)
  577. {
  578. return intel_sdvo_get_value(intel_sdvo,
  579. SDVO_CMD_GET_ACTIVE_OUTPUTS,
  580. outputs, sizeof(*outputs));
  581. }
  582. static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
  583. int mode)
  584. {
  585. u8 state = SDVO_ENCODER_STATE_ON;
  586. switch (mode) {
  587. case DRM_MODE_DPMS_ON:
  588. state = SDVO_ENCODER_STATE_ON;
  589. break;
  590. case DRM_MODE_DPMS_STANDBY:
  591. state = SDVO_ENCODER_STATE_STANDBY;
  592. break;
  593. case DRM_MODE_DPMS_SUSPEND:
  594. state = SDVO_ENCODER_STATE_SUSPEND;
  595. break;
  596. case DRM_MODE_DPMS_OFF:
  597. state = SDVO_ENCODER_STATE_OFF;
  598. break;
  599. }
  600. return intel_sdvo_set_value(intel_sdvo,
  601. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  602. }
  603. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
  604. int *clock_min,
  605. int *clock_max)
  606. {
  607. struct intel_sdvo_pixel_clock_range clocks;
  608. BUILD_BUG_ON(sizeof(clocks) != 4);
  609. if (!intel_sdvo_get_value(intel_sdvo,
  610. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  611. &clocks, sizeof(clocks)))
  612. return false;
  613. /* Convert the values from units of 10 kHz to kHz. */
  614. *clock_min = clocks.min * 10;
  615. *clock_max = clocks.max * 10;
  616. return true;
  617. }
  618. static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
  619. u16 outputs)
  620. {
  621. return intel_sdvo_set_value(intel_sdvo,
  622. SDVO_CMD_SET_TARGET_OUTPUT,
  623. &outputs, sizeof(outputs));
  624. }
  625. static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  626. struct intel_sdvo_dtd *dtd)
  627. {
  628. return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  629. intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  630. }
  631. static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  632. struct intel_sdvo_dtd *dtd)
  633. {
  634. return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  635. intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  636. }
  637. static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
  638. struct intel_sdvo_dtd *dtd)
  639. {
  640. return intel_sdvo_set_timing(intel_sdvo,
  641. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  642. }
  643. static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
  644. struct intel_sdvo_dtd *dtd)
  645. {
  646. return intel_sdvo_set_timing(intel_sdvo,
  647. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  648. }
  649. static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
  650. struct intel_sdvo_dtd *dtd)
  651. {
  652. return intel_sdvo_get_timing(intel_sdvo,
  653. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  654. }
  655. static bool
  656. intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  657. struct intel_sdvo_connector *intel_sdvo_connector,
  658. uint16_t clock,
  659. uint16_t width,
  660. uint16_t height)
  661. {
  662. struct intel_sdvo_preferred_input_timing_args args;
  663. memset(&args, 0, sizeof(args));
  664. args.clock = clock;
  665. args.width = width;
  666. args.height = height;
  667. args.interlace = 0;
  668. if (IS_LVDS(intel_sdvo_connector) &&
  669. (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  670. intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  671. args.scaled = 1;
  672. return intel_sdvo_set_value(intel_sdvo,
  673. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  674. &args, sizeof(args));
  675. }
  676. static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  677. struct intel_sdvo_dtd *dtd)
  678. {
  679. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  680. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  681. return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  682. &dtd->part1, sizeof(dtd->part1)) &&
  683. intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  684. &dtd->part2, sizeof(dtd->part2));
  685. }
  686. static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
  687. {
  688. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  689. }
  690. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  691. const struct drm_display_mode *mode)
  692. {
  693. uint16_t width, height;
  694. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  695. uint16_t h_sync_offset, v_sync_offset;
  696. int mode_clock;
  697. memset(dtd, 0, sizeof(*dtd));
  698. width = mode->hdisplay;
  699. height = mode->vdisplay;
  700. /* do some mode translations */
  701. h_blank_len = mode->htotal - mode->hdisplay;
  702. h_sync_len = mode->hsync_end - mode->hsync_start;
  703. v_blank_len = mode->vtotal - mode->vdisplay;
  704. v_sync_len = mode->vsync_end - mode->vsync_start;
  705. h_sync_offset = mode->hsync_start - mode->hdisplay;
  706. v_sync_offset = mode->vsync_start - mode->vdisplay;
  707. mode_clock = mode->clock;
  708. mode_clock /= 10;
  709. dtd->part1.clock = mode_clock;
  710. dtd->part1.h_active = width & 0xff;
  711. dtd->part1.h_blank = h_blank_len & 0xff;
  712. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  713. ((h_blank_len >> 8) & 0xf);
  714. dtd->part1.v_active = height & 0xff;
  715. dtd->part1.v_blank = v_blank_len & 0xff;
  716. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  717. ((v_blank_len >> 8) & 0xf);
  718. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  719. dtd->part2.h_sync_width = h_sync_len & 0xff;
  720. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  721. (v_sync_len & 0xf);
  722. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  723. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  724. ((v_sync_len & 0x30) >> 4);
  725. dtd->part2.dtd_flags = 0x18;
  726. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  727. dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
  728. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  729. dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
  730. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  731. dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
  732. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  733. }
  734. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
  735. const struct intel_sdvo_dtd *dtd)
  736. {
  737. struct drm_display_mode mode = {};
  738. mode.hdisplay = dtd->part1.h_active;
  739. mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  740. mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
  741. mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  742. mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
  743. mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  744. mode.htotal = mode.hdisplay + dtd->part1.h_blank;
  745. mode.htotal += (dtd->part1.h_high & 0xf) << 8;
  746. mode.vdisplay = dtd->part1.v_active;
  747. mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  748. mode.vsync_start = mode.vdisplay;
  749. mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  750. mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  751. mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  752. mode.vsync_end = mode.vsync_start +
  753. (dtd->part2.v_sync_off_width & 0xf);
  754. mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  755. mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
  756. mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
  757. mode.clock = dtd->part1.clock * 10;
  758. if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
  759. mode.flags |= DRM_MODE_FLAG_INTERLACE;
  760. if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  761. mode.flags |= DRM_MODE_FLAG_PHSYNC;
  762. else
  763. mode.flags |= DRM_MODE_FLAG_NHSYNC;
  764. if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  765. mode.flags |= DRM_MODE_FLAG_PVSYNC;
  766. else
  767. mode.flags |= DRM_MODE_FLAG_NVSYNC;
  768. drm_mode_set_crtcinfo(&mode, 0);
  769. drm_mode_copy(pmode, &mode);
  770. }
  771. static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
  772. {
  773. struct intel_sdvo_encode encode;
  774. BUILD_BUG_ON(sizeof(encode) != 2);
  775. return intel_sdvo_get_value(intel_sdvo,
  776. SDVO_CMD_GET_SUPP_ENCODE,
  777. &encode, sizeof(encode));
  778. }
  779. static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
  780. uint8_t mode)
  781. {
  782. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  783. }
  784. static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
  785. uint8_t mode)
  786. {
  787. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  788. }
  789. #if 0
  790. static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
  791. {
  792. int i, j;
  793. uint8_t set_buf_index[2];
  794. uint8_t av_split;
  795. uint8_t buf_size;
  796. uint8_t buf[48];
  797. uint8_t *pos;
  798. intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  799. for (i = 0; i <= av_split; i++) {
  800. set_buf_index[0] = i; set_buf_index[1] = 0;
  801. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  802. set_buf_index, 2);
  803. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  804. intel_sdvo_read_response(encoder, &buf_size, 1);
  805. pos = buf;
  806. for (j = 0; j <= buf_size; j += 8) {
  807. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  808. NULL, 0);
  809. intel_sdvo_read_response(encoder, pos, 8);
  810. pos += 8;
  811. }
  812. }
  813. }
  814. #endif
  815. static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
  816. unsigned if_index, uint8_t tx_rate,
  817. const uint8_t *data, unsigned length)
  818. {
  819. uint8_t set_buf_index[2] = { if_index, 0 };
  820. uint8_t hbuf_size, tmp[8];
  821. int i;
  822. if (!intel_sdvo_set_value(intel_sdvo,
  823. SDVO_CMD_SET_HBUF_INDEX,
  824. set_buf_index, 2))
  825. return false;
  826. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
  827. &hbuf_size, 1))
  828. return false;
  829. /* Buffer size is 0 based, hooray! */
  830. hbuf_size++;
  831. DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
  832. if_index, length, hbuf_size);
  833. for (i = 0; i < hbuf_size; i += 8) {
  834. memset(tmp, 0, 8);
  835. if (i < length)
  836. memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
  837. if (!intel_sdvo_set_value(intel_sdvo,
  838. SDVO_CMD_SET_HBUF_DATA,
  839. tmp, 8))
  840. return false;
  841. }
  842. return intel_sdvo_set_value(intel_sdvo,
  843. SDVO_CMD_SET_HBUF_TXRATE,
  844. &tx_rate, 1);
  845. }
  846. static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
  847. const struct intel_crtc_state *pipe_config)
  848. {
  849. uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
  850. union hdmi_infoframe frame;
  851. int ret;
  852. ssize_t len;
  853. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  854. &pipe_config->base.adjusted_mode,
  855. false);
  856. if (ret < 0) {
  857. DRM_ERROR("couldn't fill AVI infoframe\n");
  858. return false;
  859. }
  860. if (intel_sdvo->rgb_quant_range_selectable) {
  861. if (pipe_config->limited_color_range)
  862. frame.avi.quantization_range =
  863. HDMI_QUANTIZATION_RANGE_LIMITED;
  864. else
  865. frame.avi.quantization_range =
  866. HDMI_QUANTIZATION_RANGE_FULL;
  867. }
  868. len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
  869. if (len < 0)
  870. return false;
  871. return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
  872. SDVO_HBUF_TX_VSYNC,
  873. sdvo_data, sizeof(sdvo_data));
  874. }
  875. static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
  876. const struct drm_connector_state *conn_state)
  877. {
  878. struct intel_sdvo_tv_format format;
  879. uint32_t format_map;
  880. format_map = 1 << conn_state->tv.mode;
  881. memset(&format, 0, sizeof(format));
  882. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  883. BUILD_BUG_ON(sizeof(format) != 6);
  884. return intel_sdvo_set_value(intel_sdvo,
  885. SDVO_CMD_SET_TV_FORMAT,
  886. &format, sizeof(format));
  887. }
  888. static bool
  889. intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
  890. const struct drm_display_mode *mode)
  891. {
  892. struct intel_sdvo_dtd output_dtd;
  893. if (!intel_sdvo_set_target_output(intel_sdvo,
  894. intel_sdvo->attached_output))
  895. return false;
  896. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  897. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  898. return false;
  899. return true;
  900. }
  901. /*
  902. * Asks the sdvo controller for the preferred input mode given the output mode.
  903. * Unfortunately we have to set up the full output mode to do that.
  904. */
  905. static bool
  906. intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
  907. struct intel_sdvo_connector *intel_sdvo_connector,
  908. const struct drm_display_mode *mode,
  909. struct drm_display_mode *adjusted_mode)
  910. {
  911. struct intel_sdvo_dtd input_dtd;
  912. /* Reset the input timing to the screen. Assume always input 0. */
  913. if (!intel_sdvo_set_target_input(intel_sdvo))
  914. return false;
  915. if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
  916. intel_sdvo_connector,
  917. mode->clock / 10,
  918. mode->hdisplay,
  919. mode->vdisplay))
  920. return false;
  921. if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
  922. &input_dtd))
  923. return false;
  924. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  925. intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
  926. return true;
  927. }
  928. static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
  929. {
  930. unsigned dotclock = pipe_config->port_clock;
  931. struct dpll *clock = &pipe_config->dpll;
  932. /*
  933. * SDVO TV has fixed PLL values depend on its clock range,
  934. * this mirrors vbios setting.
  935. */
  936. if (dotclock >= 100000 && dotclock < 140500) {
  937. clock->p1 = 2;
  938. clock->p2 = 10;
  939. clock->n = 3;
  940. clock->m1 = 16;
  941. clock->m2 = 8;
  942. } else if (dotclock >= 140500 && dotclock <= 200000) {
  943. clock->p1 = 1;
  944. clock->p2 = 10;
  945. clock->n = 6;
  946. clock->m1 = 12;
  947. clock->m2 = 8;
  948. } else {
  949. WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
  950. }
  951. pipe_config->clock_set = true;
  952. }
  953. static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
  954. struct intel_crtc_state *pipe_config,
  955. struct drm_connector_state *conn_state)
  956. {
  957. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  958. struct intel_sdvo_connector_state *intel_sdvo_state =
  959. to_intel_sdvo_connector_state(conn_state);
  960. struct intel_sdvo_connector *intel_sdvo_connector =
  961. to_intel_sdvo_connector(conn_state->connector);
  962. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  963. struct drm_display_mode *mode = &pipe_config->base.mode;
  964. DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
  965. pipe_config->pipe_bpp = 8*3;
  966. if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
  967. pipe_config->has_pch_encoder = true;
  968. /*
  969. * We need to construct preferred input timings based on our
  970. * output timings. To do that, we have to set the output
  971. * timings, even though this isn't really the right place in
  972. * the sequence to do it. Oh well.
  973. */
  974. if (IS_TV(intel_sdvo_connector)) {
  975. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
  976. return false;
  977. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  978. intel_sdvo_connector,
  979. mode,
  980. adjusted_mode);
  981. pipe_config->sdvo_tv_clock = true;
  982. } else if (IS_LVDS(intel_sdvo_connector)) {
  983. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
  984. intel_sdvo->sdvo_lvds_fixed_mode))
  985. return false;
  986. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  987. intel_sdvo_connector,
  988. mode,
  989. adjusted_mode);
  990. }
  991. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  992. return false;
  993. /*
  994. * Make the CRTC code factor in the SDVO pixel multiplier. The
  995. * SDVO device will factor out the multiplier during mode_set.
  996. */
  997. pipe_config->pixel_multiplier =
  998. intel_sdvo_get_pixel_multiplier(adjusted_mode);
  999. if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
  1000. pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
  1001. if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
  1002. (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
  1003. pipe_config->has_audio = true;
  1004. if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1005. /*
  1006. * See CEA-861-E - 5.1 Default Encoding Parameters
  1007. *
  1008. * FIXME: This bit is only valid when using TMDS encoding and 8
  1009. * bit per color mode.
  1010. */
  1011. if (pipe_config->has_hdmi_sink &&
  1012. drm_match_cea_mode(adjusted_mode) > 1)
  1013. pipe_config->limited_color_range = true;
  1014. } else {
  1015. if (pipe_config->has_hdmi_sink &&
  1016. intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
  1017. pipe_config->limited_color_range = true;
  1018. }
  1019. /* Clock computation needs to happen after pixel multiplier. */
  1020. if (IS_TV(intel_sdvo_connector))
  1021. i9xx_adjust_sdvo_tv_clock(pipe_config);
  1022. /* Set user selected PAR to incoming mode's member */
  1023. if (intel_sdvo_connector->is_hdmi)
  1024. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1025. return true;
  1026. }
  1027. #define UPDATE_PROPERTY(input, NAME) \
  1028. do { \
  1029. val = input; \
  1030. intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
  1031. } while (0)
  1032. static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
  1033. const struct intel_sdvo_connector_state *sdvo_state)
  1034. {
  1035. const struct drm_connector_state *conn_state = &sdvo_state->base.base;
  1036. struct intel_sdvo_connector *intel_sdvo_conn =
  1037. to_intel_sdvo_connector(conn_state->connector);
  1038. uint16_t val;
  1039. if (intel_sdvo_conn->left)
  1040. UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
  1041. if (intel_sdvo_conn->top)
  1042. UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
  1043. if (intel_sdvo_conn->hpos)
  1044. UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
  1045. if (intel_sdvo_conn->vpos)
  1046. UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
  1047. if (intel_sdvo_conn->saturation)
  1048. UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
  1049. if (intel_sdvo_conn->contrast)
  1050. UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
  1051. if (intel_sdvo_conn->hue)
  1052. UPDATE_PROPERTY(conn_state->tv.hue, HUE);
  1053. if (intel_sdvo_conn->brightness)
  1054. UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
  1055. if (intel_sdvo_conn->sharpness)
  1056. UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
  1057. if (intel_sdvo_conn->flicker_filter)
  1058. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
  1059. if (intel_sdvo_conn->flicker_filter_2d)
  1060. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
  1061. if (intel_sdvo_conn->flicker_filter_adaptive)
  1062. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  1063. if (intel_sdvo_conn->tv_chroma_filter)
  1064. UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
  1065. if (intel_sdvo_conn->tv_luma_filter)
  1066. UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
  1067. if (intel_sdvo_conn->dot_crawl)
  1068. UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
  1069. #undef UPDATE_PROPERTY
  1070. }
  1071. static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
  1072. const struct intel_crtc_state *crtc_state,
  1073. const struct drm_connector_state *conn_state)
  1074. {
  1075. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  1076. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1077. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  1078. const struct intel_sdvo_connector_state *sdvo_state =
  1079. to_intel_sdvo_connector_state(conn_state);
  1080. const struct intel_sdvo_connector *intel_sdvo_connector =
  1081. to_intel_sdvo_connector(conn_state->connector);
  1082. const struct drm_display_mode *mode = &crtc_state->base.mode;
  1083. struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
  1084. u32 sdvox;
  1085. struct intel_sdvo_in_out_map in_out;
  1086. struct intel_sdvo_dtd input_dtd, output_dtd;
  1087. int rate;
  1088. intel_sdvo_update_props(intel_sdvo, sdvo_state);
  1089. /*
  1090. * First, set the input mapping for the first input to our controlled
  1091. * output. This is only correct if we're a single-input device, in
  1092. * which case the first input is the output from the appropriate SDVO
  1093. * channel on the motherboard. In a two-input device, the first input
  1094. * will be SDVOB and the second SDVOC.
  1095. */
  1096. in_out.in0 = intel_sdvo->attached_output;
  1097. in_out.in1 = 0;
  1098. intel_sdvo_set_value(intel_sdvo,
  1099. SDVO_CMD_SET_IN_OUT_MAP,
  1100. &in_out, sizeof(in_out));
  1101. /* Set the output timings to the screen */
  1102. if (!intel_sdvo_set_target_output(intel_sdvo,
  1103. intel_sdvo->attached_output))
  1104. return;
  1105. /* lvds has a special fixed output timing. */
  1106. if (IS_LVDS(intel_sdvo_connector))
  1107. intel_sdvo_get_dtd_from_mode(&output_dtd,
  1108. intel_sdvo->sdvo_lvds_fixed_mode);
  1109. else
  1110. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  1111. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  1112. DRM_INFO("Setting output timings on %s failed\n",
  1113. SDVO_NAME(intel_sdvo));
  1114. /* Set the input timing to the screen. Assume always input 0. */
  1115. if (!intel_sdvo_set_target_input(intel_sdvo))
  1116. return;
  1117. if (crtc_state->has_hdmi_sink) {
  1118. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
  1119. intel_sdvo_set_colorimetry(intel_sdvo,
  1120. SDVO_COLORIMETRY_RGB256);
  1121. intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
  1122. } else
  1123. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
  1124. if (IS_TV(intel_sdvo_connector) &&
  1125. !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
  1126. return;
  1127. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1128. if (IS_TV(intel_sdvo_connector) || IS_LVDS(intel_sdvo_connector))
  1129. input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
  1130. if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
  1131. DRM_INFO("Setting input timings on %s failed\n",
  1132. SDVO_NAME(intel_sdvo));
  1133. switch (crtc_state->pixel_multiplier) {
  1134. default:
  1135. WARN(1, "unknown pixel multiplier specified\n");
  1136. /* fall through */
  1137. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  1138. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  1139. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  1140. }
  1141. if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
  1142. return;
  1143. /* Set the SDVO control regs. */
  1144. if (INTEL_GEN(dev_priv) >= 4) {
  1145. /* The real mode polarity is set by the SDVO commands, using
  1146. * struct intel_sdvo_dtd. */
  1147. sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
  1148. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  1149. sdvox |= HDMI_COLOR_RANGE_16_235;
  1150. if (INTEL_GEN(dev_priv) < 5)
  1151. sdvox |= SDVO_BORDER_ENABLE;
  1152. } else {
  1153. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1154. if (intel_sdvo->port == PORT_B)
  1155. sdvox &= SDVOB_PRESERVE_MASK;
  1156. else
  1157. sdvox &= SDVOC_PRESERVE_MASK;
  1158. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1159. }
  1160. if (HAS_PCH_CPT(dev_priv))
  1161. sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  1162. else
  1163. sdvox |= SDVO_PIPE_SEL(crtc->pipe);
  1164. if (crtc_state->has_audio) {
  1165. WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
  1166. sdvox |= SDVO_AUDIO_ENABLE;
  1167. }
  1168. if (INTEL_GEN(dev_priv) >= 4) {
  1169. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1170. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  1171. IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
  1172. /* done in crtc_mode_set as it lives inside the dpll register */
  1173. } else {
  1174. sdvox |= (crtc_state->pixel_multiplier - 1)
  1175. << SDVO_PORT_MULTIPLY_SHIFT;
  1176. }
  1177. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
  1178. INTEL_GEN(dev_priv) < 5)
  1179. sdvox |= SDVO_STALL_SELECT;
  1180. intel_sdvo_write_sdvox(intel_sdvo, sdvox);
  1181. }
  1182. static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
  1183. {
  1184. struct intel_sdvo_connector *intel_sdvo_connector =
  1185. to_intel_sdvo_connector(&connector->base);
  1186. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
  1187. u16 active_outputs = 0;
  1188. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1189. return active_outputs & intel_sdvo_connector->output_flag;
  1190. }
  1191. bool intel_sdvo_port_enabled(struct drm_i915_private *dev_priv,
  1192. i915_reg_t sdvo_reg, enum pipe *pipe)
  1193. {
  1194. u32 val;
  1195. val = I915_READ(sdvo_reg);
  1196. /* asserts want to know the pipe even if the port is disabled */
  1197. if (HAS_PCH_CPT(dev_priv))
  1198. *pipe = (val & SDVO_PIPE_SEL_MASK_CPT) >> SDVO_PIPE_SEL_SHIFT_CPT;
  1199. else if (IS_CHERRYVIEW(dev_priv))
  1200. *pipe = (val & SDVO_PIPE_SEL_MASK_CHV) >> SDVO_PIPE_SEL_SHIFT_CHV;
  1201. else
  1202. *pipe = (val & SDVO_PIPE_SEL_MASK) >> SDVO_PIPE_SEL_SHIFT;
  1203. return val & SDVO_ENABLE;
  1204. }
  1205. static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
  1206. enum pipe *pipe)
  1207. {
  1208. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1209. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1210. u16 active_outputs = 0;
  1211. bool ret;
  1212. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1213. ret = intel_sdvo_port_enabled(dev_priv, intel_sdvo->sdvo_reg, pipe);
  1214. return ret || active_outputs;
  1215. }
  1216. static void intel_sdvo_get_config(struct intel_encoder *encoder,
  1217. struct intel_crtc_state *pipe_config)
  1218. {
  1219. struct drm_device *dev = encoder->base.dev;
  1220. struct drm_i915_private *dev_priv = to_i915(dev);
  1221. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1222. struct intel_sdvo_dtd dtd;
  1223. int encoder_pixel_multiplier = 0;
  1224. int dotclock;
  1225. u32 flags = 0, sdvox;
  1226. u8 val;
  1227. bool ret;
  1228. pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);
  1229. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1230. ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
  1231. if (!ret) {
  1232. /*
  1233. * Some sdvo encoders are not spec compliant and don't
  1234. * implement the mandatory get_timings function.
  1235. */
  1236. DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
  1237. pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
  1238. } else {
  1239. if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  1240. flags |= DRM_MODE_FLAG_PHSYNC;
  1241. else
  1242. flags |= DRM_MODE_FLAG_NHSYNC;
  1243. if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  1244. flags |= DRM_MODE_FLAG_PVSYNC;
  1245. else
  1246. flags |= DRM_MODE_FLAG_NVSYNC;
  1247. }
  1248. pipe_config->base.adjusted_mode.flags |= flags;
  1249. /*
  1250. * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
  1251. * the sdvo port register, on all other platforms it is part of the dpll
  1252. * state. Since the general pipe state readout happens before the
  1253. * encoder->get_config we so already have a valid pixel multplier on all
  1254. * other platfroms.
  1255. */
  1256. if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
  1257. pipe_config->pixel_multiplier =
  1258. ((sdvox & SDVO_PORT_MULTIPLY_MASK)
  1259. >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
  1260. }
  1261. dotclock = pipe_config->port_clock;
  1262. if (pipe_config->pixel_multiplier)
  1263. dotclock /= pipe_config->pixel_multiplier;
  1264. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1265. /* Cross check the port pixel multiplier with the sdvo encoder state. */
  1266. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
  1267. &val, 1)) {
  1268. switch (val) {
  1269. case SDVO_CLOCK_RATE_MULT_1X:
  1270. encoder_pixel_multiplier = 1;
  1271. break;
  1272. case SDVO_CLOCK_RATE_MULT_2X:
  1273. encoder_pixel_multiplier = 2;
  1274. break;
  1275. case SDVO_CLOCK_RATE_MULT_4X:
  1276. encoder_pixel_multiplier = 4;
  1277. break;
  1278. }
  1279. }
  1280. if (sdvox & HDMI_COLOR_RANGE_16_235)
  1281. pipe_config->limited_color_range = true;
  1282. if (sdvox & SDVO_AUDIO_ENABLE)
  1283. pipe_config->has_audio = true;
  1284. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
  1285. &val, 1)) {
  1286. if (val == SDVO_ENCODE_HDMI)
  1287. pipe_config->has_hdmi_sink = true;
  1288. }
  1289. WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
  1290. "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
  1291. pipe_config->pixel_multiplier, encoder_pixel_multiplier);
  1292. }
  1293. static void intel_disable_sdvo(struct intel_encoder *encoder,
  1294. const struct intel_crtc_state *old_crtc_state,
  1295. const struct drm_connector_state *conn_state)
  1296. {
  1297. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1298. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1299. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1300. u32 temp;
  1301. intel_sdvo_set_active_outputs(intel_sdvo, 0);
  1302. if (0)
  1303. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1304. DRM_MODE_DPMS_OFF);
  1305. temp = I915_READ(intel_sdvo->sdvo_reg);
  1306. temp &= ~SDVO_ENABLE;
  1307. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1308. /*
  1309. * HW workaround for IBX, we need to move the port
  1310. * to transcoder A after disabling it to allow the
  1311. * matching DP port to be enabled on transcoder A.
  1312. */
  1313. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1314. /*
  1315. * We get CPU/PCH FIFO underruns on the other pipe when
  1316. * doing the workaround. Sweep them under the rug.
  1317. */
  1318. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1319. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1320. temp &= ~SDVO_PIPE_SEL_MASK;
  1321. temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
  1322. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1323. temp &= ~SDVO_ENABLE;
  1324. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1325. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1326. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1327. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1328. }
  1329. }
  1330. static void pch_disable_sdvo(struct intel_encoder *encoder,
  1331. const struct intel_crtc_state *old_crtc_state,
  1332. const struct drm_connector_state *old_conn_state)
  1333. {
  1334. }
  1335. static void pch_post_disable_sdvo(struct intel_encoder *encoder,
  1336. const struct intel_crtc_state *old_crtc_state,
  1337. const struct drm_connector_state *old_conn_state)
  1338. {
  1339. intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
  1340. }
  1341. static void intel_enable_sdvo(struct intel_encoder *encoder,
  1342. const struct intel_crtc_state *pipe_config,
  1343. const struct drm_connector_state *conn_state)
  1344. {
  1345. struct drm_device *dev = encoder->base.dev;
  1346. struct drm_i915_private *dev_priv = to_i915(dev);
  1347. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1348. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  1349. u32 temp;
  1350. bool input1, input2;
  1351. int i;
  1352. bool success;
  1353. temp = I915_READ(intel_sdvo->sdvo_reg);
  1354. temp |= SDVO_ENABLE;
  1355. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1356. for (i = 0; i < 2; i++)
  1357. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  1358. success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
  1359. /*
  1360. * Warn if the device reported failure to sync.
  1361. *
  1362. * A lot of SDVO devices fail to notify of sync, but it's
  1363. * a given it the status is a success, we succeeded.
  1364. */
  1365. if (success && !input1) {
  1366. DRM_DEBUG_KMS("First %s output reported failure to "
  1367. "sync\n", SDVO_NAME(intel_sdvo));
  1368. }
  1369. if (0)
  1370. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1371. DRM_MODE_DPMS_ON);
  1372. intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
  1373. }
  1374. static enum drm_mode_status
  1375. intel_sdvo_mode_valid(struct drm_connector *connector,
  1376. struct drm_display_mode *mode)
  1377. {
  1378. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1379. struct intel_sdvo_connector *intel_sdvo_connector =
  1380. to_intel_sdvo_connector(connector);
  1381. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1382. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1383. return MODE_NO_DBLESCAN;
  1384. if (intel_sdvo->pixel_clock_min > mode->clock)
  1385. return MODE_CLOCK_LOW;
  1386. if (intel_sdvo->pixel_clock_max < mode->clock)
  1387. return MODE_CLOCK_HIGH;
  1388. if (mode->clock > max_dotclk)
  1389. return MODE_CLOCK_HIGH;
  1390. if (IS_LVDS(intel_sdvo_connector)) {
  1391. if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1392. return MODE_PANEL;
  1393. if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1394. return MODE_PANEL;
  1395. }
  1396. return MODE_OK;
  1397. }
  1398. static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
  1399. {
  1400. BUILD_BUG_ON(sizeof(*caps) != 8);
  1401. if (!intel_sdvo_get_value(intel_sdvo,
  1402. SDVO_CMD_GET_DEVICE_CAPS,
  1403. caps, sizeof(*caps)))
  1404. return false;
  1405. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1406. " vendor_id: %d\n"
  1407. " device_id: %d\n"
  1408. " device_rev_id: %d\n"
  1409. " sdvo_version_major: %d\n"
  1410. " sdvo_version_minor: %d\n"
  1411. " sdvo_inputs_mask: %d\n"
  1412. " smooth_scaling: %d\n"
  1413. " sharp_scaling: %d\n"
  1414. " up_scaling: %d\n"
  1415. " down_scaling: %d\n"
  1416. " stall_support: %d\n"
  1417. " output_flags: %d\n",
  1418. caps->vendor_id,
  1419. caps->device_id,
  1420. caps->device_rev_id,
  1421. caps->sdvo_version_major,
  1422. caps->sdvo_version_minor,
  1423. caps->sdvo_inputs_mask,
  1424. caps->smooth_scaling,
  1425. caps->sharp_scaling,
  1426. caps->up_scaling,
  1427. caps->down_scaling,
  1428. caps->stall_support,
  1429. caps->output_flags);
  1430. return true;
  1431. }
  1432. static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
  1433. {
  1434. struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
  1435. uint16_t hotplug;
  1436. if (!I915_HAS_HOTPLUG(dev_priv))
  1437. return 0;
  1438. /*
  1439. * HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
  1440. * on the line.
  1441. */
  1442. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1443. return 0;
  1444. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1445. &hotplug, sizeof(hotplug)))
  1446. return 0;
  1447. return hotplug;
  1448. }
  1449. static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
  1450. {
  1451. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1452. intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  1453. &intel_sdvo->hotplug_active, 2);
  1454. }
  1455. static bool intel_sdvo_hotplug(struct intel_encoder *encoder,
  1456. struct intel_connector *connector)
  1457. {
  1458. intel_sdvo_enable_hotplug(encoder);
  1459. return intel_encoder_hotplug(encoder, connector);
  1460. }
  1461. static bool
  1462. intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
  1463. {
  1464. /* Is there more than one type of output? */
  1465. return hweight16(intel_sdvo->caps.output_flags) > 1;
  1466. }
  1467. static struct edid *
  1468. intel_sdvo_get_edid(struct drm_connector *connector)
  1469. {
  1470. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1471. return drm_get_edid(connector, &sdvo->ddc);
  1472. }
  1473. /* Mac mini hack -- use the same DDC as the analog connector */
  1474. static struct edid *
  1475. intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1476. {
  1477. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1478. return drm_get_edid(connector,
  1479. intel_gmbus_get_adapter(dev_priv,
  1480. dev_priv->vbt.crt_ddc_pin));
  1481. }
  1482. static enum drm_connector_status
  1483. intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
  1484. {
  1485. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1486. struct intel_sdvo_connector *intel_sdvo_connector =
  1487. to_intel_sdvo_connector(connector);
  1488. enum drm_connector_status status;
  1489. struct edid *edid;
  1490. edid = intel_sdvo_get_edid(connector);
  1491. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
  1492. u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
  1493. /*
  1494. * Don't use the 1 as the argument of DDC bus switch to get
  1495. * the EDID. It is used for SDVO SPD ROM.
  1496. */
  1497. for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1498. intel_sdvo->ddc_bus = ddc;
  1499. edid = intel_sdvo_get_edid(connector);
  1500. if (edid)
  1501. break;
  1502. }
  1503. /*
  1504. * If we found the EDID on the other bus,
  1505. * assume that is the correct DDC bus.
  1506. */
  1507. if (edid == NULL)
  1508. intel_sdvo->ddc_bus = saved_ddc;
  1509. }
  1510. /*
  1511. * When there is no edid and no monitor is connected with VGA
  1512. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1513. */
  1514. if (edid == NULL)
  1515. edid = intel_sdvo_get_analog_edid(connector);
  1516. status = connector_status_unknown;
  1517. if (edid != NULL) {
  1518. /* DDC bus is shared, match EDID to connector type */
  1519. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1520. status = connector_status_connected;
  1521. if (intel_sdvo_connector->is_hdmi) {
  1522. intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1523. intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1524. intel_sdvo->rgb_quant_range_selectable =
  1525. drm_rgb_quant_range_selectable(edid);
  1526. }
  1527. } else
  1528. status = connector_status_disconnected;
  1529. kfree(edid);
  1530. }
  1531. return status;
  1532. }
  1533. static bool
  1534. intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
  1535. struct edid *edid)
  1536. {
  1537. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1538. bool connector_is_digital = !!IS_DIGITAL(sdvo);
  1539. DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
  1540. connector_is_digital, monitor_is_digital);
  1541. return connector_is_digital == monitor_is_digital;
  1542. }
  1543. static enum drm_connector_status
  1544. intel_sdvo_detect(struct drm_connector *connector, bool force)
  1545. {
  1546. uint16_t response;
  1547. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1548. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1549. enum drm_connector_status ret;
  1550. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1551. connector->base.id, connector->name);
  1552. if (!intel_sdvo_get_value(intel_sdvo,
  1553. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  1554. &response, 2))
  1555. return connector_status_unknown;
  1556. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1557. response & 0xff, response >> 8,
  1558. intel_sdvo_connector->output_flag);
  1559. if (response == 0)
  1560. return connector_status_disconnected;
  1561. intel_sdvo->attached_output = response;
  1562. intel_sdvo->has_hdmi_monitor = false;
  1563. intel_sdvo->has_hdmi_audio = false;
  1564. intel_sdvo->rgb_quant_range_selectable = false;
  1565. if ((intel_sdvo_connector->output_flag & response) == 0)
  1566. ret = connector_status_disconnected;
  1567. else if (IS_TMDS(intel_sdvo_connector))
  1568. ret = intel_sdvo_tmds_sink_detect(connector);
  1569. else {
  1570. struct edid *edid;
  1571. /* if we have an edid check it matches the connection */
  1572. edid = intel_sdvo_get_edid(connector);
  1573. if (edid == NULL)
  1574. edid = intel_sdvo_get_analog_edid(connector);
  1575. if (edid != NULL) {
  1576. if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
  1577. edid))
  1578. ret = connector_status_connected;
  1579. else
  1580. ret = connector_status_disconnected;
  1581. kfree(edid);
  1582. } else
  1583. ret = connector_status_connected;
  1584. }
  1585. return ret;
  1586. }
  1587. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1588. {
  1589. struct edid *edid;
  1590. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1591. connector->base.id, connector->name);
  1592. /* set the bus switch and get the modes */
  1593. edid = intel_sdvo_get_edid(connector);
  1594. /*
  1595. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1596. * link between analog and digital outputs. So, if the regular SDVO
  1597. * DDC fails, check to see if the analog output is disconnected, in
  1598. * which case we'll look there for the digital DDC data.
  1599. */
  1600. if (edid == NULL)
  1601. edid = intel_sdvo_get_analog_edid(connector);
  1602. if (edid != NULL) {
  1603. if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
  1604. edid)) {
  1605. drm_connector_update_edid_property(connector, edid);
  1606. drm_add_edid_modes(connector, edid);
  1607. }
  1608. kfree(edid);
  1609. }
  1610. }
  1611. /*
  1612. * Set of SDVO TV modes.
  1613. * Note! This is in reply order (see loop in get_tv_modes).
  1614. * XXX: all 60Hz refresh?
  1615. */
  1616. static const struct drm_display_mode sdvo_tv_modes[] = {
  1617. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1618. 416, 0, 200, 201, 232, 233, 0,
  1619. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1620. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1621. 416, 0, 240, 241, 272, 273, 0,
  1622. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1623. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1624. 496, 0, 300, 301, 332, 333, 0,
  1625. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1626. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1627. 736, 0, 350, 351, 382, 383, 0,
  1628. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1629. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1630. 736, 0, 400, 401, 432, 433, 0,
  1631. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1632. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1633. 736, 0, 480, 481, 512, 513, 0,
  1634. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1635. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1636. 800, 0, 480, 481, 512, 513, 0,
  1637. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1638. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1639. 800, 0, 576, 577, 608, 609, 0,
  1640. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1641. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1642. 816, 0, 350, 351, 382, 383, 0,
  1643. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1644. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1645. 816, 0, 400, 401, 432, 433, 0,
  1646. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1647. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1648. 816, 0, 480, 481, 512, 513, 0,
  1649. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1650. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1651. 816, 0, 540, 541, 572, 573, 0,
  1652. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1653. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1654. 816, 0, 576, 577, 608, 609, 0,
  1655. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1656. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1657. 864, 0, 576, 577, 608, 609, 0,
  1658. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1659. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1660. 896, 0, 600, 601, 632, 633, 0,
  1661. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1662. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1663. 928, 0, 624, 625, 656, 657, 0,
  1664. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1665. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1666. 1016, 0, 766, 767, 798, 799, 0,
  1667. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1668. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1669. 1120, 0, 768, 769, 800, 801, 0,
  1670. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1671. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1672. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1673. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1674. };
  1675. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1676. {
  1677. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1678. const struct drm_connector_state *conn_state = connector->state;
  1679. struct intel_sdvo_sdtv_resolution_request tv_res;
  1680. uint32_t reply = 0, format_map = 0;
  1681. int i;
  1682. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1683. connector->base.id, connector->name);
  1684. /*
  1685. * Read the list of supported input resolutions for the selected TV
  1686. * format.
  1687. */
  1688. format_map = 1 << conn_state->tv.mode;
  1689. memcpy(&tv_res, &format_map,
  1690. min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
  1691. if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
  1692. return;
  1693. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1694. if (!intel_sdvo_write_cmd(intel_sdvo,
  1695. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1696. &tv_res, sizeof(tv_res)))
  1697. return;
  1698. if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
  1699. return;
  1700. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1701. if (reply & (1 << i)) {
  1702. struct drm_display_mode *nmode;
  1703. nmode = drm_mode_duplicate(connector->dev,
  1704. &sdvo_tv_modes[i]);
  1705. if (nmode)
  1706. drm_mode_probed_add(connector, nmode);
  1707. }
  1708. }
  1709. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1710. {
  1711. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1712. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1713. struct drm_display_mode *newmode;
  1714. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1715. connector->base.id, connector->name);
  1716. /*
  1717. * Fetch modes from VBT. For SDVO prefer the VBT mode since some
  1718. * SDVO->LVDS transcoders can't cope with the EDID mode.
  1719. */
  1720. if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
  1721. newmode = drm_mode_duplicate(connector->dev,
  1722. dev_priv->vbt.sdvo_lvds_vbt_mode);
  1723. if (newmode != NULL) {
  1724. /* Guarantee the mode is preferred */
  1725. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1726. DRM_MODE_TYPE_DRIVER);
  1727. drm_mode_probed_add(connector, newmode);
  1728. }
  1729. }
  1730. /*
  1731. * Attempt to get the mode list from DDC.
  1732. * Assume that the preferred modes are
  1733. * arranged in priority order.
  1734. */
  1735. intel_ddc_get_modes(connector, &intel_sdvo->ddc);
  1736. }
  1737. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1738. {
  1739. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1740. if (IS_TV(intel_sdvo_connector))
  1741. intel_sdvo_get_tv_modes(connector);
  1742. else if (IS_LVDS(intel_sdvo_connector))
  1743. intel_sdvo_get_lvds_modes(connector);
  1744. else
  1745. intel_sdvo_get_ddc_modes(connector);
  1746. return !list_empty(&connector->probed_modes);
  1747. }
  1748. static void intel_sdvo_destroy(struct drm_connector *connector)
  1749. {
  1750. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1751. drm_connector_cleanup(connector);
  1752. kfree(intel_sdvo_connector);
  1753. }
  1754. static int
  1755. intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
  1756. const struct drm_connector_state *state,
  1757. struct drm_property *property,
  1758. uint64_t *val)
  1759. {
  1760. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1761. const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
  1762. if (property == intel_sdvo_connector->tv_format) {
  1763. int i;
  1764. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  1765. if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
  1766. *val = i;
  1767. return 0;
  1768. }
  1769. WARN_ON(1);
  1770. *val = 0;
  1771. } else if (property == intel_sdvo_connector->top ||
  1772. property == intel_sdvo_connector->bottom)
  1773. *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
  1774. else if (property == intel_sdvo_connector->left ||
  1775. property == intel_sdvo_connector->right)
  1776. *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
  1777. else if (property == intel_sdvo_connector->hpos)
  1778. *val = sdvo_state->tv.hpos;
  1779. else if (property == intel_sdvo_connector->vpos)
  1780. *val = sdvo_state->tv.vpos;
  1781. else if (property == intel_sdvo_connector->saturation)
  1782. *val = state->tv.saturation;
  1783. else if (property == intel_sdvo_connector->contrast)
  1784. *val = state->tv.contrast;
  1785. else if (property == intel_sdvo_connector->hue)
  1786. *val = state->tv.hue;
  1787. else if (property == intel_sdvo_connector->brightness)
  1788. *val = state->tv.brightness;
  1789. else if (property == intel_sdvo_connector->sharpness)
  1790. *val = sdvo_state->tv.sharpness;
  1791. else if (property == intel_sdvo_connector->flicker_filter)
  1792. *val = sdvo_state->tv.flicker_filter;
  1793. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1794. *val = sdvo_state->tv.flicker_filter_2d;
  1795. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1796. *val = sdvo_state->tv.flicker_filter_adaptive;
  1797. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1798. *val = sdvo_state->tv.chroma_filter;
  1799. else if (property == intel_sdvo_connector->tv_luma_filter)
  1800. *val = sdvo_state->tv.luma_filter;
  1801. else if (property == intel_sdvo_connector->dot_crawl)
  1802. *val = sdvo_state->tv.dot_crawl;
  1803. else
  1804. return intel_digital_connector_atomic_get_property(connector, state, property, val);
  1805. return 0;
  1806. }
  1807. static int
  1808. intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
  1809. struct drm_connector_state *state,
  1810. struct drm_property *property,
  1811. uint64_t val)
  1812. {
  1813. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1814. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
  1815. if (property == intel_sdvo_connector->tv_format) {
  1816. state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
  1817. if (state->crtc) {
  1818. struct drm_crtc_state *crtc_state =
  1819. drm_atomic_get_new_crtc_state(state->state, state->crtc);
  1820. crtc_state->connectors_changed = true;
  1821. }
  1822. } else if (property == intel_sdvo_connector->top ||
  1823. property == intel_sdvo_connector->bottom)
  1824. /* Cannot set these independent from each other */
  1825. sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
  1826. else if (property == intel_sdvo_connector->left ||
  1827. property == intel_sdvo_connector->right)
  1828. /* Cannot set these independent from each other */
  1829. sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
  1830. else if (property == intel_sdvo_connector->hpos)
  1831. sdvo_state->tv.hpos = val;
  1832. else if (property == intel_sdvo_connector->vpos)
  1833. sdvo_state->tv.vpos = val;
  1834. else if (property == intel_sdvo_connector->saturation)
  1835. state->tv.saturation = val;
  1836. else if (property == intel_sdvo_connector->contrast)
  1837. state->tv.contrast = val;
  1838. else if (property == intel_sdvo_connector->hue)
  1839. state->tv.hue = val;
  1840. else if (property == intel_sdvo_connector->brightness)
  1841. state->tv.brightness = val;
  1842. else if (property == intel_sdvo_connector->sharpness)
  1843. sdvo_state->tv.sharpness = val;
  1844. else if (property == intel_sdvo_connector->flicker_filter)
  1845. sdvo_state->tv.flicker_filter = val;
  1846. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1847. sdvo_state->tv.flicker_filter_2d = val;
  1848. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1849. sdvo_state->tv.flicker_filter_adaptive = val;
  1850. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1851. sdvo_state->tv.chroma_filter = val;
  1852. else if (property == intel_sdvo_connector->tv_luma_filter)
  1853. sdvo_state->tv.luma_filter = val;
  1854. else if (property == intel_sdvo_connector->dot_crawl)
  1855. sdvo_state->tv.dot_crawl = val;
  1856. else
  1857. return intel_digital_connector_atomic_set_property(connector, state, property, val);
  1858. return 0;
  1859. }
  1860. static int
  1861. intel_sdvo_connector_register(struct drm_connector *connector)
  1862. {
  1863. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1864. int ret;
  1865. ret = intel_connector_register(connector);
  1866. if (ret)
  1867. return ret;
  1868. return sysfs_create_link(&connector->kdev->kobj,
  1869. &sdvo->ddc.dev.kobj,
  1870. sdvo->ddc.dev.kobj.name);
  1871. }
  1872. static void
  1873. intel_sdvo_connector_unregister(struct drm_connector *connector)
  1874. {
  1875. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1876. sysfs_remove_link(&connector->kdev->kobj,
  1877. sdvo->ddc.dev.kobj.name);
  1878. intel_connector_unregister(connector);
  1879. }
  1880. static struct drm_connector_state *
  1881. intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
  1882. {
  1883. struct intel_sdvo_connector_state *state;
  1884. state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
  1885. if (!state)
  1886. return NULL;
  1887. __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
  1888. return &state->base.base;
  1889. }
  1890. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1891. .detect = intel_sdvo_detect,
  1892. .fill_modes = drm_helper_probe_single_connector_modes,
  1893. .atomic_get_property = intel_sdvo_connector_atomic_get_property,
  1894. .atomic_set_property = intel_sdvo_connector_atomic_set_property,
  1895. .late_register = intel_sdvo_connector_register,
  1896. .early_unregister = intel_sdvo_connector_unregister,
  1897. .destroy = intel_sdvo_destroy,
  1898. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1899. .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
  1900. };
  1901. static int intel_sdvo_atomic_check(struct drm_connector *conn,
  1902. struct drm_connector_state *new_conn_state)
  1903. {
  1904. struct drm_atomic_state *state = new_conn_state->state;
  1905. struct drm_connector_state *old_conn_state =
  1906. drm_atomic_get_old_connector_state(state, conn);
  1907. struct intel_sdvo_connector_state *old_state =
  1908. to_intel_sdvo_connector_state(old_conn_state);
  1909. struct intel_sdvo_connector_state *new_state =
  1910. to_intel_sdvo_connector_state(new_conn_state);
  1911. if (new_conn_state->crtc &&
  1912. (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
  1913. memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
  1914. struct drm_crtc_state *crtc_state =
  1915. drm_atomic_get_new_crtc_state(new_conn_state->state,
  1916. new_conn_state->crtc);
  1917. crtc_state->connectors_changed = true;
  1918. }
  1919. return intel_digital_connector_atomic_check(conn, new_conn_state);
  1920. }
  1921. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1922. .get_modes = intel_sdvo_get_modes,
  1923. .mode_valid = intel_sdvo_mode_valid,
  1924. .atomic_check = intel_sdvo_atomic_check,
  1925. };
  1926. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1927. {
  1928. struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
  1929. if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1930. drm_mode_destroy(encoder->dev,
  1931. intel_sdvo->sdvo_lvds_fixed_mode);
  1932. i2c_del_adapter(&intel_sdvo->ddc);
  1933. intel_encoder_destroy(encoder);
  1934. }
  1935. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1936. .destroy = intel_sdvo_enc_destroy,
  1937. };
  1938. static void
  1939. intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
  1940. {
  1941. uint16_t mask = 0;
  1942. unsigned int num_bits;
  1943. /*
  1944. * Make a mask of outputs less than or equal to our own priority in the
  1945. * list.
  1946. */
  1947. switch (sdvo->controlled_output) {
  1948. case SDVO_OUTPUT_LVDS1:
  1949. mask |= SDVO_OUTPUT_LVDS1;
  1950. /* fall through */
  1951. case SDVO_OUTPUT_LVDS0:
  1952. mask |= SDVO_OUTPUT_LVDS0;
  1953. /* fall through */
  1954. case SDVO_OUTPUT_TMDS1:
  1955. mask |= SDVO_OUTPUT_TMDS1;
  1956. /* fall through */
  1957. case SDVO_OUTPUT_TMDS0:
  1958. mask |= SDVO_OUTPUT_TMDS0;
  1959. /* fall through */
  1960. case SDVO_OUTPUT_RGB1:
  1961. mask |= SDVO_OUTPUT_RGB1;
  1962. /* fall through */
  1963. case SDVO_OUTPUT_RGB0:
  1964. mask |= SDVO_OUTPUT_RGB0;
  1965. break;
  1966. }
  1967. /* Count bits to find what number we are in the priority list. */
  1968. mask &= sdvo->caps.output_flags;
  1969. num_bits = hweight16(mask);
  1970. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1971. if (num_bits > 3)
  1972. num_bits = 3;
  1973. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1974. sdvo->ddc_bus = 1 << num_bits;
  1975. }
  1976. /*
  1977. * Choose the appropriate DDC bus for control bus switch command for this
  1978. * SDVO output based on the controlled output.
  1979. *
  1980. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1981. * outputs, then LVDS outputs.
  1982. */
  1983. static void
  1984. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1985. struct intel_sdvo *sdvo)
  1986. {
  1987. struct sdvo_device_mapping *mapping;
  1988. if (sdvo->port == PORT_B)
  1989. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1990. else
  1991. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1992. if (mapping->initialized)
  1993. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1994. else
  1995. intel_sdvo_guess_ddc_bus(sdvo);
  1996. }
  1997. static void
  1998. intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
  1999. struct intel_sdvo *sdvo)
  2000. {
  2001. struct sdvo_device_mapping *mapping;
  2002. u8 pin;
  2003. if (sdvo->port == PORT_B)
  2004. mapping = &dev_priv->vbt.sdvo_mappings[0];
  2005. else
  2006. mapping = &dev_priv->vbt.sdvo_mappings[1];
  2007. if (mapping->initialized &&
  2008. intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
  2009. pin = mapping->i2c_pin;
  2010. else
  2011. pin = GMBUS_PIN_DPB;
  2012. sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
  2013. /*
  2014. * With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
  2015. * our code totally fails once we start using gmbus. Hence fall back to
  2016. * bit banging for now.
  2017. */
  2018. intel_gmbus_force_bit(sdvo->i2c, true);
  2019. }
  2020. /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
  2021. static void
  2022. intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
  2023. {
  2024. intel_gmbus_force_bit(sdvo->i2c, false);
  2025. }
  2026. static bool
  2027. intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
  2028. {
  2029. return intel_sdvo_check_supp_encode(intel_sdvo);
  2030. }
  2031. static u8
  2032. intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
  2033. struct intel_sdvo *sdvo)
  2034. {
  2035. struct sdvo_device_mapping *my_mapping, *other_mapping;
  2036. if (sdvo->port == PORT_B) {
  2037. my_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2038. other_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2039. } else {
  2040. my_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2041. other_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2042. }
  2043. /* If the BIOS described our SDVO device, take advantage of it. */
  2044. if (my_mapping->slave_addr)
  2045. return my_mapping->slave_addr;
  2046. /*
  2047. * If the BIOS only described a different SDVO device, use the
  2048. * address that it isn't using.
  2049. */
  2050. if (other_mapping->slave_addr) {
  2051. if (other_mapping->slave_addr == 0x70)
  2052. return 0x72;
  2053. else
  2054. return 0x70;
  2055. }
  2056. /*
  2057. * No SDVO device info is found for another DVO port,
  2058. * so use mapping assumption we had before BIOS parsing.
  2059. */
  2060. if (sdvo->port == PORT_B)
  2061. return 0x70;
  2062. else
  2063. return 0x72;
  2064. }
  2065. static int
  2066. intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
  2067. struct intel_sdvo *encoder)
  2068. {
  2069. struct drm_connector *drm_connector;
  2070. int ret;
  2071. drm_connector = &connector->base.base;
  2072. ret = drm_connector_init(encoder->base.base.dev,
  2073. drm_connector,
  2074. &intel_sdvo_connector_funcs,
  2075. connector->base.base.connector_type);
  2076. if (ret < 0)
  2077. return ret;
  2078. drm_connector_helper_add(drm_connector,
  2079. &intel_sdvo_connector_helper_funcs);
  2080. connector->base.base.interlace_allowed = 1;
  2081. connector->base.base.doublescan_allowed = 0;
  2082. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  2083. connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
  2084. intel_connector_attach_encoder(&connector->base, &encoder->base);
  2085. return 0;
  2086. }
  2087. static void
  2088. intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
  2089. struct intel_sdvo_connector *connector)
  2090. {
  2091. struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
  2092. intel_attach_force_audio_property(&connector->base.base);
  2093. if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
  2094. intel_attach_broadcast_rgb_property(&connector->base.base);
  2095. }
  2096. intel_attach_aspect_ratio_property(&connector->base.base);
  2097. connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  2098. }
  2099. static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
  2100. {
  2101. struct intel_sdvo_connector *sdvo_connector;
  2102. struct intel_sdvo_connector_state *conn_state;
  2103. sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
  2104. if (!sdvo_connector)
  2105. return NULL;
  2106. conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
  2107. if (!conn_state) {
  2108. kfree(sdvo_connector);
  2109. return NULL;
  2110. }
  2111. __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
  2112. &conn_state->base.base);
  2113. return sdvo_connector;
  2114. }
  2115. static bool
  2116. intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
  2117. {
  2118. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2119. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  2120. struct drm_connector *connector;
  2121. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2122. struct intel_connector *intel_connector;
  2123. struct intel_sdvo_connector *intel_sdvo_connector;
  2124. DRM_DEBUG_KMS("initialising DVI device %d\n", device);
  2125. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2126. if (!intel_sdvo_connector)
  2127. return false;
  2128. if (device == 0) {
  2129. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  2130. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  2131. } else if (device == 1) {
  2132. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  2133. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  2134. }
  2135. intel_connector = &intel_sdvo_connector->base;
  2136. connector = &intel_connector->base;
  2137. if (intel_sdvo_get_hotplug_support(intel_sdvo) &
  2138. intel_sdvo_connector->output_flag) {
  2139. intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
  2140. /*
  2141. * Some SDVO devices have one-shot hotplug interrupts.
  2142. * Ensure that they get re-enabled when an interrupt happens.
  2143. */
  2144. intel_encoder->hotplug = intel_sdvo_hotplug;
  2145. intel_sdvo_enable_hotplug(intel_encoder);
  2146. } else {
  2147. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  2148. }
  2149. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  2150. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  2151. /* gen3 doesn't do the hdmi bits in the SDVO register */
  2152. if (INTEL_GEN(dev_priv) >= 4 &&
  2153. intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
  2154. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  2155. intel_sdvo_connector->is_hdmi = true;
  2156. }
  2157. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2158. kfree(intel_sdvo_connector);
  2159. return false;
  2160. }
  2161. if (intel_sdvo_connector->is_hdmi)
  2162. intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
  2163. return true;
  2164. }
  2165. static bool
  2166. intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
  2167. {
  2168. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2169. struct drm_connector *connector;
  2170. struct intel_connector *intel_connector;
  2171. struct intel_sdvo_connector *intel_sdvo_connector;
  2172. DRM_DEBUG_KMS("initialising TV type %d\n", type);
  2173. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2174. if (!intel_sdvo_connector)
  2175. return false;
  2176. intel_connector = &intel_sdvo_connector->base;
  2177. connector = &intel_connector->base;
  2178. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2179. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2180. intel_sdvo->controlled_output |= type;
  2181. intel_sdvo_connector->output_flag = type;
  2182. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2183. kfree(intel_sdvo_connector);
  2184. return false;
  2185. }
  2186. if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
  2187. goto err;
  2188. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2189. goto err;
  2190. return true;
  2191. err:
  2192. intel_sdvo_destroy(connector);
  2193. return false;
  2194. }
  2195. static bool
  2196. intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
  2197. {
  2198. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2199. struct drm_connector *connector;
  2200. struct intel_connector *intel_connector;
  2201. struct intel_sdvo_connector *intel_sdvo_connector;
  2202. DRM_DEBUG_KMS("initialising analog device %d\n", device);
  2203. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2204. if (!intel_sdvo_connector)
  2205. return false;
  2206. intel_connector = &intel_sdvo_connector->base;
  2207. connector = &intel_connector->base;
  2208. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  2209. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2210. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2211. if (device == 0) {
  2212. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  2213. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  2214. } else if (device == 1) {
  2215. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  2216. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  2217. }
  2218. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2219. kfree(intel_sdvo_connector);
  2220. return false;
  2221. }
  2222. return true;
  2223. }
  2224. static bool
  2225. intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
  2226. {
  2227. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2228. struct drm_connector *connector;
  2229. struct intel_connector *intel_connector;
  2230. struct intel_sdvo_connector *intel_sdvo_connector;
  2231. struct drm_display_mode *mode;
  2232. DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
  2233. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2234. if (!intel_sdvo_connector)
  2235. return false;
  2236. intel_connector = &intel_sdvo_connector->base;
  2237. connector = &intel_connector->base;
  2238. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2239. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2240. if (device == 0) {
  2241. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  2242. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  2243. } else if (device == 1) {
  2244. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  2245. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  2246. }
  2247. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2248. kfree(intel_sdvo_connector);
  2249. return false;
  2250. }
  2251. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2252. goto err;
  2253. intel_sdvo_get_lvds_modes(connector);
  2254. list_for_each_entry(mode, &connector->probed_modes, head) {
  2255. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2256. intel_sdvo->sdvo_lvds_fixed_mode =
  2257. drm_mode_duplicate(connector->dev, mode);
  2258. break;
  2259. }
  2260. }
  2261. if (!intel_sdvo->sdvo_lvds_fixed_mode)
  2262. goto err;
  2263. return true;
  2264. err:
  2265. intel_sdvo_destroy(connector);
  2266. return false;
  2267. }
  2268. static bool
  2269. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
  2270. {
  2271. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  2272. if (flags & SDVO_OUTPUT_TMDS0)
  2273. if (!intel_sdvo_dvi_init(intel_sdvo, 0))
  2274. return false;
  2275. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  2276. if (!intel_sdvo_dvi_init(intel_sdvo, 1))
  2277. return false;
  2278. /* TV has no XXX1 function block */
  2279. if (flags & SDVO_OUTPUT_SVID0)
  2280. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
  2281. return false;
  2282. if (flags & SDVO_OUTPUT_CVBS0)
  2283. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
  2284. return false;
  2285. if (flags & SDVO_OUTPUT_YPRPB0)
  2286. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
  2287. return false;
  2288. if (flags & SDVO_OUTPUT_RGB0)
  2289. if (!intel_sdvo_analog_init(intel_sdvo, 0))
  2290. return false;
  2291. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2292. if (!intel_sdvo_analog_init(intel_sdvo, 1))
  2293. return false;
  2294. if (flags & SDVO_OUTPUT_LVDS0)
  2295. if (!intel_sdvo_lvds_init(intel_sdvo, 0))
  2296. return false;
  2297. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2298. if (!intel_sdvo_lvds_init(intel_sdvo, 1))
  2299. return false;
  2300. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2301. unsigned char bytes[2];
  2302. intel_sdvo->controlled_output = 0;
  2303. memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
  2304. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2305. SDVO_NAME(intel_sdvo),
  2306. bytes[0], bytes[1]);
  2307. return false;
  2308. }
  2309. intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2310. return true;
  2311. }
  2312. static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
  2313. {
  2314. struct drm_device *dev = intel_sdvo->base.base.dev;
  2315. struct drm_connector *connector, *tmp;
  2316. list_for_each_entry_safe(connector, tmp,
  2317. &dev->mode_config.connector_list, head) {
  2318. if (intel_attached_encoder(connector) == &intel_sdvo->base) {
  2319. drm_connector_unregister(connector);
  2320. intel_sdvo_destroy(connector);
  2321. }
  2322. }
  2323. }
  2324. static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  2325. struct intel_sdvo_connector *intel_sdvo_connector,
  2326. int type)
  2327. {
  2328. struct drm_device *dev = intel_sdvo->base.base.dev;
  2329. struct intel_sdvo_tv_format format;
  2330. uint32_t format_map, i;
  2331. if (!intel_sdvo_set_target_output(intel_sdvo, type))
  2332. return false;
  2333. BUILD_BUG_ON(sizeof(format) != 6);
  2334. if (!intel_sdvo_get_value(intel_sdvo,
  2335. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  2336. &format, sizeof(format)))
  2337. return false;
  2338. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  2339. if (format_map == 0)
  2340. return false;
  2341. intel_sdvo_connector->format_supported_num = 0;
  2342. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2343. if (format_map & (1 << i))
  2344. intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
  2345. intel_sdvo_connector->tv_format =
  2346. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  2347. "mode", intel_sdvo_connector->format_supported_num);
  2348. if (!intel_sdvo_connector->tv_format)
  2349. return false;
  2350. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  2351. drm_property_add_enum(intel_sdvo_connector->tv_format, i,
  2352. tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
  2353. intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
  2354. drm_object_attach_property(&intel_sdvo_connector->base.base.base,
  2355. intel_sdvo_connector->tv_format, 0);
  2356. return true;
  2357. }
  2358. #define _ENHANCEMENT(state_assignment, name, NAME) do { \
  2359. if (enhancements.name) { \
  2360. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  2361. !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  2362. return false; \
  2363. intel_sdvo_connector->name = \
  2364. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  2365. if (!intel_sdvo_connector->name) return false; \
  2366. state_assignment = response; \
  2367. drm_object_attach_property(&connector->base, \
  2368. intel_sdvo_connector->name, 0); \
  2369. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  2370. data_value[0], data_value[1], response); \
  2371. } \
  2372. } while (0)
  2373. #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
  2374. static bool
  2375. intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
  2376. struct intel_sdvo_connector *intel_sdvo_connector,
  2377. struct intel_sdvo_enhancements_reply enhancements)
  2378. {
  2379. struct drm_device *dev = intel_sdvo->base.base.dev;
  2380. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2381. struct drm_connector_state *conn_state = connector->state;
  2382. struct intel_sdvo_connector_state *sdvo_state =
  2383. to_intel_sdvo_connector_state(conn_state);
  2384. uint16_t response, data_value[2];
  2385. /* when horizontal overscan is supported, Add the left/right property */
  2386. if (enhancements.overscan_h) {
  2387. if (!intel_sdvo_get_value(intel_sdvo,
  2388. SDVO_CMD_GET_MAX_OVERSCAN_H,
  2389. &data_value, 4))
  2390. return false;
  2391. if (!intel_sdvo_get_value(intel_sdvo,
  2392. SDVO_CMD_GET_OVERSCAN_H,
  2393. &response, 2))
  2394. return false;
  2395. sdvo_state->tv.overscan_h = response;
  2396. intel_sdvo_connector->max_hscan = data_value[0];
  2397. intel_sdvo_connector->left =
  2398. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  2399. if (!intel_sdvo_connector->left)
  2400. return false;
  2401. drm_object_attach_property(&connector->base,
  2402. intel_sdvo_connector->left, 0);
  2403. intel_sdvo_connector->right =
  2404. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  2405. if (!intel_sdvo_connector->right)
  2406. return false;
  2407. drm_object_attach_property(&connector->base,
  2408. intel_sdvo_connector->right, 0);
  2409. DRM_DEBUG_KMS("h_overscan: max %d, "
  2410. "default %d, current %d\n",
  2411. data_value[0], data_value[1], response);
  2412. }
  2413. if (enhancements.overscan_v) {
  2414. if (!intel_sdvo_get_value(intel_sdvo,
  2415. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2416. &data_value, 4))
  2417. return false;
  2418. if (!intel_sdvo_get_value(intel_sdvo,
  2419. SDVO_CMD_GET_OVERSCAN_V,
  2420. &response, 2))
  2421. return false;
  2422. sdvo_state->tv.overscan_v = response;
  2423. intel_sdvo_connector->max_vscan = data_value[0];
  2424. intel_sdvo_connector->top =
  2425. drm_property_create_range(dev, 0,
  2426. "top_margin", 0, data_value[0]);
  2427. if (!intel_sdvo_connector->top)
  2428. return false;
  2429. drm_object_attach_property(&connector->base,
  2430. intel_sdvo_connector->top, 0);
  2431. intel_sdvo_connector->bottom =
  2432. drm_property_create_range(dev, 0,
  2433. "bottom_margin", 0, data_value[0]);
  2434. if (!intel_sdvo_connector->bottom)
  2435. return false;
  2436. drm_object_attach_property(&connector->base,
  2437. intel_sdvo_connector->bottom, 0);
  2438. DRM_DEBUG_KMS("v_overscan: max %d, "
  2439. "default %d, current %d\n",
  2440. data_value[0], data_value[1], response);
  2441. }
  2442. ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
  2443. ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
  2444. ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
  2445. ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
  2446. ENHANCEMENT(&conn_state->tv, hue, HUE);
  2447. ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
  2448. ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
  2449. ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
  2450. ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2451. ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
  2452. _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
  2453. _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
  2454. if (enhancements.dot_crawl) {
  2455. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2456. return false;
  2457. sdvo_state->tv.dot_crawl = response & 0x1;
  2458. intel_sdvo_connector->dot_crawl =
  2459. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2460. if (!intel_sdvo_connector->dot_crawl)
  2461. return false;
  2462. drm_object_attach_property(&connector->base,
  2463. intel_sdvo_connector->dot_crawl, 0);
  2464. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2465. }
  2466. return true;
  2467. }
  2468. static bool
  2469. intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
  2470. struct intel_sdvo_connector *intel_sdvo_connector,
  2471. struct intel_sdvo_enhancements_reply enhancements)
  2472. {
  2473. struct drm_device *dev = intel_sdvo->base.base.dev;
  2474. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2475. uint16_t response, data_value[2];
  2476. ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
  2477. return true;
  2478. }
  2479. #undef ENHANCEMENT
  2480. #undef _ENHANCEMENT
  2481. static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  2482. struct intel_sdvo_connector *intel_sdvo_connector)
  2483. {
  2484. union {
  2485. struct intel_sdvo_enhancements_reply reply;
  2486. uint16_t response;
  2487. } enhancements;
  2488. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2489. if (!intel_sdvo_get_value(intel_sdvo,
  2490. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2491. &enhancements, sizeof(enhancements)) ||
  2492. enhancements.response == 0) {
  2493. DRM_DEBUG_KMS("No enhancement is supported\n");
  2494. return true;
  2495. }
  2496. if (IS_TV(intel_sdvo_connector))
  2497. return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2498. else if (IS_LVDS(intel_sdvo_connector))
  2499. return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2500. else
  2501. return true;
  2502. }
  2503. static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2504. struct i2c_msg *msgs,
  2505. int num)
  2506. {
  2507. struct intel_sdvo *sdvo = adapter->algo_data;
  2508. if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2509. return -EIO;
  2510. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2511. }
  2512. static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2513. {
  2514. struct intel_sdvo *sdvo = adapter->algo_data;
  2515. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2516. }
  2517. static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
  2518. .master_xfer = intel_sdvo_ddc_proxy_xfer,
  2519. .functionality = intel_sdvo_ddc_proxy_func
  2520. };
  2521. static void proxy_lock_bus(struct i2c_adapter *adapter,
  2522. unsigned int flags)
  2523. {
  2524. struct intel_sdvo *sdvo = adapter->algo_data;
  2525. sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
  2526. }
  2527. static int proxy_trylock_bus(struct i2c_adapter *adapter,
  2528. unsigned int flags)
  2529. {
  2530. struct intel_sdvo *sdvo = adapter->algo_data;
  2531. return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
  2532. }
  2533. static void proxy_unlock_bus(struct i2c_adapter *adapter,
  2534. unsigned int flags)
  2535. {
  2536. struct intel_sdvo *sdvo = adapter->algo_data;
  2537. sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
  2538. }
  2539. static const struct i2c_lock_operations proxy_lock_ops = {
  2540. .lock_bus = proxy_lock_bus,
  2541. .trylock_bus = proxy_trylock_bus,
  2542. .unlock_bus = proxy_unlock_bus,
  2543. };
  2544. static bool
  2545. intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
  2546. struct drm_i915_private *dev_priv)
  2547. {
  2548. struct pci_dev *pdev = dev_priv->drm.pdev;
  2549. sdvo->ddc.owner = THIS_MODULE;
  2550. sdvo->ddc.class = I2C_CLASS_DDC;
  2551. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2552. sdvo->ddc.dev.parent = &pdev->dev;
  2553. sdvo->ddc.algo_data = sdvo;
  2554. sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
  2555. sdvo->ddc.lock_ops = &proxy_lock_ops;
  2556. return i2c_add_adapter(&sdvo->ddc) == 0;
  2557. }
  2558. static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
  2559. enum port port)
  2560. {
  2561. if (HAS_PCH_SPLIT(dev_priv))
  2562. WARN_ON(port != PORT_B);
  2563. else
  2564. WARN_ON(port != PORT_B && port != PORT_C);
  2565. }
  2566. bool intel_sdvo_init(struct drm_i915_private *dev_priv,
  2567. i915_reg_t sdvo_reg, enum port port)
  2568. {
  2569. struct intel_encoder *intel_encoder;
  2570. struct intel_sdvo *intel_sdvo;
  2571. int i;
  2572. assert_sdvo_port_valid(dev_priv, port);
  2573. intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
  2574. if (!intel_sdvo)
  2575. return false;
  2576. intel_sdvo->sdvo_reg = sdvo_reg;
  2577. intel_sdvo->port = port;
  2578. intel_sdvo->slave_addr =
  2579. intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
  2580. intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
  2581. if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
  2582. goto err_i2c_bus;
  2583. /* encoder type will be decided later */
  2584. intel_encoder = &intel_sdvo->base;
  2585. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2586. intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
  2587. intel_encoder->port = port;
  2588. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2589. &intel_sdvo_enc_funcs, 0,
  2590. "SDVO %c", port_name(port));
  2591. /* Read the regs to test if we can talk to the device */
  2592. for (i = 0; i < 0x40; i++) {
  2593. u8 byte;
  2594. if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
  2595. DRM_DEBUG_KMS("No SDVO device found on %s\n",
  2596. SDVO_NAME(intel_sdvo));
  2597. goto err;
  2598. }
  2599. }
  2600. intel_encoder->compute_config = intel_sdvo_compute_config;
  2601. if (HAS_PCH_SPLIT(dev_priv)) {
  2602. intel_encoder->disable = pch_disable_sdvo;
  2603. intel_encoder->post_disable = pch_post_disable_sdvo;
  2604. } else {
  2605. intel_encoder->disable = intel_disable_sdvo;
  2606. }
  2607. intel_encoder->pre_enable = intel_sdvo_pre_enable;
  2608. intel_encoder->enable = intel_enable_sdvo;
  2609. intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
  2610. intel_encoder->get_config = intel_sdvo_get_config;
  2611. /* In default case sdvo lvds is false */
  2612. if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
  2613. goto err;
  2614. if (intel_sdvo_output_setup(intel_sdvo,
  2615. intel_sdvo->caps.output_flags) != true) {
  2616. DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
  2617. SDVO_NAME(intel_sdvo));
  2618. /* Output_setup can leave behind connectors! */
  2619. goto err_output;
  2620. }
  2621. /*
  2622. * Only enable the hotplug irq if we need it, to work around noisy
  2623. * hotplug lines.
  2624. */
  2625. if (intel_sdvo->hotplug_active) {
  2626. if (intel_sdvo->port == PORT_B)
  2627. intel_encoder->hpd_pin = HPD_SDVO_B;
  2628. else
  2629. intel_encoder->hpd_pin = HPD_SDVO_C;
  2630. }
  2631. /*
  2632. * Cloning SDVO with anything is often impossible, since the SDVO
  2633. * encoder can request a special input timing mode. And even if that's
  2634. * not the case we have evidence that cloning a plain unscaled mode with
  2635. * VGA doesn't really work. Furthermore the cloning flags are way too
  2636. * simplistic anyway to express such constraints, so just give up on
  2637. * cloning for SDVO encoders.
  2638. */
  2639. intel_sdvo->base.cloneable = 0;
  2640. intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
  2641. /* Set the input timing to the screen. Assume always input 0. */
  2642. if (!intel_sdvo_set_target_input(intel_sdvo))
  2643. goto err_output;
  2644. if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
  2645. &intel_sdvo->pixel_clock_min,
  2646. &intel_sdvo->pixel_clock_max))
  2647. goto err_output;
  2648. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2649. "clock range %dMHz - %dMHz, "
  2650. "input 1: %c, input 2: %c, "
  2651. "output 1: %c, output 2: %c\n",
  2652. SDVO_NAME(intel_sdvo),
  2653. intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
  2654. intel_sdvo->caps.device_rev_id,
  2655. intel_sdvo->pixel_clock_min / 1000,
  2656. intel_sdvo->pixel_clock_max / 1000,
  2657. (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2658. (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2659. /* check currently supported outputs */
  2660. intel_sdvo->caps.output_flags &
  2661. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2662. intel_sdvo->caps.output_flags &
  2663. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2664. return true;
  2665. err_output:
  2666. intel_sdvo_output_cleanup(intel_sdvo);
  2667. err:
  2668. drm_encoder_cleanup(&intel_encoder->base);
  2669. i2c_del_adapter(&intel_sdvo->ddc);
  2670. err_i2c_bus:
  2671. intel_sdvo_unselect_i2c_bus(intel_sdvo);
  2672. kfree(intel_sdvo);
  2673. return false;
  2674. }