intel_i2c.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_hdcp.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. struct gmbus_pin {
  38. const char *name;
  39. enum i915_gpio gpio;
  40. };
  41. /* Map gmbus pin pairs to names and registers. */
  42. static const struct gmbus_pin gmbus_pins[] = {
  43. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  44. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  45. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  46. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  47. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  48. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  49. };
  50. static const struct gmbus_pin gmbus_pins_bdw[] = {
  51. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  52. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  53. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  54. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  55. };
  56. static const struct gmbus_pin gmbus_pins_skl[] = {
  57. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  58. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  59. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  60. };
  61. static const struct gmbus_pin gmbus_pins_bxt[] = {
  62. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  63. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  64. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  65. };
  66. static const struct gmbus_pin gmbus_pins_cnp[] = {
  67. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  68. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  69. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  70. [GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
  71. };
  72. static const struct gmbus_pin gmbus_pins_icp[] = {
  73. [GMBUS_PIN_1_BXT] = { "dpa", GPIOB },
  74. [GMBUS_PIN_2_BXT] = { "dpb", GPIOC },
  75. [GMBUS_PIN_9_TC1_ICP] = { "tc1", GPIOJ },
  76. [GMBUS_PIN_10_TC2_ICP] = { "tc2", GPIOK },
  77. [GMBUS_PIN_11_TC3_ICP] = { "tc3", GPIOL },
  78. [GMBUS_PIN_12_TC4_ICP] = { "tc4", GPIOM },
  79. };
  80. /* pin is expected to be valid */
  81. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  82. unsigned int pin)
  83. {
  84. if (HAS_PCH_ICP(dev_priv))
  85. return &gmbus_pins_icp[pin];
  86. else if (HAS_PCH_CNP(dev_priv))
  87. return &gmbus_pins_cnp[pin];
  88. else if (IS_GEN9_LP(dev_priv))
  89. return &gmbus_pins_bxt[pin];
  90. else if (IS_GEN9_BC(dev_priv))
  91. return &gmbus_pins_skl[pin];
  92. else if (IS_BROADWELL(dev_priv))
  93. return &gmbus_pins_bdw[pin];
  94. else
  95. return &gmbus_pins[pin];
  96. }
  97. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  98. unsigned int pin)
  99. {
  100. unsigned int size;
  101. if (HAS_PCH_ICP(dev_priv))
  102. size = ARRAY_SIZE(gmbus_pins_icp);
  103. else if (HAS_PCH_CNP(dev_priv))
  104. size = ARRAY_SIZE(gmbus_pins_cnp);
  105. else if (IS_GEN9_LP(dev_priv))
  106. size = ARRAY_SIZE(gmbus_pins_bxt);
  107. else if (IS_GEN9_BC(dev_priv))
  108. size = ARRAY_SIZE(gmbus_pins_skl);
  109. else if (IS_BROADWELL(dev_priv))
  110. size = ARRAY_SIZE(gmbus_pins_bdw);
  111. else
  112. size = ARRAY_SIZE(gmbus_pins);
  113. return pin < size && get_gmbus_pin(dev_priv, pin)->name;
  114. }
  115. /* Intel GPIO access functions */
  116. #define I2C_RISEFALL_TIME 10
  117. static inline struct intel_gmbus *
  118. to_intel_gmbus(struct i2c_adapter *i2c)
  119. {
  120. return container_of(i2c, struct intel_gmbus, adapter);
  121. }
  122. void
  123. intel_i2c_reset(struct drm_i915_private *dev_priv)
  124. {
  125. I915_WRITE(GMBUS0, 0);
  126. I915_WRITE(GMBUS4, 0);
  127. }
  128. static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  129. bool enable)
  130. {
  131. u32 val;
  132. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  133. val = I915_READ(DSPCLK_GATE_D);
  134. if (!enable)
  135. val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
  136. else
  137. val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
  138. I915_WRITE(DSPCLK_GATE_D, val);
  139. }
  140. static void pch_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  141. bool enable)
  142. {
  143. u32 val;
  144. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  145. if (!enable)
  146. val |= PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
  147. else
  148. val &= ~PCH_GMBUSUNIT_CLOCK_GATE_DISABLE;
  149. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  150. }
  151. static void bxt_gmbus_clock_gating(struct drm_i915_private *dev_priv,
  152. bool enable)
  153. {
  154. u32 val;
  155. val = I915_READ(GEN9_CLKGATE_DIS_4);
  156. if (!enable)
  157. val |= BXT_GMBUS_GATING_DIS;
  158. else
  159. val &= ~BXT_GMBUS_GATING_DIS;
  160. I915_WRITE(GEN9_CLKGATE_DIS_4, val);
  161. }
  162. static u32 get_reserved(struct intel_gmbus *bus)
  163. {
  164. struct drm_i915_private *dev_priv = bus->dev_priv;
  165. u32 reserved = 0;
  166. /* On most chips, these bits must be preserved in software. */
  167. if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
  168. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  169. (GPIO_DATA_PULLUP_DISABLE |
  170. GPIO_CLOCK_PULLUP_DISABLE);
  171. return reserved;
  172. }
  173. static int get_clock(void *data)
  174. {
  175. struct intel_gmbus *bus = data;
  176. struct drm_i915_private *dev_priv = bus->dev_priv;
  177. u32 reserved = get_reserved(bus);
  178. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  179. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  180. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  181. }
  182. static int get_data(void *data)
  183. {
  184. struct intel_gmbus *bus = data;
  185. struct drm_i915_private *dev_priv = bus->dev_priv;
  186. u32 reserved = get_reserved(bus);
  187. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  188. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  189. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  190. }
  191. static void set_clock(void *data, int state_high)
  192. {
  193. struct intel_gmbus *bus = data;
  194. struct drm_i915_private *dev_priv = bus->dev_priv;
  195. u32 reserved = get_reserved(bus);
  196. u32 clock_bits;
  197. if (state_high)
  198. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  199. else
  200. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  201. GPIO_CLOCK_VAL_MASK;
  202. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  203. POSTING_READ(bus->gpio_reg);
  204. }
  205. static void set_data(void *data, int state_high)
  206. {
  207. struct intel_gmbus *bus = data;
  208. struct drm_i915_private *dev_priv = bus->dev_priv;
  209. u32 reserved = get_reserved(bus);
  210. u32 data_bits;
  211. if (state_high)
  212. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  213. else
  214. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  215. GPIO_DATA_VAL_MASK;
  216. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  217. POSTING_READ(bus->gpio_reg);
  218. }
  219. static int
  220. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  221. {
  222. struct intel_gmbus *bus = container_of(adapter,
  223. struct intel_gmbus,
  224. adapter);
  225. struct drm_i915_private *dev_priv = bus->dev_priv;
  226. intel_i2c_reset(dev_priv);
  227. if (IS_PINEVIEW(dev_priv))
  228. pnv_gmbus_clock_gating(dev_priv, false);
  229. set_data(bus, 1);
  230. set_clock(bus, 1);
  231. udelay(I2C_RISEFALL_TIME);
  232. return 0;
  233. }
  234. static void
  235. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  236. {
  237. struct intel_gmbus *bus = container_of(adapter,
  238. struct intel_gmbus,
  239. adapter);
  240. struct drm_i915_private *dev_priv = bus->dev_priv;
  241. set_data(bus, 1);
  242. set_clock(bus, 1);
  243. if (IS_PINEVIEW(dev_priv))
  244. pnv_gmbus_clock_gating(dev_priv, true);
  245. }
  246. static void
  247. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  248. {
  249. struct drm_i915_private *dev_priv = bus->dev_priv;
  250. struct i2c_algo_bit_data *algo;
  251. algo = &bus->bit_algo;
  252. bus->gpio_reg = GPIO(get_gmbus_pin(dev_priv, pin)->gpio);
  253. bus->adapter.algo_data = algo;
  254. algo->setsda = set_data;
  255. algo->setscl = set_clock;
  256. algo->getsda = get_data;
  257. algo->getscl = get_clock;
  258. algo->pre_xfer = intel_gpio_pre_xfer;
  259. algo->post_xfer = intel_gpio_post_xfer;
  260. algo->udelay = I2C_RISEFALL_TIME;
  261. algo->timeout = usecs_to_jiffies(2200);
  262. algo->data = bus;
  263. }
  264. static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
  265. {
  266. DEFINE_WAIT(wait);
  267. u32 gmbus2;
  268. int ret;
  269. /* Important: The hw handles only the first bit, so set only one! Since
  270. * we also need to check for NAKs besides the hw ready/idle signal, we
  271. * need to wake up periodically and check that ourselves.
  272. */
  273. if (!HAS_GMBUS_IRQ(dev_priv))
  274. irq_en = 0;
  275. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  276. I915_WRITE_FW(GMBUS4, irq_en);
  277. status |= GMBUS_SATOER;
  278. ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
  279. if (ret)
  280. ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
  281. I915_WRITE_FW(GMBUS4, 0);
  282. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  283. if (gmbus2 & GMBUS_SATOER)
  284. return -ENXIO;
  285. return ret;
  286. }
  287. static int
  288. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  289. {
  290. DEFINE_WAIT(wait);
  291. u32 irq_enable;
  292. int ret;
  293. /* Important: The hw handles only the first bit, so set only one! */
  294. irq_enable = 0;
  295. if (HAS_GMBUS_IRQ(dev_priv))
  296. irq_enable = GMBUS_IDLE_EN;
  297. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  298. I915_WRITE_FW(GMBUS4, irq_enable);
  299. ret = intel_wait_for_register_fw(dev_priv,
  300. GMBUS2, GMBUS_ACTIVE, 0,
  301. 10);
  302. I915_WRITE_FW(GMBUS4, 0);
  303. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  304. return ret;
  305. }
  306. static inline
  307. unsigned int gmbus_max_xfer_size(struct drm_i915_private *dev_priv)
  308. {
  309. return INTEL_GEN(dev_priv) >= 9 ? GEN9_GMBUS_BYTE_COUNT_MAX :
  310. GMBUS_BYTE_COUNT_MAX;
  311. }
  312. static int
  313. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  314. unsigned short addr, u8 *buf, unsigned int len,
  315. u32 gmbus0_reg, u32 gmbus1_index)
  316. {
  317. unsigned int size = len;
  318. bool burst_read = len > gmbus_max_xfer_size(dev_priv);
  319. bool extra_byte_added = false;
  320. if (burst_read) {
  321. /*
  322. * As per HW Spec, for 512Bytes need to read extra Byte and
  323. * Ignore the extra byte read.
  324. */
  325. if (len == 512) {
  326. extra_byte_added = true;
  327. len++;
  328. }
  329. size = len % 256 + 256;
  330. I915_WRITE_FW(GMBUS0, gmbus0_reg | GMBUS_BYTE_CNT_OVERRIDE);
  331. }
  332. I915_WRITE_FW(GMBUS1,
  333. gmbus1_index |
  334. GMBUS_CYCLE_WAIT |
  335. (size << GMBUS_BYTE_COUNT_SHIFT) |
  336. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  337. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  338. while (len) {
  339. int ret;
  340. u32 val, loop = 0;
  341. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  342. if (ret)
  343. return ret;
  344. val = I915_READ_FW(GMBUS3);
  345. do {
  346. if (extra_byte_added && len == 1)
  347. break;
  348. *buf++ = val & 0xff;
  349. val >>= 8;
  350. } while (--len && ++loop < 4);
  351. if (burst_read && len == size - 4)
  352. /* Reset the override bit */
  353. I915_WRITE_FW(GMBUS0, gmbus0_reg);
  354. }
  355. return 0;
  356. }
  357. /*
  358. * HW spec says that 512Bytes in Burst read need special treatment.
  359. * But it doesn't talk about other multiple of 256Bytes. And couldn't locate
  360. * an I2C slave, which supports such a lengthy burst read too for experiments.
  361. *
  362. * So until things get clarified on HW support, to avoid the burst read length
  363. * in fold of 256Bytes except 512, max burst read length is fixed at 767Bytes.
  364. */
  365. #define INTEL_GMBUS_BURST_READ_MAX_LEN 767U
  366. static int
  367. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  368. u32 gmbus0_reg, u32 gmbus1_index)
  369. {
  370. u8 *buf = msg->buf;
  371. unsigned int rx_size = msg->len;
  372. unsigned int len;
  373. int ret;
  374. do {
  375. if (HAS_GMBUS_BURST_READ(dev_priv))
  376. len = min(rx_size, INTEL_GMBUS_BURST_READ_MAX_LEN);
  377. else
  378. len = min(rx_size, gmbus_max_xfer_size(dev_priv));
  379. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr, buf, len,
  380. gmbus0_reg, gmbus1_index);
  381. if (ret)
  382. return ret;
  383. rx_size -= len;
  384. buf += len;
  385. } while (rx_size != 0);
  386. return 0;
  387. }
  388. static int
  389. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  390. unsigned short addr, u8 *buf, unsigned int len,
  391. u32 gmbus1_index)
  392. {
  393. unsigned int chunk_size = len;
  394. u32 val, loop;
  395. val = loop = 0;
  396. while (len && loop < 4) {
  397. val |= *buf++ << (8 * loop++);
  398. len -= 1;
  399. }
  400. I915_WRITE_FW(GMBUS3, val);
  401. I915_WRITE_FW(GMBUS1,
  402. gmbus1_index | GMBUS_CYCLE_WAIT |
  403. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  404. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  405. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  406. while (len) {
  407. int ret;
  408. val = loop = 0;
  409. do {
  410. val |= *buf++ << (8 * loop);
  411. } while (--len && ++loop < 4);
  412. I915_WRITE_FW(GMBUS3, val);
  413. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  414. if (ret)
  415. return ret;
  416. }
  417. return 0;
  418. }
  419. static int
  420. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  421. u32 gmbus1_index)
  422. {
  423. u8 *buf = msg->buf;
  424. unsigned int tx_size = msg->len;
  425. unsigned int len;
  426. int ret;
  427. do {
  428. len = min(tx_size, gmbus_max_xfer_size(dev_priv));
  429. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len,
  430. gmbus1_index);
  431. if (ret)
  432. return ret;
  433. buf += len;
  434. tx_size -= len;
  435. } while (tx_size != 0);
  436. return 0;
  437. }
  438. /*
  439. * The gmbus controller can combine a 1 or 2 byte write with another read/write
  440. * that immediately follows it by using an "INDEX" cycle.
  441. */
  442. static bool
  443. gmbus_is_index_xfer(struct i2c_msg *msgs, int i, int num)
  444. {
  445. return (i + 1 < num &&
  446. msgs[i].addr == msgs[i + 1].addr &&
  447. !(msgs[i].flags & I2C_M_RD) &&
  448. (msgs[i].len == 1 || msgs[i].len == 2) &&
  449. msgs[i + 1].len > 0);
  450. }
  451. static int
  452. gmbus_index_xfer(struct drm_i915_private *dev_priv, struct i2c_msg *msgs,
  453. u32 gmbus0_reg)
  454. {
  455. u32 gmbus1_index = 0;
  456. u32 gmbus5 = 0;
  457. int ret;
  458. if (msgs[0].len == 2)
  459. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  460. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  461. if (msgs[0].len == 1)
  462. gmbus1_index = GMBUS_CYCLE_INDEX |
  463. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  464. /* GMBUS5 holds 16-bit index */
  465. if (gmbus5)
  466. I915_WRITE_FW(GMBUS5, gmbus5);
  467. if (msgs[1].flags & I2C_M_RD)
  468. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus0_reg,
  469. gmbus1_index);
  470. else
  471. ret = gmbus_xfer_write(dev_priv, &msgs[1], gmbus1_index);
  472. /* Clear GMBUS5 after each index transfer */
  473. if (gmbus5)
  474. I915_WRITE_FW(GMBUS5, 0);
  475. return ret;
  476. }
  477. static int
  478. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num,
  479. u32 gmbus0_source)
  480. {
  481. struct intel_gmbus *bus = container_of(adapter,
  482. struct intel_gmbus,
  483. adapter);
  484. struct drm_i915_private *dev_priv = bus->dev_priv;
  485. int i = 0, inc, try = 0;
  486. int ret = 0;
  487. /* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
  488. if (IS_GEN9_LP(dev_priv))
  489. bxt_gmbus_clock_gating(dev_priv, false);
  490. else if (HAS_PCH_SPT(dev_priv) ||
  491. HAS_PCH_KBP(dev_priv) || HAS_PCH_CNP(dev_priv))
  492. pch_gmbus_clock_gating(dev_priv, false);
  493. retry:
  494. I915_WRITE_FW(GMBUS0, gmbus0_source | bus->reg0);
  495. for (; i < num; i += inc) {
  496. inc = 1;
  497. if (gmbus_is_index_xfer(msgs, i, num)) {
  498. ret = gmbus_index_xfer(dev_priv, &msgs[i],
  499. gmbus0_source | bus->reg0);
  500. inc = 2; /* an index transmission is two msgs */
  501. } else if (msgs[i].flags & I2C_M_RD) {
  502. ret = gmbus_xfer_read(dev_priv, &msgs[i],
  503. gmbus0_source | bus->reg0, 0);
  504. } else {
  505. ret = gmbus_xfer_write(dev_priv, &msgs[i], 0);
  506. }
  507. if (!ret)
  508. ret = gmbus_wait(dev_priv,
  509. GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
  510. if (ret == -ETIMEDOUT)
  511. goto timeout;
  512. else if (ret)
  513. goto clear_err;
  514. }
  515. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  516. * a STOP on the very first cycle. To simplify the code we
  517. * unconditionally generate the STOP condition with an additional gmbus
  518. * cycle. */
  519. I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  520. /* Mark the GMBUS interface as disabled after waiting for idle.
  521. * We will re-enable it at the start of the next xfer,
  522. * till then let it sleep.
  523. */
  524. if (gmbus_wait_idle(dev_priv)) {
  525. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  526. adapter->name);
  527. ret = -ETIMEDOUT;
  528. }
  529. I915_WRITE_FW(GMBUS0, 0);
  530. ret = ret ?: i;
  531. goto out;
  532. clear_err:
  533. /*
  534. * Wait for bus to IDLE before clearing NAK.
  535. * If we clear the NAK while bus is still active, then it will stay
  536. * active and the next transaction may fail.
  537. *
  538. * If no ACK is received during the address phase of a transaction, the
  539. * adapter must report -ENXIO. It is not clear what to return if no ACK
  540. * is received at other times. But we have to be careful to not return
  541. * spurious -ENXIO because that will prevent i2c and drm edid functions
  542. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  543. * timing out seems to happen when there _is_ a ddc chip present, but
  544. * it's slow responding and only answers on the 2nd retry.
  545. */
  546. ret = -ENXIO;
  547. if (gmbus_wait_idle(dev_priv)) {
  548. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  549. adapter->name);
  550. ret = -ETIMEDOUT;
  551. }
  552. /* Toggle the Software Clear Interrupt bit. This has the effect
  553. * of resetting the GMBUS controller and so clearing the
  554. * BUS_ERROR raised by the slave's NAK.
  555. */
  556. I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
  557. I915_WRITE_FW(GMBUS1, 0);
  558. I915_WRITE_FW(GMBUS0, 0);
  559. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  560. adapter->name, msgs[i].addr,
  561. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  562. /*
  563. * Passive adapters sometimes NAK the first probe. Retry the first
  564. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  565. * has retries internally. See also the retry loop in
  566. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  567. */
  568. if (ret == -ENXIO && i == 0 && try++ == 0) {
  569. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  570. adapter->name);
  571. goto retry;
  572. }
  573. goto out;
  574. timeout:
  575. DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  576. bus->adapter.name, bus->reg0 & 0xff);
  577. I915_WRITE_FW(GMBUS0, 0);
  578. /*
  579. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  580. * instead. Use EAGAIN to have i2c core retry.
  581. */
  582. ret = -EAGAIN;
  583. out:
  584. /* Display WA #0868: skl,bxt,kbl,cfl,glk,cnl */
  585. if (IS_GEN9_LP(dev_priv))
  586. bxt_gmbus_clock_gating(dev_priv, true);
  587. else if (HAS_PCH_SPT(dev_priv) ||
  588. HAS_PCH_KBP(dev_priv) || HAS_PCH_CNP(dev_priv))
  589. pch_gmbus_clock_gating(dev_priv, true);
  590. return ret;
  591. }
  592. static int
  593. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  594. {
  595. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  596. adapter);
  597. struct drm_i915_private *dev_priv = bus->dev_priv;
  598. int ret;
  599. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  600. if (bus->force_bit) {
  601. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  602. if (ret < 0)
  603. bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
  604. } else {
  605. ret = do_gmbus_xfer(adapter, msgs, num, 0);
  606. if (ret == -EAGAIN)
  607. bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
  608. }
  609. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  610. return ret;
  611. }
  612. int intel_gmbus_output_aksv(struct i2c_adapter *adapter)
  613. {
  614. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  615. adapter);
  616. struct drm_i915_private *dev_priv = bus->dev_priv;
  617. int ret;
  618. u8 cmd = DRM_HDCP_DDC_AKSV;
  619. u8 buf[DRM_HDCP_KSV_LEN] = { 0 };
  620. struct i2c_msg msgs[] = {
  621. {
  622. .addr = DRM_HDCP_DDC_ADDR,
  623. .flags = 0,
  624. .len = sizeof(cmd),
  625. .buf = &cmd,
  626. },
  627. {
  628. .addr = DRM_HDCP_DDC_ADDR,
  629. .flags = 0,
  630. .len = sizeof(buf),
  631. .buf = buf,
  632. }
  633. };
  634. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  635. mutex_lock(&dev_priv->gmbus_mutex);
  636. /*
  637. * In order to output Aksv to the receiver, use an indexed write to
  638. * pass the i2c command, and tell GMBUS to use the HW-provided value
  639. * instead of sourcing GMBUS3 for the data.
  640. */
  641. ret = do_gmbus_xfer(adapter, msgs, ARRAY_SIZE(msgs), GMBUS_AKSV_SELECT);
  642. mutex_unlock(&dev_priv->gmbus_mutex);
  643. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  644. return ret;
  645. }
  646. static u32 gmbus_func(struct i2c_adapter *adapter)
  647. {
  648. return i2c_bit_algo.functionality(adapter) &
  649. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  650. /* I2C_FUNC_10BIT_ADDR | */
  651. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  652. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  653. }
  654. static const struct i2c_algorithm gmbus_algorithm = {
  655. .master_xfer = gmbus_xfer,
  656. .functionality = gmbus_func
  657. };
  658. static void gmbus_lock_bus(struct i2c_adapter *adapter,
  659. unsigned int flags)
  660. {
  661. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  662. struct drm_i915_private *dev_priv = bus->dev_priv;
  663. mutex_lock(&dev_priv->gmbus_mutex);
  664. }
  665. static int gmbus_trylock_bus(struct i2c_adapter *adapter,
  666. unsigned int flags)
  667. {
  668. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  669. struct drm_i915_private *dev_priv = bus->dev_priv;
  670. return mutex_trylock(&dev_priv->gmbus_mutex);
  671. }
  672. static void gmbus_unlock_bus(struct i2c_adapter *adapter,
  673. unsigned int flags)
  674. {
  675. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  676. struct drm_i915_private *dev_priv = bus->dev_priv;
  677. mutex_unlock(&dev_priv->gmbus_mutex);
  678. }
  679. static const struct i2c_lock_operations gmbus_lock_ops = {
  680. .lock_bus = gmbus_lock_bus,
  681. .trylock_bus = gmbus_trylock_bus,
  682. .unlock_bus = gmbus_unlock_bus,
  683. };
  684. /**
  685. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  686. * @dev_priv: i915 device private
  687. */
  688. int intel_setup_gmbus(struct drm_i915_private *dev_priv)
  689. {
  690. struct pci_dev *pdev = dev_priv->drm.pdev;
  691. struct intel_gmbus *bus;
  692. unsigned int pin;
  693. int ret;
  694. if (INTEL_INFO(dev_priv)->num_pipes == 0)
  695. return 0;
  696. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  697. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  698. else if (!HAS_GMCH_DISPLAY(dev_priv))
  699. /*
  700. * Broxton uses the same PCH offsets for South Display Engine,
  701. * even though it doesn't have a PCH.
  702. */
  703. dev_priv->gpio_mmio_base = PCH_DISPLAY_BASE;
  704. mutex_init(&dev_priv->gmbus_mutex);
  705. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  706. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  707. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  708. continue;
  709. bus = &dev_priv->gmbus[pin];
  710. bus->adapter.owner = THIS_MODULE;
  711. bus->adapter.class = I2C_CLASS_DDC;
  712. snprintf(bus->adapter.name,
  713. sizeof(bus->adapter.name),
  714. "i915 gmbus %s",
  715. get_gmbus_pin(dev_priv, pin)->name);
  716. bus->adapter.dev.parent = &pdev->dev;
  717. bus->dev_priv = dev_priv;
  718. bus->adapter.algo = &gmbus_algorithm;
  719. bus->adapter.lock_ops = &gmbus_lock_ops;
  720. /*
  721. * We wish to retry with bit banging
  722. * after a timed out GMBUS attempt.
  723. */
  724. bus->adapter.retries = 1;
  725. /* By default use a conservative clock rate */
  726. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  727. /* gmbus seems to be broken on i830 */
  728. if (IS_I830(dev_priv))
  729. bus->force_bit = 1;
  730. intel_gpio_setup(bus, pin);
  731. ret = i2c_add_adapter(&bus->adapter);
  732. if (ret)
  733. goto err;
  734. }
  735. intel_i2c_reset(dev_priv);
  736. return 0;
  737. err:
  738. while (pin--) {
  739. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  740. continue;
  741. bus = &dev_priv->gmbus[pin];
  742. i2c_del_adapter(&bus->adapter);
  743. }
  744. return ret;
  745. }
  746. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  747. unsigned int pin)
  748. {
  749. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  750. return NULL;
  751. return &dev_priv->gmbus[pin].adapter;
  752. }
  753. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  754. {
  755. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  756. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  757. }
  758. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  759. {
  760. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  761. struct drm_i915_private *dev_priv = bus->dev_priv;
  762. mutex_lock(&dev_priv->gmbus_mutex);
  763. bus->force_bit += force_bit ? 1 : -1;
  764. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  765. force_bit ? "en" : "dis", adapter->name,
  766. bus->force_bit);
  767. mutex_unlock(&dev_priv->gmbus_mutex);
  768. }
  769. void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
  770. {
  771. struct intel_gmbus *bus;
  772. unsigned int pin;
  773. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  774. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  775. continue;
  776. bus = &dev_priv->gmbus[pin];
  777. i2c_del_adapter(&bus->adapter);
  778. }
  779. }