intel_guc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. /*
  2. * Copyright © 2014-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "intel_guc.h"
  25. #include "intel_guc_ads.h"
  26. #include "intel_guc_submission.h"
  27. #include "i915_drv.h"
  28. static void gen8_guc_raise_irq(struct intel_guc *guc)
  29. {
  30. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  31. I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
  32. }
  33. static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i)
  34. {
  35. GEM_BUG_ON(!guc->send_regs.base);
  36. GEM_BUG_ON(!guc->send_regs.count);
  37. GEM_BUG_ON(i >= guc->send_regs.count);
  38. return _MMIO(guc->send_regs.base + 4 * i);
  39. }
  40. void intel_guc_init_send_regs(struct intel_guc *guc)
  41. {
  42. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  43. enum forcewake_domains fw_domains = 0;
  44. unsigned int i;
  45. guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0));
  46. guc->send_regs.count = SOFT_SCRATCH_COUNT - 1;
  47. for (i = 0; i < guc->send_regs.count; i++) {
  48. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  49. guc_send_reg(guc, i),
  50. FW_REG_READ | FW_REG_WRITE);
  51. }
  52. guc->send_regs.fw_domains = fw_domains;
  53. }
  54. void intel_guc_init_early(struct intel_guc *guc)
  55. {
  56. intel_guc_fw_init_early(guc);
  57. intel_guc_ct_init_early(&guc->ct);
  58. intel_guc_log_init_early(&guc->log);
  59. mutex_init(&guc->send_mutex);
  60. spin_lock_init(&guc->irq_lock);
  61. guc->send = intel_guc_send_nop;
  62. guc->handler = intel_guc_to_host_event_handler_nop;
  63. guc->notify = gen8_guc_raise_irq;
  64. }
  65. static int guc_init_wq(struct intel_guc *guc)
  66. {
  67. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  68. /*
  69. * GuC log buffer flush work item has to do register access to
  70. * send the ack to GuC and this work item, if not synced before
  71. * suspend, can potentially get executed after the GFX device is
  72. * suspended.
  73. * By marking the WQ as freezable, we don't have to bother about
  74. * flushing of this work item from the suspend hooks, the pending
  75. * work item if any will be either executed before the suspend
  76. * or scheduled later on resume. This way the handling of work
  77. * item can be kept same between system suspend & rpm suspend.
  78. */
  79. guc->log.relay.flush_wq =
  80. alloc_ordered_workqueue("i915-guc_log",
  81. WQ_HIGHPRI | WQ_FREEZABLE);
  82. if (!guc->log.relay.flush_wq) {
  83. DRM_ERROR("Couldn't allocate workqueue for GuC log\n");
  84. return -ENOMEM;
  85. }
  86. /*
  87. * Even though both sending GuC action, and adding a new workitem to
  88. * GuC workqueue are serialized (each with its own locking), since
  89. * we're using mutliple engines, it's possible that we're going to
  90. * issue a preempt request with two (or more - each for different
  91. * engine) workitems in GuC queue. In this situation, GuC may submit
  92. * all of them, which will make us very confused.
  93. * Our preemption contexts may even already be complete - before we
  94. * even had the chance to sent the preempt action to GuC!. Rather
  95. * than introducing yet another lock, we can just use ordered workqueue
  96. * to make sure we're always sending a single preemption request with a
  97. * single workitem.
  98. */
  99. if (HAS_LOGICAL_RING_PREEMPTION(dev_priv) &&
  100. USES_GUC_SUBMISSION(dev_priv)) {
  101. guc->preempt_wq = alloc_ordered_workqueue("i915-guc_preempt",
  102. WQ_HIGHPRI);
  103. if (!guc->preempt_wq) {
  104. destroy_workqueue(guc->log.relay.flush_wq);
  105. DRM_ERROR("Couldn't allocate workqueue for GuC "
  106. "preemption\n");
  107. return -ENOMEM;
  108. }
  109. }
  110. return 0;
  111. }
  112. static void guc_fini_wq(struct intel_guc *guc)
  113. {
  114. struct workqueue_struct *wq;
  115. wq = fetch_and_zero(&guc->preempt_wq);
  116. if (wq)
  117. destroy_workqueue(wq);
  118. wq = fetch_and_zero(&guc->log.relay.flush_wq);
  119. if (wq)
  120. destroy_workqueue(wq);
  121. }
  122. int intel_guc_init_misc(struct intel_guc *guc)
  123. {
  124. struct drm_i915_private *i915 = guc_to_i915(guc);
  125. int ret;
  126. ret = guc_init_wq(guc);
  127. if (ret)
  128. return ret;
  129. intel_uc_fw_fetch(i915, &guc->fw);
  130. return 0;
  131. }
  132. void intel_guc_fini_misc(struct intel_guc *guc)
  133. {
  134. intel_uc_fw_fini(&guc->fw);
  135. guc_fini_wq(guc);
  136. }
  137. static int guc_shared_data_create(struct intel_guc *guc)
  138. {
  139. struct i915_vma *vma;
  140. void *vaddr;
  141. vma = intel_guc_allocate_vma(guc, PAGE_SIZE);
  142. if (IS_ERR(vma))
  143. return PTR_ERR(vma);
  144. vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
  145. if (IS_ERR(vaddr)) {
  146. i915_vma_unpin_and_release(&vma, 0);
  147. return PTR_ERR(vaddr);
  148. }
  149. guc->shared_data = vma;
  150. guc->shared_data_vaddr = vaddr;
  151. return 0;
  152. }
  153. static void guc_shared_data_destroy(struct intel_guc *guc)
  154. {
  155. i915_vma_unpin_and_release(&guc->shared_data, I915_VMA_RELEASE_MAP);
  156. }
  157. int intel_guc_init(struct intel_guc *guc)
  158. {
  159. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  160. int ret;
  161. ret = guc_shared_data_create(guc);
  162. if (ret)
  163. goto err_fetch;
  164. GEM_BUG_ON(!guc->shared_data);
  165. ret = intel_guc_log_create(&guc->log);
  166. if (ret)
  167. goto err_shared;
  168. ret = intel_guc_ads_create(guc);
  169. if (ret)
  170. goto err_log;
  171. GEM_BUG_ON(!guc->ads_vma);
  172. /* We need to notify the guc whenever we change the GGTT */
  173. i915_ggtt_enable_guc(dev_priv);
  174. return 0;
  175. err_log:
  176. intel_guc_log_destroy(&guc->log);
  177. err_shared:
  178. guc_shared_data_destroy(guc);
  179. err_fetch:
  180. intel_uc_fw_fini(&guc->fw);
  181. return ret;
  182. }
  183. void intel_guc_fini(struct intel_guc *guc)
  184. {
  185. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  186. i915_ggtt_disable_guc(dev_priv);
  187. intel_guc_ads_destroy(guc);
  188. intel_guc_log_destroy(&guc->log);
  189. guc_shared_data_destroy(guc);
  190. intel_uc_fw_fini(&guc->fw);
  191. }
  192. static u32 guc_ctl_debug_flags(struct intel_guc *guc)
  193. {
  194. u32 level = intel_guc_log_get_level(&guc->log);
  195. u32 flags;
  196. u32 ads;
  197. ads = intel_guc_ggtt_offset(guc, guc->ads_vma) >> PAGE_SHIFT;
  198. flags = ads << GUC_ADS_ADDR_SHIFT | GUC_ADS_ENABLED;
  199. if (!GUC_LOG_LEVEL_IS_ENABLED(level))
  200. flags |= GUC_LOG_DEFAULT_DISABLED;
  201. if (!GUC_LOG_LEVEL_IS_VERBOSE(level))
  202. flags |= GUC_LOG_DISABLED;
  203. else
  204. flags |= GUC_LOG_LEVEL_TO_VERBOSITY(level) <<
  205. GUC_LOG_VERBOSITY_SHIFT;
  206. return flags;
  207. }
  208. static u32 guc_ctl_feature_flags(struct intel_guc *guc)
  209. {
  210. u32 flags = 0;
  211. flags |= GUC_CTL_VCS2_ENABLED;
  212. if (USES_GUC_SUBMISSION(guc_to_i915(guc)))
  213. flags |= GUC_CTL_KERNEL_SUBMISSIONS;
  214. else
  215. flags |= GUC_CTL_DISABLE_SCHEDULER;
  216. return flags;
  217. }
  218. static u32 guc_ctl_ctxinfo_flags(struct intel_guc *guc)
  219. {
  220. u32 flags = 0;
  221. if (USES_GUC_SUBMISSION(guc_to_i915(guc))) {
  222. u32 ctxnum, base;
  223. base = intel_guc_ggtt_offset(guc, guc->stage_desc_pool);
  224. ctxnum = GUC_MAX_STAGE_DESCRIPTORS / 16;
  225. base >>= PAGE_SHIFT;
  226. flags |= (base << GUC_CTL_BASE_ADDR_SHIFT) |
  227. (ctxnum << GUC_CTL_CTXNUM_IN16_SHIFT);
  228. }
  229. return flags;
  230. }
  231. static u32 guc_ctl_log_params_flags(struct intel_guc *guc)
  232. {
  233. u32 offset = intel_guc_ggtt_offset(guc, guc->log.vma) >> PAGE_SHIFT;
  234. u32 flags;
  235. #if (((CRASH_BUFFER_SIZE) % SZ_1M) == 0)
  236. #define UNIT SZ_1M
  237. #define FLAG GUC_LOG_ALLOC_IN_MEGABYTE
  238. #else
  239. #define UNIT SZ_4K
  240. #define FLAG 0
  241. #endif
  242. BUILD_BUG_ON(!CRASH_BUFFER_SIZE);
  243. BUILD_BUG_ON(!IS_ALIGNED(CRASH_BUFFER_SIZE, UNIT));
  244. BUILD_BUG_ON(!DPC_BUFFER_SIZE);
  245. BUILD_BUG_ON(!IS_ALIGNED(DPC_BUFFER_SIZE, UNIT));
  246. BUILD_BUG_ON(!ISR_BUFFER_SIZE);
  247. BUILD_BUG_ON(!IS_ALIGNED(ISR_BUFFER_SIZE, UNIT));
  248. BUILD_BUG_ON((CRASH_BUFFER_SIZE / UNIT - 1) >
  249. (GUC_LOG_CRASH_MASK >> GUC_LOG_CRASH_SHIFT));
  250. BUILD_BUG_ON((DPC_BUFFER_SIZE / UNIT - 1) >
  251. (GUC_LOG_DPC_MASK >> GUC_LOG_DPC_SHIFT));
  252. BUILD_BUG_ON((ISR_BUFFER_SIZE / UNIT - 1) >
  253. (GUC_LOG_ISR_MASK >> GUC_LOG_ISR_SHIFT));
  254. flags = GUC_LOG_VALID |
  255. GUC_LOG_NOTIFY_ON_HALF_FULL |
  256. FLAG |
  257. ((CRASH_BUFFER_SIZE / UNIT - 1) << GUC_LOG_CRASH_SHIFT) |
  258. ((DPC_BUFFER_SIZE / UNIT - 1) << GUC_LOG_DPC_SHIFT) |
  259. ((ISR_BUFFER_SIZE / UNIT - 1) << GUC_LOG_ISR_SHIFT) |
  260. (offset << GUC_LOG_BUF_ADDR_SHIFT);
  261. #undef UNIT
  262. #undef FLAG
  263. return flags;
  264. }
  265. /*
  266. * Initialise the GuC parameter block before starting the firmware
  267. * transfer. These parameters are read by the firmware on startup
  268. * and cannot be changed thereafter.
  269. */
  270. void intel_guc_init_params(struct intel_guc *guc)
  271. {
  272. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  273. u32 params[GUC_CTL_MAX_DWORDS];
  274. int i;
  275. memset(params, 0, sizeof(params));
  276. /*
  277. * GuC ARAT increment is 10 ns. GuC default scheduler quantum is one
  278. * second. This ARAR is calculated by:
  279. * Scheduler-Quantum-in-ns / ARAT-increment-in-ns = 1000000000 / 10
  280. */
  281. params[GUC_CTL_ARAT_HIGH] = 0;
  282. params[GUC_CTL_ARAT_LOW] = 100000000;
  283. params[GUC_CTL_WA] |= GUC_CTL_WA_UK_BY_DRIVER;
  284. params[GUC_CTL_FEATURE] = guc_ctl_feature_flags(guc);
  285. params[GUC_CTL_LOG_PARAMS] = guc_ctl_log_params_flags(guc);
  286. params[GUC_CTL_DEBUG] = guc_ctl_debug_flags(guc);
  287. params[GUC_CTL_CTXINFO] = guc_ctl_ctxinfo_flags(guc);
  288. for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
  289. DRM_DEBUG_DRIVER("param[%2d] = %#x\n", i, params[i]);
  290. /*
  291. * All SOFT_SCRATCH registers are in FORCEWAKE_BLITTER domain and
  292. * they are power context saved so it's ok to release forcewake
  293. * when we are done here and take it again at xfer time.
  294. */
  295. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_BLITTER);
  296. I915_WRITE(SOFT_SCRATCH(0), 0);
  297. for (i = 0; i < GUC_CTL_MAX_DWORDS; i++)
  298. I915_WRITE(SOFT_SCRATCH(1 + i), params[i]);
  299. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_BLITTER);
  300. }
  301. int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len,
  302. u32 *response_buf, u32 response_buf_size)
  303. {
  304. WARN(1, "Unexpected send: action=%#x\n", *action);
  305. return -ENODEV;
  306. }
  307. void intel_guc_to_host_event_handler_nop(struct intel_guc *guc)
  308. {
  309. WARN(1, "Unexpected event: no suitable handler\n");
  310. }
  311. /*
  312. * This function implements the MMIO based host to GuC interface.
  313. */
  314. int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len,
  315. u32 *response_buf, u32 response_buf_size)
  316. {
  317. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  318. u32 status;
  319. int i;
  320. int ret;
  321. GEM_BUG_ON(!len);
  322. GEM_BUG_ON(len > guc->send_regs.count);
  323. /* We expect only action code */
  324. GEM_BUG_ON(*action & ~INTEL_GUC_MSG_CODE_MASK);
  325. /* If CT is available, we expect to use MMIO only during init/fini */
  326. GEM_BUG_ON(HAS_GUC_CT(dev_priv) &&
  327. *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER &&
  328. *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER);
  329. mutex_lock(&guc->send_mutex);
  330. intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains);
  331. for (i = 0; i < len; i++)
  332. I915_WRITE(guc_send_reg(guc, i), action[i]);
  333. POSTING_READ(guc_send_reg(guc, i - 1));
  334. intel_guc_notify(guc);
  335. /*
  336. * No GuC command should ever take longer than 10ms.
  337. * Fast commands should still complete in 10us.
  338. */
  339. ret = __intel_wait_for_register_fw(dev_priv,
  340. guc_send_reg(guc, 0),
  341. INTEL_GUC_MSG_TYPE_MASK,
  342. INTEL_GUC_MSG_TYPE_RESPONSE <<
  343. INTEL_GUC_MSG_TYPE_SHIFT,
  344. 10, 10, &status);
  345. /* If GuC explicitly returned an error, convert it to -EIO */
  346. if (!ret && !INTEL_GUC_MSG_IS_RESPONSE_SUCCESS(status))
  347. ret = -EIO;
  348. if (ret) {
  349. DRM_ERROR("MMIO: GuC action %#x failed with error %d %#x\n",
  350. action[0], ret, status);
  351. goto out;
  352. }
  353. if (response_buf) {
  354. int count = min(response_buf_size, guc->send_regs.count - 1);
  355. for (i = 0; i < count; i++)
  356. response_buf[i] = I915_READ(guc_send_reg(guc, i + 1));
  357. }
  358. /* Use data from the GuC response as our return value */
  359. ret = INTEL_GUC_MSG_TO_DATA(status);
  360. out:
  361. intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains);
  362. mutex_unlock(&guc->send_mutex);
  363. return ret;
  364. }
  365. void intel_guc_to_host_event_handler_mmio(struct intel_guc *guc)
  366. {
  367. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  368. u32 msg, val;
  369. /*
  370. * Sample the log buffer flush related bits & clear them out now
  371. * itself from the message identity register to minimize the
  372. * probability of losing a flush interrupt, when there are back
  373. * to back flush interrupts.
  374. * There can be a new flush interrupt, for different log buffer
  375. * type (like for ISR), whilst Host is handling one (for DPC).
  376. * Since same bit is used in message register for ISR & DPC, it
  377. * could happen that GuC sets the bit for 2nd interrupt but Host
  378. * clears out the bit on handling the 1st interrupt.
  379. */
  380. disable_rpm_wakeref_asserts(dev_priv);
  381. spin_lock(&guc->irq_lock);
  382. val = I915_READ(SOFT_SCRATCH(15));
  383. msg = val & guc->msg_enabled_mask;
  384. I915_WRITE(SOFT_SCRATCH(15), val & ~msg);
  385. spin_unlock(&guc->irq_lock);
  386. enable_rpm_wakeref_asserts(dev_priv);
  387. intel_guc_to_host_process_recv_msg(guc, msg);
  388. }
  389. void intel_guc_to_host_process_recv_msg(struct intel_guc *guc, u32 msg)
  390. {
  391. /* Make sure to handle only enabled messages */
  392. msg &= guc->msg_enabled_mask;
  393. if (msg & (INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER |
  394. INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED))
  395. intel_guc_log_handle_flush_event(&guc->log);
  396. }
  397. int intel_guc_sample_forcewake(struct intel_guc *guc)
  398. {
  399. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  400. u32 action[2];
  401. action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
  402. /* WaRsDisableCoarsePowerGating:skl,cnl */
  403. if (!HAS_RC6(dev_priv) || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
  404. action[1] = 0;
  405. else
  406. /* bit 0 and 1 are for Render and Media domain separately */
  407. action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
  408. return intel_guc_send(guc, action, ARRAY_SIZE(action));
  409. }
  410. /**
  411. * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode
  412. * @guc: intel_guc structure
  413. * @rsa_offset: rsa offset w.r.t ggtt base of huc vma
  414. *
  415. * Triggers a HuC firmware authentication request to the GuC via intel_guc_send
  416. * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by
  417. * intel_huc_auth().
  418. *
  419. * Return: non-zero code on error
  420. */
  421. int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset)
  422. {
  423. u32 action[] = {
  424. INTEL_GUC_ACTION_AUTHENTICATE_HUC,
  425. rsa_offset
  426. };
  427. return intel_guc_send(guc, action, ARRAY_SIZE(action));
  428. }
  429. /**
  430. * intel_guc_suspend() - notify GuC entering suspend state
  431. * @guc: the guc
  432. */
  433. int intel_guc_suspend(struct intel_guc *guc)
  434. {
  435. u32 data[] = {
  436. INTEL_GUC_ACTION_ENTER_S_STATE,
  437. GUC_POWER_D1, /* any value greater than GUC_POWER_D0 */
  438. intel_guc_ggtt_offset(guc, guc->shared_data)
  439. };
  440. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  441. }
  442. /**
  443. * intel_guc_reset_engine() - ask GuC to reset an engine
  444. * @guc: intel_guc structure
  445. * @engine: engine to be reset
  446. */
  447. int intel_guc_reset_engine(struct intel_guc *guc,
  448. struct intel_engine_cs *engine)
  449. {
  450. u32 data[7];
  451. GEM_BUG_ON(!guc->execbuf_client);
  452. data[0] = INTEL_GUC_ACTION_REQUEST_ENGINE_RESET;
  453. data[1] = engine->guc_id;
  454. data[2] = 0;
  455. data[3] = 0;
  456. data[4] = 0;
  457. data[5] = guc->execbuf_client->stage_id;
  458. data[6] = intel_guc_ggtt_offset(guc, guc->shared_data);
  459. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  460. }
  461. /**
  462. * intel_guc_resume() - notify GuC resuming from suspend state
  463. * @guc: the guc
  464. */
  465. int intel_guc_resume(struct intel_guc *guc)
  466. {
  467. u32 data[] = {
  468. INTEL_GUC_ACTION_EXIT_S_STATE,
  469. GUC_POWER_D0,
  470. intel_guc_ggtt_offset(guc, guc->shared_data)
  471. };
  472. return intel_guc_send(guc, data, ARRAY_SIZE(data));
  473. }
  474. /**
  475. * DOC: GuC Address Space
  476. *
  477. * The layout of GuC address space is shown below:
  478. *
  479. * ::
  480. *
  481. * +===========> +====================+ <== FFFF_FFFF
  482. * ^ | Reserved |
  483. * | +====================+ <== GUC_GGTT_TOP
  484. * | | |
  485. * | | DRAM |
  486. * GuC | |
  487. * Address +===> +====================+ <== GuC ggtt_pin_bias
  488. * Space ^ | |
  489. * | | | |
  490. * | GuC | GuC |
  491. * | WOPCM | WOPCM |
  492. * | Size | |
  493. * | | | |
  494. * v v | |
  495. * +=======+===> +====================+ <== 0000_0000
  496. *
  497. * The lower part of GuC Address Space [0, ggtt_pin_bias) is mapped to GuC WOPCM
  498. * while upper part of GuC Address Space [ggtt_pin_bias, GUC_GGTT_TOP) is mapped
  499. * to DRAM. The value of the GuC ggtt_pin_bias is the GuC WOPCM size.
  500. */
  501. /**
  502. * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
  503. * @guc: the guc
  504. * @size: size of area to allocate (both virtual space and memory)
  505. *
  506. * This is a wrapper to create an object for use with the GuC. In order to
  507. * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
  508. * both some backing storage and a range inside the Global GTT. We must pin
  509. * it in the GGTT somewhere other than than [0, GUC ggtt_pin_bias) because that
  510. * range is reserved inside GuC.
  511. *
  512. * Return: A i915_vma if successful, otherwise an ERR_PTR.
  513. */
  514. struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
  515. {
  516. struct drm_i915_private *dev_priv = guc_to_i915(guc);
  517. struct drm_i915_gem_object *obj;
  518. struct i915_vma *vma;
  519. u64 flags;
  520. int ret;
  521. obj = i915_gem_object_create(dev_priv, size);
  522. if (IS_ERR(obj))
  523. return ERR_CAST(obj);
  524. vma = i915_vma_instance(obj, &dev_priv->ggtt.vm, NULL);
  525. if (IS_ERR(vma))
  526. goto err;
  527. flags = PIN_GLOBAL | PIN_OFFSET_BIAS | i915_ggtt_pin_bias(vma);
  528. ret = i915_vma_pin(vma, 0, 0, flags);
  529. if (ret) {
  530. vma = ERR_PTR(ret);
  531. goto err;
  532. }
  533. return vma;
  534. err:
  535. i915_gem_object_put(obj);
  536. return vma;
  537. }
  538. /**
  539. * intel_guc_reserved_gtt_size()
  540. * @guc: intel_guc structure
  541. *
  542. * The GuC WOPCM mapping shadows the lower part of the GGTT, so if we are using
  543. * GuC we can't have any objects pinned in that region. This function returns
  544. * the size of the shadowed region.
  545. *
  546. * Returns:
  547. * 0 if GuC is not present or not in use.
  548. * Otherwise, the GuC WOPCM size.
  549. */
  550. u32 intel_guc_reserved_gtt_size(struct intel_guc *guc)
  551. {
  552. return guc_to_i915(guc)->wopcm.guc.size;
  553. }