i915_irq.c 136 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. static const u32 hpd_gen11[HPD_NUM_PINS] = {
  105. [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
  106. [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
  107. [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
  108. [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
  109. };
  110. static const u32 hpd_icp[HPD_NUM_PINS] = {
  111. [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
  112. [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
  113. [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
  114. [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
  115. [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
  116. [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
  117. };
  118. /* IIR can theoretically queue up two events. Be paranoid. */
  119. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  120. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  121. POSTING_READ(GEN8_##type##_IMR(which)); \
  122. I915_WRITE(GEN8_##type##_IER(which), 0); \
  123. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  124. POSTING_READ(GEN8_##type##_IIR(which)); \
  125. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  126. POSTING_READ(GEN8_##type##_IIR(which)); \
  127. } while (0)
  128. #define GEN3_IRQ_RESET(type) do { \
  129. I915_WRITE(type##IMR, 0xffffffff); \
  130. POSTING_READ(type##IMR); \
  131. I915_WRITE(type##IER, 0); \
  132. I915_WRITE(type##IIR, 0xffffffff); \
  133. POSTING_READ(type##IIR); \
  134. I915_WRITE(type##IIR, 0xffffffff); \
  135. POSTING_READ(type##IIR); \
  136. } while (0)
  137. #define GEN2_IRQ_RESET(type) do { \
  138. I915_WRITE16(type##IMR, 0xffff); \
  139. POSTING_READ16(type##IMR); \
  140. I915_WRITE16(type##IER, 0); \
  141. I915_WRITE16(type##IIR, 0xffff); \
  142. POSTING_READ16(type##IIR); \
  143. I915_WRITE16(type##IIR, 0xffff); \
  144. POSTING_READ16(type##IIR); \
  145. } while (0)
  146. /*
  147. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  148. */
  149. static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  150. i915_reg_t reg)
  151. {
  152. u32 val = I915_READ(reg);
  153. if (val == 0)
  154. return;
  155. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  156. i915_mmio_reg_offset(reg), val);
  157. I915_WRITE(reg, 0xffffffff);
  158. POSTING_READ(reg);
  159. I915_WRITE(reg, 0xffffffff);
  160. POSTING_READ(reg);
  161. }
  162. static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  163. i915_reg_t reg)
  164. {
  165. u16 val = I915_READ16(reg);
  166. if (val == 0)
  167. return;
  168. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  169. i915_mmio_reg_offset(reg), val);
  170. I915_WRITE16(reg, 0xffff);
  171. POSTING_READ16(reg);
  172. I915_WRITE16(reg, 0xffff);
  173. POSTING_READ16(reg);
  174. }
  175. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  176. gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  177. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  178. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  179. POSTING_READ(GEN8_##type##_IMR(which)); \
  180. } while (0)
  181. #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
  182. gen3_assert_iir_is_zero(dev_priv, type##IIR); \
  183. I915_WRITE(type##IER, (ier_val)); \
  184. I915_WRITE(type##IMR, (imr_val)); \
  185. POSTING_READ(type##IMR); \
  186. } while (0)
  187. #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
  188. gen2_assert_iir_is_zero(dev_priv, type##IIR); \
  189. I915_WRITE16(type##IER, (ier_val)); \
  190. I915_WRITE16(type##IMR, (imr_val)); \
  191. POSTING_READ16(type##IMR); \
  192. } while (0)
  193. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  194. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  195. /* For display hotplug interrupt */
  196. static inline void
  197. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  198. uint32_t mask,
  199. uint32_t bits)
  200. {
  201. uint32_t val;
  202. lockdep_assert_held(&dev_priv->irq_lock);
  203. WARN_ON(bits & ~mask);
  204. val = I915_READ(PORT_HOTPLUG_EN);
  205. val &= ~mask;
  206. val |= bits;
  207. I915_WRITE(PORT_HOTPLUG_EN, val);
  208. }
  209. /**
  210. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  211. * @dev_priv: driver private
  212. * @mask: bits to update
  213. * @bits: bits to enable
  214. * NOTE: the HPD enable bits are modified both inside and outside
  215. * of an interrupt context. To avoid that read-modify-write cycles
  216. * interfer, these bits are protected by a spinlock. Since this
  217. * function is usually not called from a context where the lock is
  218. * held already, this function acquires the lock itself. A non-locking
  219. * version is also available.
  220. */
  221. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  222. uint32_t mask,
  223. uint32_t bits)
  224. {
  225. spin_lock_irq(&dev_priv->irq_lock);
  226. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  227. spin_unlock_irq(&dev_priv->irq_lock);
  228. }
  229. static u32
  230. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  231. const unsigned int bank, const unsigned int bit);
  232. static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
  233. const unsigned int bank,
  234. const unsigned int bit)
  235. {
  236. void __iomem * const regs = i915->regs;
  237. u32 dw;
  238. lockdep_assert_held(&i915->irq_lock);
  239. dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  240. if (dw & BIT(bit)) {
  241. /*
  242. * According to the BSpec, DW_IIR bits cannot be cleared without
  243. * first servicing the Selector & Shared IIR registers.
  244. */
  245. gen11_gt_engine_identity(i915, bank, bit);
  246. /*
  247. * We locked GT INT DW by reading it. If we want to (try
  248. * to) recover from this succesfully, we need to clear
  249. * our bit, otherwise we are locking the register for
  250. * everybody.
  251. */
  252. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
  253. return true;
  254. }
  255. return false;
  256. }
  257. /**
  258. * ilk_update_display_irq - update DEIMR
  259. * @dev_priv: driver private
  260. * @interrupt_mask: mask of interrupt bits to update
  261. * @enabled_irq_mask: mask of interrupt bits to enable
  262. */
  263. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  264. uint32_t interrupt_mask,
  265. uint32_t enabled_irq_mask)
  266. {
  267. uint32_t new_val;
  268. lockdep_assert_held(&dev_priv->irq_lock);
  269. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  270. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  271. return;
  272. new_val = dev_priv->irq_mask;
  273. new_val &= ~interrupt_mask;
  274. new_val |= (~enabled_irq_mask & interrupt_mask);
  275. if (new_val != dev_priv->irq_mask) {
  276. dev_priv->irq_mask = new_val;
  277. I915_WRITE(DEIMR, dev_priv->irq_mask);
  278. POSTING_READ(DEIMR);
  279. }
  280. }
  281. /**
  282. * ilk_update_gt_irq - update GTIMR
  283. * @dev_priv: driver private
  284. * @interrupt_mask: mask of interrupt bits to update
  285. * @enabled_irq_mask: mask of interrupt bits to enable
  286. */
  287. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  288. uint32_t interrupt_mask,
  289. uint32_t enabled_irq_mask)
  290. {
  291. lockdep_assert_held(&dev_priv->irq_lock);
  292. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  293. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  294. return;
  295. dev_priv->gt_irq_mask &= ~interrupt_mask;
  296. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  297. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  298. }
  299. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  300. {
  301. ilk_update_gt_irq(dev_priv, mask, mask);
  302. POSTING_READ_FW(GTIMR);
  303. }
  304. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  305. {
  306. ilk_update_gt_irq(dev_priv, mask, 0);
  307. }
  308. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  309. {
  310. WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
  311. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  312. }
  313. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  314. {
  315. if (INTEL_GEN(dev_priv) >= 11)
  316. return GEN11_GPM_WGBOXPERF_INTR_MASK;
  317. else if (INTEL_GEN(dev_priv) >= 8)
  318. return GEN8_GT_IMR(2);
  319. else
  320. return GEN6_PMIMR;
  321. }
  322. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  323. {
  324. if (INTEL_GEN(dev_priv) >= 11)
  325. return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
  326. else if (INTEL_GEN(dev_priv) >= 8)
  327. return GEN8_GT_IER(2);
  328. else
  329. return GEN6_PMIER;
  330. }
  331. /**
  332. * snb_update_pm_irq - update GEN6_PMIMR
  333. * @dev_priv: driver private
  334. * @interrupt_mask: mask of interrupt bits to update
  335. * @enabled_irq_mask: mask of interrupt bits to enable
  336. */
  337. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  338. uint32_t interrupt_mask,
  339. uint32_t enabled_irq_mask)
  340. {
  341. uint32_t new_val;
  342. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  343. lockdep_assert_held(&dev_priv->irq_lock);
  344. new_val = dev_priv->pm_imr;
  345. new_val &= ~interrupt_mask;
  346. new_val |= (~enabled_irq_mask & interrupt_mask);
  347. if (new_val != dev_priv->pm_imr) {
  348. dev_priv->pm_imr = new_val;
  349. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  350. POSTING_READ(gen6_pm_imr(dev_priv));
  351. }
  352. }
  353. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  354. {
  355. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  356. return;
  357. snb_update_pm_irq(dev_priv, mask, mask);
  358. }
  359. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  360. {
  361. snb_update_pm_irq(dev_priv, mask, 0);
  362. }
  363. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  364. {
  365. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  366. return;
  367. __gen6_mask_pm_irq(dev_priv, mask);
  368. }
  369. static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  370. {
  371. i915_reg_t reg = gen6_pm_iir(dev_priv);
  372. lockdep_assert_held(&dev_priv->irq_lock);
  373. I915_WRITE(reg, reset_mask);
  374. I915_WRITE(reg, reset_mask);
  375. POSTING_READ(reg);
  376. }
  377. static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  378. {
  379. lockdep_assert_held(&dev_priv->irq_lock);
  380. dev_priv->pm_ier |= enable_mask;
  381. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  382. gen6_unmask_pm_irq(dev_priv, enable_mask);
  383. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  384. }
  385. static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  386. {
  387. lockdep_assert_held(&dev_priv->irq_lock);
  388. dev_priv->pm_ier &= ~disable_mask;
  389. __gen6_mask_pm_irq(dev_priv, disable_mask);
  390. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  391. /* though a barrier is missing here, but don't really need a one */
  392. }
  393. void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  394. {
  395. spin_lock_irq(&dev_priv->irq_lock);
  396. while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
  397. ;
  398. dev_priv->gt_pm.rps.pm_iir = 0;
  399. spin_unlock_irq(&dev_priv->irq_lock);
  400. }
  401. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  402. {
  403. spin_lock_irq(&dev_priv->irq_lock);
  404. gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
  405. dev_priv->gt_pm.rps.pm_iir = 0;
  406. spin_unlock_irq(&dev_priv->irq_lock);
  407. }
  408. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  409. {
  410. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  411. if (READ_ONCE(rps->interrupts_enabled))
  412. return;
  413. spin_lock_irq(&dev_priv->irq_lock);
  414. WARN_ON_ONCE(rps->pm_iir);
  415. if (INTEL_GEN(dev_priv) >= 11)
  416. WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
  417. else
  418. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  419. rps->interrupts_enabled = true;
  420. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  421. spin_unlock_irq(&dev_priv->irq_lock);
  422. }
  423. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  424. {
  425. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  426. if (!READ_ONCE(rps->interrupts_enabled))
  427. return;
  428. spin_lock_irq(&dev_priv->irq_lock);
  429. rps->interrupts_enabled = false;
  430. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  431. gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  432. spin_unlock_irq(&dev_priv->irq_lock);
  433. synchronize_irq(dev_priv->drm.irq);
  434. /* Now that we will not be generating any more work, flush any
  435. * outstanding tasks. As we are called on the RPS idle path,
  436. * we will reset the GPU to minimum frequencies, so the current
  437. * state of the worker can be discarded.
  438. */
  439. cancel_work_sync(&rps->work);
  440. if (INTEL_GEN(dev_priv) >= 11)
  441. gen11_reset_rps_interrupts(dev_priv);
  442. else
  443. gen6_reset_rps_interrupts(dev_priv);
  444. }
  445. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  446. {
  447. assert_rpm_wakelock_held(dev_priv);
  448. spin_lock_irq(&dev_priv->irq_lock);
  449. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  450. spin_unlock_irq(&dev_priv->irq_lock);
  451. }
  452. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  453. {
  454. assert_rpm_wakelock_held(dev_priv);
  455. spin_lock_irq(&dev_priv->irq_lock);
  456. if (!dev_priv->guc.interrupts_enabled) {
  457. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  458. dev_priv->pm_guc_events);
  459. dev_priv->guc.interrupts_enabled = true;
  460. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  461. }
  462. spin_unlock_irq(&dev_priv->irq_lock);
  463. }
  464. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  465. {
  466. assert_rpm_wakelock_held(dev_priv);
  467. spin_lock_irq(&dev_priv->irq_lock);
  468. dev_priv->guc.interrupts_enabled = false;
  469. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  470. spin_unlock_irq(&dev_priv->irq_lock);
  471. synchronize_irq(dev_priv->drm.irq);
  472. gen9_reset_guc_interrupts(dev_priv);
  473. }
  474. /**
  475. * bdw_update_port_irq - update DE port interrupt
  476. * @dev_priv: driver private
  477. * @interrupt_mask: mask of interrupt bits to update
  478. * @enabled_irq_mask: mask of interrupt bits to enable
  479. */
  480. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  481. uint32_t interrupt_mask,
  482. uint32_t enabled_irq_mask)
  483. {
  484. uint32_t new_val;
  485. uint32_t old_val;
  486. lockdep_assert_held(&dev_priv->irq_lock);
  487. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  488. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  489. return;
  490. old_val = I915_READ(GEN8_DE_PORT_IMR);
  491. new_val = old_val;
  492. new_val &= ~interrupt_mask;
  493. new_val |= (~enabled_irq_mask & interrupt_mask);
  494. if (new_val != old_val) {
  495. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  496. POSTING_READ(GEN8_DE_PORT_IMR);
  497. }
  498. }
  499. /**
  500. * bdw_update_pipe_irq - update DE pipe interrupt
  501. * @dev_priv: driver private
  502. * @pipe: pipe whose interrupt to update
  503. * @interrupt_mask: mask of interrupt bits to update
  504. * @enabled_irq_mask: mask of interrupt bits to enable
  505. */
  506. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  507. enum pipe pipe,
  508. uint32_t interrupt_mask,
  509. uint32_t enabled_irq_mask)
  510. {
  511. uint32_t new_val;
  512. lockdep_assert_held(&dev_priv->irq_lock);
  513. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  514. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  515. return;
  516. new_val = dev_priv->de_irq_mask[pipe];
  517. new_val &= ~interrupt_mask;
  518. new_val |= (~enabled_irq_mask & interrupt_mask);
  519. if (new_val != dev_priv->de_irq_mask[pipe]) {
  520. dev_priv->de_irq_mask[pipe] = new_val;
  521. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  522. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  523. }
  524. }
  525. /**
  526. * ibx_display_interrupt_update - update SDEIMR
  527. * @dev_priv: driver private
  528. * @interrupt_mask: mask of interrupt bits to update
  529. * @enabled_irq_mask: mask of interrupt bits to enable
  530. */
  531. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  532. uint32_t interrupt_mask,
  533. uint32_t enabled_irq_mask)
  534. {
  535. uint32_t sdeimr = I915_READ(SDEIMR);
  536. sdeimr &= ~interrupt_mask;
  537. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  538. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  539. lockdep_assert_held(&dev_priv->irq_lock);
  540. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  541. return;
  542. I915_WRITE(SDEIMR, sdeimr);
  543. POSTING_READ(SDEIMR);
  544. }
  545. u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
  546. enum pipe pipe)
  547. {
  548. u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
  549. u32 enable_mask = status_mask << 16;
  550. lockdep_assert_held(&dev_priv->irq_lock);
  551. if (INTEL_GEN(dev_priv) < 5)
  552. goto out;
  553. /*
  554. * On pipe A we don't support the PSR interrupt yet,
  555. * on pipe B and C the same bit MBZ.
  556. */
  557. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  558. return 0;
  559. /*
  560. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  561. * A the same bit is for perf counters which we don't use either.
  562. */
  563. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  564. return 0;
  565. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  566. SPRITE0_FLIP_DONE_INT_EN_VLV |
  567. SPRITE1_FLIP_DONE_INT_EN_VLV);
  568. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  569. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  570. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  571. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  572. out:
  573. WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  574. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  575. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  576. pipe_name(pipe), enable_mask, status_mask);
  577. return enable_mask;
  578. }
  579. void i915_enable_pipestat(struct drm_i915_private *dev_priv,
  580. enum pipe pipe, u32 status_mask)
  581. {
  582. i915_reg_t reg = PIPESTAT(pipe);
  583. u32 enable_mask;
  584. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  585. "pipe %c: status_mask=0x%x\n",
  586. pipe_name(pipe), status_mask);
  587. lockdep_assert_held(&dev_priv->irq_lock);
  588. WARN_ON(!intel_irqs_enabled(dev_priv));
  589. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
  590. return;
  591. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  592. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  593. I915_WRITE(reg, enable_mask | status_mask);
  594. POSTING_READ(reg);
  595. }
  596. void i915_disable_pipestat(struct drm_i915_private *dev_priv,
  597. enum pipe pipe, u32 status_mask)
  598. {
  599. i915_reg_t reg = PIPESTAT(pipe);
  600. u32 enable_mask;
  601. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  602. "pipe %c: status_mask=0x%x\n",
  603. pipe_name(pipe), status_mask);
  604. lockdep_assert_held(&dev_priv->irq_lock);
  605. WARN_ON(!intel_irqs_enabled(dev_priv));
  606. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
  607. return;
  608. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  609. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  610. I915_WRITE(reg, enable_mask | status_mask);
  611. POSTING_READ(reg);
  612. }
  613. /**
  614. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  615. * @dev_priv: i915 device private
  616. */
  617. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  618. {
  619. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  620. return;
  621. spin_lock_irq(&dev_priv->irq_lock);
  622. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  623. if (INTEL_GEN(dev_priv) >= 4)
  624. i915_enable_pipestat(dev_priv, PIPE_A,
  625. PIPE_LEGACY_BLC_EVENT_STATUS);
  626. spin_unlock_irq(&dev_priv->irq_lock);
  627. }
  628. /*
  629. * This timing diagram depicts the video signal in and
  630. * around the vertical blanking period.
  631. *
  632. * Assumptions about the fictitious mode used in this example:
  633. * vblank_start >= 3
  634. * vsync_start = vblank_start + 1
  635. * vsync_end = vblank_start + 2
  636. * vtotal = vblank_start + 3
  637. *
  638. * start of vblank:
  639. * latch double buffered registers
  640. * increment frame counter (ctg+)
  641. * generate start of vblank interrupt (gen4+)
  642. * |
  643. * | frame start:
  644. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  645. * | may be shifted forward 1-3 extra lines via PIPECONF
  646. * | |
  647. * | | start of vsync:
  648. * | | generate vsync interrupt
  649. * | | |
  650. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  651. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  652. * ----va---> <-----------------vb--------------------> <--------va-------------
  653. * | | <----vs-----> |
  654. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  655. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  656. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  657. * | | |
  658. * last visible pixel first visible pixel
  659. * | increment frame counter (gen3/4)
  660. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  661. *
  662. * x = horizontal active
  663. * _ = horizontal blanking
  664. * hs = horizontal sync
  665. * va = vertical active
  666. * vb = vertical blanking
  667. * vs = vertical sync
  668. * vbs = vblank_start (number)
  669. *
  670. * Summary:
  671. * - most events happen at the start of horizontal sync
  672. * - frame start happens at the start of horizontal blank, 1-4 lines
  673. * (depending on PIPECONF settings) after the start of vblank
  674. * - gen3/4 pixel and frame counter are synchronized with the start
  675. * of horizontal active on the first line of vertical active
  676. */
  677. /* Called from drm generic code, passed a 'crtc', which
  678. * we use as a pipe index
  679. */
  680. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  681. {
  682. struct drm_i915_private *dev_priv = to_i915(dev);
  683. i915_reg_t high_frame, low_frame;
  684. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  685. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  686. unsigned long irqflags;
  687. htotal = mode->crtc_htotal;
  688. hsync_start = mode->crtc_hsync_start;
  689. vbl_start = mode->crtc_vblank_start;
  690. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  691. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  692. /* Convert to pixel count */
  693. vbl_start *= htotal;
  694. /* Start of vblank event occurs at start of hsync */
  695. vbl_start -= htotal - hsync_start;
  696. high_frame = PIPEFRAME(pipe);
  697. low_frame = PIPEFRAMEPIXEL(pipe);
  698. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  699. /*
  700. * High & low register fields aren't synchronized, so make sure
  701. * we get a low value that's stable across two reads of the high
  702. * register.
  703. */
  704. do {
  705. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  706. low = I915_READ_FW(low_frame);
  707. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  708. } while (high1 != high2);
  709. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  710. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  711. pixel = low & PIPE_PIXEL_MASK;
  712. low >>= PIPE_FRAME_LOW_SHIFT;
  713. /*
  714. * The frame counter increments at beginning of active.
  715. * Cook up a vblank counter by also checking the pixel
  716. * counter against vblank start.
  717. */
  718. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  719. }
  720. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  721. {
  722. struct drm_i915_private *dev_priv = to_i915(dev);
  723. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  724. }
  725. /*
  726. * On certain encoders on certain platforms, pipe
  727. * scanline register will not work to get the scanline,
  728. * since the timings are driven from the PORT or issues
  729. * with scanline register updates.
  730. * This function will use Framestamp and current
  731. * timestamp registers to calculate the scanline.
  732. */
  733. static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
  734. {
  735. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  736. struct drm_vblank_crtc *vblank =
  737. &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  738. const struct drm_display_mode *mode = &vblank->hwmode;
  739. u32 vblank_start = mode->crtc_vblank_start;
  740. u32 vtotal = mode->crtc_vtotal;
  741. u32 htotal = mode->crtc_htotal;
  742. u32 clock = mode->crtc_clock;
  743. u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
  744. /*
  745. * To avoid the race condition where we might cross into the
  746. * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
  747. * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
  748. * during the same frame.
  749. */
  750. do {
  751. /*
  752. * This field provides read back of the display
  753. * pipe frame time stamp. The time stamp value
  754. * is sampled at every start of vertical blank.
  755. */
  756. scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  757. /*
  758. * The TIMESTAMP_CTR register has the current
  759. * time stamp value.
  760. */
  761. scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
  762. scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  763. } while (scan_post_time != scan_prev_time);
  764. scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
  765. clock), 1000 * htotal);
  766. scanline = min(scanline, vtotal - 1);
  767. scanline = (scanline + vblank_start) % vtotal;
  768. return scanline;
  769. }
  770. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  771. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  772. {
  773. struct drm_device *dev = crtc->base.dev;
  774. struct drm_i915_private *dev_priv = to_i915(dev);
  775. const struct drm_display_mode *mode;
  776. struct drm_vblank_crtc *vblank;
  777. enum pipe pipe = crtc->pipe;
  778. int position, vtotal;
  779. if (!crtc->active)
  780. return -1;
  781. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  782. mode = &vblank->hwmode;
  783. if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
  784. return __intel_get_crtc_scanline_from_timestamp(crtc);
  785. vtotal = mode->crtc_vtotal;
  786. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  787. vtotal /= 2;
  788. if (IS_GEN2(dev_priv))
  789. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  790. else
  791. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  792. /*
  793. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  794. * read it just before the start of vblank. So try it again
  795. * so we don't accidentally end up spanning a vblank frame
  796. * increment, causing the pipe_update_end() code to squak at us.
  797. *
  798. * The nature of this problem means we can't simply check the ISR
  799. * bit and return the vblank start value; nor can we use the scanline
  800. * debug register in the transcoder as it appears to have the same
  801. * problem. We may need to extend this to include other platforms,
  802. * but so far testing only shows the problem on HSW.
  803. */
  804. if (HAS_DDI(dev_priv) && !position) {
  805. int i, temp;
  806. for (i = 0; i < 100; i++) {
  807. udelay(1);
  808. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  809. if (temp != position) {
  810. position = temp;
  811. break;
  812. }
  813. }
  814. }
  815. /*
  816. * See update_scanline_offset() for the details on the
  817. * scanline_offset adjustment.
  818. */
  819. return (position + crtc->scanline_offset) % vtotal;
  820. }
  821. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  822. bool in_vblank_irq, int *vpos, int *hpos,
  823. ktime_t *stime, ktime_t *etime,
  824. const struct drm_display_mode *mode)
  825. {
  826. struct drm_i915_private *dev_priv = to_i915(dev);
  827. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  828. pipe);
  829. int position;
  830. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  831. unsigned long irqflags;
  832. if (WARN_ON(!mode->crtc_clock)) {
  833. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  834. "pipe %c\n", pipe_name(pipe));
  835. return false;
  836. }
  837. htotal = mode->crtc_htotal;
  838. hsync_start = mode->crtc_hsync_start;
  839. vtotal = mode->crtc_vtotal;
  840. vbl_start = mode->crtc_vblank_start;
  841. vbl_end = mode->crtc_vblank_end;
  842. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  843. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  844. vbl_end /= 2;
  845. vtotal /= 2;
  846. }
  847. /*
  848. * Lock uncore.lock, as we will do multiple timing critical raw
  849. * register reads, potentially with preemption disabled, so the
  850. * following code must not block on uncore.lock.
  851. */
  852. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  853. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  854. /* Get optional system timestamp before query. */
  855. if (stime)
  856. *stime = ktime_get();
  857. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  858. /* No obvious pixelcount register. Only query vertical
  859. * scanout position from Display scan line register.
  860. */
  861. position = __intel_get_crtc_scanline(intel_crtc);
  862. } else {
  863. /* Have access to pixelcount since start of frame.
  864. * We can split this into vertical and horizontal
  865. * scanout position.
  866. */
  867. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  868. /* convert to pixel counts */
  869. vbl_start *= htotal;
  870. vbl_end *= htotal;
  871. vtotal *= htotal;
  872. /*
  873. * In interlaced modes, the pixel counter counts all pixels,
  874. * so one field will have htotal more pixels. In order to avoid
  875. * the reported position from jumping backwards when the pixel
  876. * counter is beyond the length of the shorter field, just
  877. * clamp the position the length of the shorter field. This
  878. * matches how the scanline counter based position works since
  879. * the scanline counter doesn't count the two half lines.
  880. */
  881. if (position >= vtotal)
  882. position = vtotal - 1;
  883. /*
  884. * Start of vblank interrupt is triggered at start of hsync,
  885. * just prior to the first active line of vblank. However we
  886. * consider lines to start at the leading edge of horizontal
  887. * active. So, should we get here before we've crossed into
  888. * the horizontal active of the first line in vblank, we would
  889. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  890. * always add htotal-hsync_start to the current pixel position.
  891. */
  892. position = (position + htotal - hsync_start) % vtotal;
  893. }
  894. /* Get optional system timestamp after query. */
  895. if (etime)
  896. *etime = ktime_get();
  897. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  898. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  899. /*
  900. * While in vblank, position will be negative
  901. * counting up towards 0 at vbl_end. And outside
  902. * vblank, position will be positive counting
  903. * up since vbl_end.
  904. */
  905. if (position >= vbl_start)
  906. position -= vbl_end;
  907. else
  908. position += vtotal - vbl_end;
  909. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  910. *vpos = position;
  911. *hpos = 0;
  912. } else {
  913. *vpos = position / htotal;
  914. *hpos = position - (*vpos * htotal);
  915. }
  916. return true;
  917. }
  918. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  919. {
  920. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  921. unsigned long irqflags;
  922. int position;
  923. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  924. position = __intel_get_crtc_scanline(crtc);
  925. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  926. return position;
  927. }
  928. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  929. {
  930. u32 busy_up, busy_down, max_avg, min_avg;
  931. u8 new_delay;
  932. spin_lock(&mchdev_lock);
  933. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  934. new_delay = dev_priv->ips.cur_delay;
  935. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  936. busy_up = I915_READ(RCPREVBSYTUPAVG);
  937. busy_down = I915_READ(RCPREVBSYTDNAVG);
  938. max_avg = I915_READ(RCBMAXAVG);
  939. min_avg = I915_READ(RCBMINAVG);
  940. /* Handle RCS change request from hw */
  941. if (busy_up > max_avg) {
  942. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  943. new_delay = dev_priv->ips.cur_delay - 1;
  944. if (new_delay < dev_priv->ips.max_delay)
  945. new_delay = dev_priv->ips.max_delay;
  946. } else if (busy_down < min_avg) {
  947. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  948. new_delay = dev_priv->ips.cur_delay + 1;
  949. if (new_delay > dev_priv->ips.min_delay)
  950. new_delay = dev_priv->ips.min_delay;
  951. }
  952. if (ironlake_set_drps(dev_priv, new_delay))
  953. dev_priv->ips.cur_delay = new_delay;
  954. spin_unlock(&mchdev_lock);
  955. return;
  956. }
  957. static void notify_ring(struct intel_engine_cs *engine)
  958. {
  959. const u32 seqno = intel_engine_get_seqno(engine);
  960. struct i915_request *rq = NULL;
  961. struct task_struct *tsk = NULL;
  962. struct intel_wait *wait;
  963. if (unlikely(!engine->breadcrumbs.irq_armed))
  964. return;
  965. rcu_read_lock();
  966. spin_lock(&engine->breadcrumbs.irq_lock);
  967. wait = engine->breadcrumbs.irq_wait;
  968. if (wait) {
  969. /*
  970. * We use a callback from the dma-fence to submit
  971. * requests after waiting on our own requests. To
  972. * ensure minimum delay in queuing the next request to
  973. * hardware, signal the fence now rather than wait for
  974. * the signaler to be woken up. We still wake up the
  975. * waiter in order to handle the irq-seqno coherency
  976. * issues (we may receive the interrupt before the
  977. * seqno is written, see __i915_request_irq_complete())
  978. * and to handle coalescing of multiple seqno updates
  979. * and many waiters.
  980. */
  981. if (i915_seqno_passed(seqno, wait->seqno)) {
  982. struct i915_request *waiter = wait->request;
  983. if (waiter &&
  984. !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  985. &waiter->fence.flags) &&
  986. intel_wait_check_request(wait, waiter))
  987. rq = i915_request_get(waiter);
  988. tsk = wait->tsk;
  989. } else {
  990. if (engine->irq_seqno_barrier &&
  991. i915_seqno_passed(seqno, wait->seqno - 1)) {
  992. set_bit(ENGINE_IRQ_BREADCRUMB,
  993. &engine->irq_posted);
  994. tsk = wait->tsk;
  995. }
  996. }
  997. engine->breadcrumbs.irq_count++;
  998. } else {
  999. if (engine->breadcrumbs.irq_armed)
  1000. __intel_engine_disarm_breadcrumbs(engine);
  1001. }
  1002. spin_unlock(&engine->breadcrumbs.irq_lock);
  1003. if (rq) {
  1004. spin_lock(&rq->lock);
  1005. dma_fence_signal_locked(&rq->fence);
  1006. GEM_BUG_ON(!i915_request_completed(rq));
  1007. spin_unlock(&rq->lock);
  1008. i915_request_put(rq);
  1009. }
  1010. if (tsk && tsk->state & TASK_NORMAL)
  1011. wake_up_process(tsk);
  1012. rcu_read_unlock();
  1013. trace_intel_engine_notify(engine, wait);
  1014. }
  1015. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  1016. struct intel_rps_ei *ei)
  1017. {
  1018. ei->ktime = ktime_get_raw();
  1019. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  1020. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  1021. }
  1022. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  1023. {
  1024. memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
  1025. }
  1026. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  1027. {
  1028. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1029. const struct intel_rps_ei *prev = &rps->ei;
  1030. struct intel_rps_ei now;
  1031. u32 events = 0;
  1032. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  1033. return 0;
  1034. vlv_c0_read(dev_priv, &now);
  1035. if (prev->ktime) {
  1036. u64 time, c0;
  1037. u32 render, media;
  1038. time = ktime_us_delta(now.ktime, prev->ktime);
  1039. time *= dev_priv->czclk_freq;
  1040. /* Workload can be split between render + media,
  1041. * e.g. SwapBuffers being blitted in X after being rendered in
  1042. * mesa. To account for this we need to combine both engines
  1043. * into our activity counter.
  1044. */
  1045. render = now.render_c0 - prev->render_c0;
  1046. media = now.media_c0 - prev->media_c0;
  1047. c0 = max(render, media);
  1048. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  1049. if (c0 > time * rps->power.up_threshold)
  1050. events = GEN6_PM_RP_UP_THRESHOLD;
  1051. else if (c0 < time * rps->power.down_threshold)
  1052. events = GEN6_PM_RP_DOWN_THRESHOLD;
  1053. }
  1054. rps->ei = now;
  1055. return events;
  1056. }
  1057. static void gen6_pm_rps_work(struct work_struct *work)
  1058. {
  1059. struct drm_i915_private *dev_priv =
  1060. container_of(work, struct drm_i915_private, gt_pm.rps.work);
  1061. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1062. bool client_boost = false;
  1063. int new_delay, adj, min, max;
  1064. u32 pm_iir = 0;
  1065. spin_lock_irq(&dev_priv->irq_lock);
  1066. if (rps->interrupts_enabled) {
  1067. pm_iir = fetch_and_zero(&rps->pm_iir);
  1068. client_boost = atomic_read(&rps->num_waiters);
  1069. }
  1070. spin_unlock_irq(&dev_priv->irq_lock);
  1071. /* Make sure we didn't queue anything we're not going to process. */
  1072. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  1073. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  1074. goto out;
  1075. mutex_lock(&dev_priv->pcu_lock);
  1076. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  1077. adj = rps->last_adj;
  1078. new_delay = rps->cur_freq;
  1079. min = rps->min_freq_softlimit;
  1080. max = rps->max_freq_softlimit;
  1081. if (client_boost)
  1082. max = rps->max_freq;
  1083. if (client_boost && new_delay < rps->boost_freq) {
  1084. new_delay = rps->boost_freq;
  1085. adj = 0;
  1086. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  1087. if (adj > 0)
  1088. adj *= 2;
  1089. else /* CHV needs even encode values */
  1090. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  1091. if (new_delay >= rps->max_freq_softlimit)
  1092. adj = 0;
  1093. } else if (client_boost) {
  1094. adj = 0;
  1095. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  1096. if (rps->cur_freq > rps->efficient_freq)
  1097. new_delay = rps->efficient_freq;
  1098. else if (rps->cur_freq > rps->min_freq_softlimit)
  1099. new_delay = rps->min_freq_softlimit;
  1100. adj = 0;
  1101. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  1102. if (adj < 0)
  1103. adj *= 2;
  1104. else /* CHV needs even encode values */
  1105. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  1106. if (new_delay <= rps->min_freq_softlimit)
  1107. adj = 0;
  1108. } else { /* unknown event */
  1109. adj = 0;
  1110. }
  1111. rps->last_adj = adj;
  1112. /* sysfs frequency interfaces may have snuck in while servicing the
  1113. * interrupt
  1114. */
  1115. new_delay += adj;
  1116. new_delay = clamp_t(int, new_delay, min, max);
  1117. if (intel_set_rps(dev_priv, new_delay)) {
  1118. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  1119. rps->last_adj = 0;
  1120. }
  1121. mutex_unlock(&dev_priv->pcu_lock);
  1122. out:
  1123. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  1124. spin_lock_irq(&dev_priv->irq_lock);
  1125. if (rps->interrupts_enabled)
  1126. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  1127. spin_unlock_irq(&dev_priv->irq_lock);
  1128. }
  1129. /**
  1130. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  1131. * occurred.
  1132. * @work: workqueue struct
  1133. *
  1134. * Doesn't actually do anything except notify userspace. As a consequence of
  1135. * this event, userspace should try to remap the bad rows since statistically
  1136. * it is likely the same row is more likely to go bad again.
  1137. */
  1138. static void ivybridge_parity_work(struct work_struct *work)
  1139. {
  1140. struct drm_i915_private *dev_priv =
  1141. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  1142. u32 error_status, row, bank, subbank;
  1143. char *parity_event[6];
  1144. uint32_t misccpctl;
  1145. uint8_t slice = 0;
  1146. /* We must turn off DOP level clock gating to access the L3 registers.
  1147. * In order to prevent a get/put style interface, acquire struct mutex
  1148. * any time we access those registers.
  1149. */
  1150. mutex_lock(&dev_priv->drm.struct_mutex);
  1151. /* If we've screwed up tracking, just let the interrupt fire again */
  1152. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1153. goto out;
  1154. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1155. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1156. POSTING_READ(GEN7_MISCCPCTL);
  1157. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1158. i915_reg_t reg;
  1159. slice--;
  1160. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1161. break;
  1162. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1163. reg = GEN7_L3CDERRST1(slice);
  1164. error_status = I915_READ(reg);
  1165. row = GEN7_PARITY_ERROR_ROW(error_status);
  1166. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1167. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1168. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1169. POSTING_READ(reg);
  1170. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1171. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1172. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1173. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1174. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1175. parity_event[5] = NULL;
  1176. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1177. KOBJ_CHANGE, parity_event);
  1178. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1179. slice, row, bank, subbank);
  1180. kfree(parity_event[4]);
  1181. kfree(parity_event[3]);
  1182. kfree(parity_event[2]);
  1183. kfree(parity_event[1]);
  1184. }
  1185. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1186. out:
  1187. WARN_ON(dev_priv->l3_parity.which_slice);
  1188. spin_lock_irq(&dev_priv->irq_lock);
  1189. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1190. spin_unlock_irq(&dev_priv->irq_lock);
  1191. mutex_unlock(&dev_priv->drm.struct_mutex);
  1192. }
  1193. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1194. u32 iir)
  1195. {
  1196. if (!HAS_L3_DPF(dev_priv))
  1197. return;
  1198. spin_lock(&dev_priv->irq_lock);
  1199. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1200. spin_unlock(&dev_priv->irq_lock);
  1201. iir &= GT_PARITY_ERROR(dev_priv);
  1202. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1203. dev_priv->l3_parity.which_slice |= 1 << 1;
  1204. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1205. dev_priv->l3_parity.which_slice |= 1 << 0;
  1206. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1207. }
  1208. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1209. u32 gt_iir)
  1210. {
  1211. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1212. notify_ring(dev_priv->engine[RCS]);
  1213. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1214. notify_ring(dev_priv->engine[VCS]);
  1215. }
  1216. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1217. u32 gt_iir)
  1218. {
  1219. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1220. notify_ring(dev_priv->engine[RCS]);
  1221. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1222. notify_ring(dev_priv->engine[VCS]);
  1223. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1224. notify_ring(dev_priv->engine[BCS]);
  1225. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1226. GT_BSD_CS_ERROR_INTERRUPT |
  1227. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1228. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1229. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1230. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1231. }
  1232. static void
  1233. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
  1234. {
  1235. bool tasklet = false;
  1236. if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
  1237. tasklet = true;
  1238. if (iir & GT_RENDER_USER_INTERRUPT) {
  1239. notify_ring(engine);
  1240. tasklet |= USES_GUC_SUBMISSION(engine->i915);
  1241. }
  1242. if (tasklet)
  1243. tasklet_hi_schedule(&engine->execlists.tasklet);
  1244. }
  1245. static void gen8_gt_irq_ack(struct drm_i915_private *i915,
  1246. u32 master_ctl, u32 gt_iir[4])
  1247. {
  1248. void __iomem * const regs = i915->regs;
  1249. #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
  1250. GEN8_GT_BCS_IRQ | \
  1251. GEN8_GT_VCS1_IRQ | \
  1252. GEN8_GT_VCS2_IRQ | \
  1253. GEN8_GT_VECS_IRQ | \
  1254. GEN8_GT_PM_IRQ | \
  1255. GEN8_GT_GUC_IRQ)
  1256. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1257. gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
  1258. if (likely(gt_iir[0]))
  1259. raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
  1260. }
  1261. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1262. gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
  1263. if (likely(gt_iir[1]))
  1264. raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
  1265. }
  1266. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1267. gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
  1268. if (likely(gt_iir[2]))
  1269. raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
  1270. }
  1271. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1272. gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
  1273. if (likely(gt_iir[3]))
  1274. raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
  1275. }
  1276. }
  1277. static void gen8_gt_irq_handler(struct drm_i915_private *i915,
  1278. u32 master_ctl, u32 gt_iir[4])
  1279. {
  1280. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1281. gen8_cs_irq_handler(i915->engine[RCS],
  1282. gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
  1283. gen8_cs_irq_handler(i915->engine[BCS],
  1284. gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
  1285. }
  1286. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1287. gen8_cs_irq_handler(i915->engine[VCS],
  1288. gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
  1289. gen8_cs_irq_handler(i915->engine[VCS2],
  1290. gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
  1291. }
  1292. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1293. gen8_cs_irq_handler(i915->engine[VECS],
  1294. gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
  1295. }
  1296. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1297. gen6_rps_irq_handler(i915, gt_iir[2]);
  1298. gen9_guc_irq_handler(i915, gt_iir[2]);
  1299. }
  1300. }
  1301. static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1302. {
  1303. switch (pin) {
  1304. case HPD_PORT_C:
  1305. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
  1306. case HPD_PORT_D:
  1307. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
  1308. case HPD_PORT_E:
  1309. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
  1310. case HPD_PORT_F:
  1311. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
  1312. default:
  1313. return false;
  1314. }
  1315. }
  1316. static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1317. {
  1318. switch (pin) {
  1319. case HPD_PORT_A:
  1320. return val & PORTA_HOTPLUG_LONG_DETECT;
  1321. case HPD_PORT_B:
  1322. return val & PORTB_HOTPLUG_LONG_DETECT;
  1323. case HPD_PORT_C:
  1324. return val & PORTC_HOTPLUG_LONG_DETECT;
  1325. default:
  1326. return false;
  1327. }
  1328. }
  1329. static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1330. {
  1331. switch (pin) {
  1332. case HPD_PORT_A:
  1333. return val & ICP_DDIA_HPD_LONG_DETECT;
  1334. case HPD_PORT_B:
  1335. return val & ICP_DDIB_HPD_LONG_DETECT;
  1336. default:
  1337. return false;
  1338. }
  1339. }
  1340. static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1341. {
  1342. switch (pin) {
  1343. case HPD_PORT_C:
  1344. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
  1345. case HPD_PORT_D:
  1346. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
  1347. case HPD_PORT_E:
  1348. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
  1349. case HPD_PORT_F:
  1350. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
  1351. default:
  1352. return false;
  1353. }
  1354. }
  1355. static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
  1356. {
  1357. switch (pin) {
  1358. case HPD_PORT_E:
  1359. return val & PORTE_HOTPLUG_LONG_DETECT;
  1360. default:
  1361. return false;
  1362. }
  1363. }
  1364. static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1365. {
  1366. switch (pin) {
  1367. case HPD_PORT_A:
  1368. return val & PORTA_HOTPLUG_LONG_DETECT;
  1369. case HPD_PORT_B:
  1370. return val & PORTB_HOTPLUG_LONG_DETECT;
  1371. case HPD_PORT_C:
  1372. return val & PORTC_HOTPLUG_LONG_DETECT;
  1373. case HPD_PORT_D:
  1374. return val & PORTD_HOTPLUG_LONG_DETECT;
  1375. default:
  1376. return false;
  1377. }
  1378. }
  1379. static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1380. {
  1381. switch (pin) {
  1382. case HPD_PORT_A:
  1383. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1384. default:
  1385. return false;
  1386. }
  1387. }
  1388. static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1389. {
  1390. switch (pin) {
  1391. case HPD_PORT_B:
  1392. return val & PORTB_HOTPLUG_LONG_DETECT;
  1393. case HPD_PORT_C:
  1394. return val & PORTC_HOTPLUG_LONG_DETECT;
  1395. case HPD_PORT_D:
  1396. return val & PORTD_HOTPLUG_LONG_DETECT;
  1397. default:
  1398. return false;
  1399. }
  1400. }
  1401. static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
  1402. {
  1403. switch (pin) {
  1404. case HPD_PORT_B:
  1405. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1406. case HPD_PORT_C:
  1407. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1408. case HPD_PORT_D:
  1409. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1410. default:
  1411. return false;
  1412. }
  1413. }
  1414. /*
  1415. * Get a bit mask of pins that have triggered, and which ones may be long.
  1416. * This can be called multiple times with the same masks to accumulate
  1417. * hotplug detection results from several registers.
  1418. *
  1419. * Note that the caller is expected to zero out the masks initially.
  1420. */
  1421. static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
  1422. u32 *pin_mask, u32 *long_mask,
  1423. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1424. const u32 hpd[HPD_NUM_PINS],
  1425. bool long_pulse_detect(enum hpd_pin pin, u32 val))
  1426. {
  1427. enum hpd_pin pin;
  1428. for_each_hpd_pin(pin) {
  1429. if ((hpd[pin] & hotplug_trigger) == 0)
  1430. continue;
  1431. *pin_mask |= BIT(pin);
  1432. if (long_pulse_detect(pin, dig_hotplug_reg))
  1433. *long_mask |= BIT(pin);
  1434. }
  1435. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
  1436. hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
  1437. }
  1438. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1439. {
  1440. wake_up_all(&dev_priv->gmbus_wait_queue);
  1441. }
  1442. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1443. {
  1444. wake_up_all(&dev_priv->gmbus_wait_queue);
  1445. }
  1446. #if defined(CONFIG_DEBUG_FS)
  1447. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1448. enum pipe pipe,
  1449. uint32_t crc0, uint32_t crc1,
  1450. uint32_t crc2, uint32_t crc3,
  1451. uint32_t crc4)
  1452. {
  1453. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1454. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1455. uint32_t crcs[5];
  1456. spin_lock(&pipe_crc->lock);
  1457. /*
  1458. * For some not yet identified reason, the first CRC is
  1459. * bonkers. So let's just wait for the next vblank and read
  1460. * out the buggy result.
  1461. *
  1462. * On GEN8+ sometimes the second CRC is bonkers as well, so
  1463. * don't trust that one either.
  1464. */
  1465. if (pipe_crc->skipped <= 0 ||
  1466. (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
  1467. pipe_crc->skipped++;
  1468. spin_unlock(&pipe_crc->lock);
  1469. return;
  1470. }
  1471. spin_unlock(&pipe_crc->lock);
  1472. crcs[0] = crc0;
  1473. crcs[1] = crc1;
  1474. crcs[2] = crc2;
  1475. crcs[3] = crc3;
  1476. crcs[4] = crc4;
  1477. drm_crtc_add_crc_entry(&crtc->base, true,
  1478. drm_crtc_accurate_vblank_count(&crtc->base),
  1479. crcs);
  1480. }
  1481. #else
  1482. static inline void
  1483. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1484. enum pipe pipe,
  1485. uint32_t crc0, uint32_t crc1,
  1486. uint32_t crc2, uint32_t crc3,
  1487. uint32_t crc4) {}
  1488. #endif
  1489. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1490. enum pipe pipe)
  1491. {
  1492. display_pipe_crc_irq_handler(dev_priv, pipe,
  1493. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1494. 0, 0, 0, 0);
  1495. }
  1496. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1497. enum pipe pipe)
  1498. {
  1499. display_pipe_crc_irq_handler(dev_priv, pipe,
  1500. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1501. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1502. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1503. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1504. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1505. }
  1506. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1507. enum pipe pipe)
  1508. {
  1509. uint32_t res1, res2;
  1510. if (INTEL_GEN(dev_priv) >= 3)
  1511. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1512. else
  1513. res1 = 0;
  1514. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1515. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1516. else
  1517. res2 = 0;
  1518. display_pipe_crc_irq_handler(dev_priv, pipe,
  1519. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1520. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1521. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1522. res1, res2);
  1523. }
  1524. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1525. * IMR bits until the work is done. Other interrupts can be processed without
  1526. * the work queue. */
  1527. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1528. {
  1529. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1530. if (pm_iir & dev_priv->pm_rps_events) {
  1531. spin_lock(&dev_priv->irq_lock);
  1532. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1533. if (rps->interrupts_enabled) {
  1534. rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1535. schedule_work(&rps->work);
  1536. }
  1537. spin_unlock(&dev_priv->irq_lock);
  1538. }
  1539. if (INTEL_GEN(dev_priv) >= 8)
  1540. return;
  1541. if (HAS_VEBOX(dev_priv)) {
  1542. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1543. notify_ring(dev_priv->engine[VECS]);
  1544. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1545. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1546. }
  1547. }
  1548. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1549. {
  1550. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
  1551. intel_guc_to_host_event_handler(&dev_priv->guc);
  1552. }
  1553. static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
  1554. {
  1555. enum pipe pipe;
  1556. for_each_pipe(dev_priv, pipe) {
  1557. I915_WRITE(PIPESTAT(pipe),
  1558. PIPESTAT_INT_STATUS_MASK |
  1559. PIPE_FIFO_UNDERRUN_STATUS);
  1560. dev_priv->pipestat_irq_mask[pipe] = 0;
  1561. }
  1562. }
  1563. static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1564. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1565. {
  1566. int pipe;
  1567. spin_lock(&dev_priv->irq_lock);
  1568. if (!dev_priv->display_irqs_enabled) {
  1569. spin_unlock(&dev_priv->irq_lock);
  1570. return;
  1571. }
  1572. for_each_pipe(dev_priv, pipe) {
  1573. i915_reg_t reg;
  1574. u32 status_mask, enable_mask, iir_bit = 0;
  1575. /*
  1576. * PIPESTAT bits get signalled even when the interrupt is
  1577. * disabled with the mask bits, and some of the status bits do
  1578. * not generate interrupts at all (like the underrun bit). Hence
  1579. * we need to be careful that we only handle what we want to
  1580. * handle.
  1581. */
  1582. /* fifo underruns are filterered in the underrun handler. */
  1583. status_mask = PIPE_FIFO_UNDERRUN_STATUS;
  1584. switch (pipe) {
  1585. case PIPE_A:
  1586. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1587. break;
  1588. case PIPE_B:
  1589. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1590. break;
  1591. case PIPE_C:
  1592. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1593. break;
  1594. }
  1595. if (iir & iir_bit)
  1596. status_mask |= dev_priv->pipestat_irq_mask[pipe];
  1597. if (!status_mask)
  1598. continue;
  1599. reg = PIPESTAT(pipe);
  1600. pipe_stats[pipe] = I915_READ(reg) & status_mask;
  1601. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  1602. /*
  1603. * Clear the PIPE*STAT regs before the IIR
  1604. *
  1605. * Toggle the enable bits to make sure we get an
  1606. * edge in the ISR pipe event bit if we don't clear
  1607. * all the enabled status bits. Otherwise the edge
  1608. * triggered IIR on i965/g4x wouldn't notice that
  1609. * an interrupt is still pending.
  1610. */
  1611. if (pipe_stats[pipe]) {
  1612. I915_WRITE(reg, pipe_stats[pipe]);
  1613. I915_WRITE(reg, enable_mask);
  1614. }
  1615. }
  1616. spin_unlock(&dev_priv->irq_lock);
  1617. }
  1618. static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1619. u16 iir, u32 pipe_stats[I915_MAX_PIPES])
  1620. {
  1621. enum pipe pipe;
  1622. for_each_pipe(dev_priv, pipe) {
  1623. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1624. drm_handle_vblank(&dev_priv->drm, pipe);
  1625. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1626. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1627. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1628. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1629. }
  1630. }
  1631. static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1632. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1633. {
  1634. bool blc_event = false;
  1635. enum pipe pipe;
  1636. for_each_pipe(dev_priv, pipe) {
  1637. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1638. drm_handle_vblank(&dev_priv->drm, pipe);
  1639. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1640. blc_event = true;
  1641. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1642. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1643. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1644. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1645. }
  1646. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1647. intel_opregion_asle_intr(dev_priv);
  1648. }
  1649. static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1650. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1651. {
  1652. bool blc_event = false;
  1653. enum pipe pipe;
  1654. for_each_pipe(dev_priv, pipe) {
  1655. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1656. drm_handle_vblank(&dev_priv->drm, pipe);
  1657. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1658. blc_event = true;
  1659. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1660. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1661. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1662. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1663. }
  1664. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1665. intel_opregion_asle_intr(dev_priv);
  1666. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1667. gmbus_irq_handler(dev_priv);
  1668. }
  1669. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1670. u32 pipe_stats[I915_MAX_PIPES])
  1671. {
  1672. enum pipe pipe;
  1673. for_each_pipe(dev_priv, pipe) {
  1674. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1675. drm_handle_vblank(&dev_priv->drm, pipe);
  1676. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1677. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1678. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1679. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1680. }
  1681. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1682. gmbus_irq_handler(dev_priv);
  1683. }
  1684. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1685. {
  1686. u32 hotplug_status = 0, hotplug_status_mask;
  1687. int i;
  1688. if (IS_G4X(dev_priv) ||
  1689. IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1690. hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
  1691. DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
  1692. else
  1693. hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
  1694. /*
  1695. * We absolutely have to clear all the pending interrupt
  1696. * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
  1697. * interrupt bit won't have an edge, and the i965/g4x
  1698. * edge triggered IIR will not notice that an interrupt
  1699. * is still pending. We can't use PORT_HOTPLUG_EN to
  1700. * guarantee the edge as the act of toggling the enable
  1701. * bits can itself generate a new hotplug interrupt :(
  1702. */
  1703. for (i = 0; i < 10; i++) {
  1704. u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
  1705. if (tmp == 0)
  1706. return hotplug_status;
  1707. hotplug_status |= tmp;
  1708. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1709. }
  1710. WARN_ONCE(1,
  1711. "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
  1712. I915_READ(PORT_HOTPLUG_STAT));
  1713. return hotplug_status;
  1714. }
  1715. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1716. u32 hotplug_status)
  1717. {
  1718. u32 pin_mask = 0, long_mask = 0;
  1719. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1720. IS_CHERRYVIEW(dev_priv)) {
  1721. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1722. if (hotplug_trigger) {
  1723. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1724. hotplug_trigger, hotplug_trigger,
  1725. hpd_status_g4x,
  1726. i9xx_port_hotplug_long_detect);
  1727. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1728. }
  1729. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1730. dp_aux_irq_handler(dev_priv);
  1731. } else {
  1732. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1733. if (hotplug_trigger) {
  1734. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1735. hotplug_trigger, hotplug_trigger,
  1736. hpd_status_i915,
  1737. i9xx_port_hotplug_long_detect);
  1738. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1739. }
  1740. }
  1741. }
  1742. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1743. {
  1744. struct drm_device *dev = arg;
  1745. struct drm_i915_private *dev_priv = to_i915(dev);
  1746. irqreturn_t ret = IRQ_NONE;
  1747. if (!intel_irqs_enabled(dev_priv))
  1748. return IRQ_NONE;
  1749. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1750. disable_rpm_wakeref_asserts(dev_priv);
  1751. do {
  1752. u32 iir, gt_iir, pm_iir;
  1753. u32 pipe_stats[I915_MAX_PIPES] = {};
  1754. u32 hotplug_status = 0;
  1755. u32 ier = 0;
  1756. gt_iir = I915_READ(GTIIR);
  1757. pm_iir = I915_READ(GEN6_PMIIR);
  1758. iir = I915_READ(VLV_IIR);
  1759. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1760. break;
  1761. ret = IRQ_HANDLED;
  1762. /*
  1763. * Theory on interrupt generation, based on empirical evidence:
  1764. *
  1765. * x = ((VLV_IIR & VLV_IER) ||
  1766. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1767. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1768. *
  1769. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1770. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1771. * guarantee the CPU interrupt will be raised again even if we
  1772. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1773. * bits this time around.
  1774. */
  1775. I915_WRITE(VLV_MASTER_IER, 0);
  1776. ier = I915_READ(VLV_IER);
  1777. I915_WRITE(VLV_IER, 0);
  1778. if (gt_iir)
  1779. I915_WRITE(GTIIR, gt_iir);
  1780. if (pm_iir)
  1781. I915_WRITE(GEN6_PMIIR, pm_iir);
  1782. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1783. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1784. /* Call regardless, as some status bits might not be
  1785. * signalled in iir */
  1786. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1787. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1788. I915_LPE_PIPE_B_INTERRUPT))
  1789. intel_lpe_audio_irq_handler(dev_priv);
  1790. /*
  1791. * VLV_IIR is single buffered, and reflects the level
  1792. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1793. */
  1794. if (iir)
  1795. I915_WRITE(VLV_IIR, iir);
  1796. I915_WRITE(VLV_IER, ier);
  1797. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1798. if (gt_iir)
  1799. snb_gt_irq_handler(dev_priv, gt_iir);
  1800. if (pm_iir)
  1801. gen6_rps_irq_handler(dev_priv, pm_iir);
  1802. if (hotplug_status)
  1803. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1804. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1805. } while (0);
  1806. enable_rpm_wakeref_asserts(dev_priv);
  1807. return ret;
  1808. }
  1809. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1810. {
  1811. struct drm_device *dev = arg;
  1812. struct drm_i915_private *dev_priv = to_i915(dev);
  1813. irqreturn_t ret = IRQ_NONE;
  1814. if (!intel_irqs_enabled(dev_priv))
  1815. return IRQ_NONE;
  1816. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1817. disable_rpm_wakeref_asserts(dev_priv);
  1818. do {
  1819. u32 master_ctl, iir;
  1820. u32 pipe_stats[I915_MAX_PIPES] = {};
  1821. u32 hotplug_status = 0;
  1822. u32 gt_iir[4];
  1823. u32 ier = 0;
  1824. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1825. iir = I915_READ(VLV_IIR);
  1826. if (master_ctl == 0 && iir == 0)
  1827. break;
  1828. ret = IRQ_HANDLED;
  1829. /*
  1830. * Theory on interrupt generation, based on empirical evidence:
  1831. *
  1832. * x = ((VLV_IIR & VLV_IER) ||
  1833. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1834. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1835. *
  1836. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1837. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1838. * guarantee the CPU interrupt will be raised again even if we
  1839. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1840. * bits this time around.
  1841. */
  1842. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1843. ier = I915_READ(VLV_IER);
  1844. I915_WRITE(VLV_IER, 0);
  1845. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1846. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1847. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1848. /* Call regardless, as some status bits might not be
  1849. * signalled in iir */
  1850. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1851. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1852. I915_LPE_PIPE_B_INTERRUPT |
  1853. I915_LPE_PIPE_C_INTERRUPT))
  1854. intel_lpe_audio_irq_handler(dev_priv);
  1855. /*
  1856. * VLV_IIR is single buffered, and reflects the level
  1857. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1858. */
  1859. if (iir)
  1860. I915_WRITE(VLV_IIR, iir);
  1861. I915_WRITE(VLV_IER, ier);
  1862. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1863. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  1864. if (hotplug_status)
  1865. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1866. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1867. } while (0);
  1868. enable_rpm_wakeref_asserts(dev_priv);
  1869. return ret;
  1870. }
  1871. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1872. u32 hotplug_trigger,
  1873. const u32 hpd[HPD_NUM_PINS])
  1874. {
  1875. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1876. /*
  1877. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1878. * unless we touch the hotplug register, even if hotplug_trigger is
  1879. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1880. * errors.
  1881. */
  1882. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1883. if (!hotplug_trigger) {
  1884. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1885. PORTD_HOTPLUG_STATUS_MASK |
  1886. PORTC_HOTPLUG_STATUS_MASK |
  1887. PORTB_HOTPLUG_STATUS_MASK;
  1888. dig_hotplug_reg &= ~mask;
  1889. }
  1890. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1891. if (!hotplug_trigger)
  1892. return;
  1893. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  1894. dig_hotplug_reg, hpd,
  1895. pch_port_hotplug_long_detect);
  1896. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1897. }
  1898. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1899. {
  1900. int pipe;
  1901. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1902. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1903. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1904. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1905. SDE_AUDIO_POWER_SHIFT);
  1906. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1907. port_name(port));
  1908. }
  1909. if (pch_iir & SDE_AUX_MASK)
  1910. dp_aux_irq_handler(dev_priv);
  1911. if (pch_iir & SDE_GMBUS)
  1912. gmbus_irq_handler(dev_priv);
  1913. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1914. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1915. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1916. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1917. if (pch_iir & SDE_POISON)
  1918. DRM_ERROR("PCH poison interrupt\n");
  1919. if (pch_iir & SDE_FDI_MASK)
  1920. for_each_pipe(dev_priv, pipe)
  1921. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1922. pipe_name(pipe),
  1923. I915_READ(FDI_RX_IIR(pipe)));
  1924. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1925. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1926. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1927. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1928. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1929. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1930. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1931. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1932. }
  1933. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1934. {
  1935. u32 err_int = I915_READ(GEN7_ERR_INT);
  1936. enum pipe pipe;
  1937. if (err_int & ERR_INT_POISON)
  1938. DRM_ERROR("Poison interrupt\n");
  1939. for_each_pipe(dev_priv, pipe) {
  1940. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1941. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1942. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1943. if (IS_IVYBRIDGE(dev_priv))
  1944. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1945. else
  1946. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1947. }
  1948. }
  1949. I915_WRITE(GEN7_ERR_INT, err_int);
  1950. }
  1951. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1952. {
  1953. u32 serr_int = I915_READ(SERR_INT);
  1954. enum pipe pipe;
  1955. if (serr_int & SERR_INT_POISON)
  1956. DRM_ERROR("PCH poison interrupt\n");
  1957. for_each_pipe(dev_priv, pipe)
  1958. if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
  1959. intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
  1960. I915_WRITE(SERR_INT, serr_int);
  1961. }
  1962. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1963. {
  1964. int pipe;
  1965. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1966. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1967. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1968. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1969. SDE_AUDIO_POWER_SHIFT_CPT);
  1970. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1971. port_name(port));
  1972. }
  1973. if (pch_iir & SDE_AUX_MASK_CPT)
  1974. dp_aux_irq_handler(dev_priv);
  1975. if (pch_iir & SDE_GMBUS_CPT)
  1976. gmbus_irq_handler(dev_priv);
  1977. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1978. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1979. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1980. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1981. if (pch_iir & SDE_FDI_MASK_CPT)
  1982. for_each_pipe(dev_priv, pipe)
  1983. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1984. pipe_name(pipe),
  1985. I915_READ(FDI_RX_IIR(pipe)));
  1986. if (pch_iir & SDE_ERROR_CPT)
  1987. cpt_serr_int_handler(dev_priv);
  1988. }
  1989. static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1990. {
  1991. u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
  1992. u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
  1993. u32 pin_mask = 0, long_mask = 0;
  1994. if (ddi_hotplug_trigger) {
  1995. u32 dig_hotplug_reg;
  1996. dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
  1997. I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
  1998. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1999. ddi_hotplug_trigger,
  2000. dig_hotplug_reg, hpd_icp,
  2001. icp_ddi_port_hotplug_long_detect);
  2002. }
  2003. if (tc_hotplug_trigger) {
  2004. u32 dig_hotplug_reg;
  2005. dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
  2006. I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
  2007. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2008. tc_hotplug_trigger,
  2009. dig_hotplug_reg, hpd_icp,
  2010. icp_tc_port_hotplug_long_detect);
  2011. }
  2012. if (pin_mask)
  2013. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2014. if (pch_iir & SDE_GMBUS_ICP)
  2015. gmbus_irq_handler(dev_priv);
  2016. }
  2017. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  2018. {
  2019. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  2020. ~SDE_PORTE_HOTPLUG_SPT;
  2021. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  2022. u32 pin_mask = 0, long_mask = 0;
  2023. if (hotplug_trigger) {
  2024. u32 dig_hotplug_reg;
  2025. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2026. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2027. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2028. hotplug_trigger, dig_hotplug_reg, hpd_spt,
  2029. spt_port_hotplug_long_detect);
  2030. }
  2031. if (hotplug2_trigger) {
  2032. u32 dig_hotplug_reg;
  2033. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  2034. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  2035. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2036. hotplug2_trigger, dig_hotplug_reg, hpd_spt,
  2037. spt_port_hotplug2_long_detect);
  2038. }
  2039. if (pin_mask)
  2040. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2041. if (pch_iir & SDE_GMBUS_CPT)
  2042. gmbus_irq_handler(dev_priv);
  2043. }
  2044. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2045. u32 hotplug_trigger,
  2046. const u32 hpd[HPD_NUM_PINS])
  2047. {
  2048. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2049. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2050. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  2051. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  2052. dig_hotplug_reg, hpd,
  2053. ilk_port_hotplug_long_detect);
  2054. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2055. }
  2056. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  2057. u32 de_iir)
  2058. {
  2059. enum pipe pipe;
  2060. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  2061. if (hotplug_trigger)
  2062. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  2063. if (de_iir & DE_AUX_CHANNEL_A)
  2064. dp_aux_irq_handler(dev_priv);
  2065. if (de_iir & DE_GSE)
  2066. intel_opregion_asle_intr(dev_priv);
  2067. if (de_iir & DE_POISON)
  2068. DRM_ERROR("Poison interrupt\n");
  2069. for_each_pipe(dev_priv, pipe) {
  2070. if (de_iir & DE_PIPE_VBLANK(pipe))
  2071. drm_handle_vblank(&dev_priv->drm, pipe);
  2072. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  2073. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2074. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  2075. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  2076. }
  2077. /* check event from PCH */
  2078. if (de_iir & DE_PCH_EVENT) {
  2079. u32 pch_iir = I915_READ(SDEIIR);
  2080. if (HAS_PCH_CPT(dev_priv))
  2081. cpt_irq_handler(dev_priv, pch_iir);
  2082. else
  2083. ibx_irq_handler(dev_priv, pch_iir);
  2084. /* should clear PCH hotplug event before clear CPU irq */
  2085. I915_WRITE(SDEIIR, pch_iir);
  2086. }
  2087. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  2088. ironlake_rps_change_irq_handler(dev_priv);
  2089. }
  2090. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  2091. u32 de_iir)
  2092. {
  2093. enum pipe pipe;
  2094. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  2095. if (hotplug_trigger)
  2096. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  2097. if (de_iir & DE_ERR_INT_IVB)
  2098. ivb_err_int_handler(dev_priv);
  2099. if (de_iir & DE_EDP_PSR_INT_HSW) {
  2100. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2101. intel_psr_irq_handler(dev_priv, psr_iir);
  2102. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2103. }
  2104. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  2105. dp_aux_irq_handler(dev_priv);
  2106. if (de_iir & DE_GSE_IVB)
  2107. intel_opregion_asle_intr(dev_priv);
  2108. for_each_pipe(dev_priv, pipe) {
  2109. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  2110. drm_handle_vblank(&dev_priv->drm, pipe);
  2111. }
  2112. /* check event from PCH */
  2113. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  2114. u32 pch_iir = I915_READ(SDEIIR);
  2115. cpt_irq_handler(dev_priv, pch_iir);
  2116. /* clear PCH hotplug event before clear CPU irq */
  2117. I915_WRITE(SDEIIR, pch_iir);
  2118. }
  2119. }
  2120. /*
  2121. * To handle irqs with the minimum potential races with fresh interrupts, we:
  2122. * 1 - Disable Master Interrupt Control.
  2123. * 2 - Find the source(s) of the interrupt.
  2124. * 3 - Clear the Interrupt Identity bits (IIR).
  2125. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  2126. * 5 - Re-enable Master Interrupt Control.
  2127. */
  2128. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  2129. {
  2130. struct drm_device *dev = arg;
  2131. struct drm_i915_private *dev_priv = to_i915(dev);
  2132. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  2133. irqreturn_t ret = IRQ_NONE;
  2134. if (!intel_irqs_enabled(dev_priv))
  2135. return IRQ_NONE;
  2136. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2137. disable_rpm_wakeref_asserts(dev_priv);
  2138. /* disable master interrupt before clearing iir */
  2139. de_ier = I915_READ(DEIER);
  2140. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  2141. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  2142. * interrupts will will be stored on its back queue, and then we'll be
  2143. * able to process them after we restore SDEIER (as soon as we restore
  2144. * it, we'll get an interrupt if SDEIIR still has something to process
  2145. * due to its back queue). */
  2146. if (!HAS_PCH_NOP(dev_priv)) {
  2147. sde_ier = I915_READ(SDEIER);
  2148. I915_WRITE(SDEIER, 0);
  2149. }
  2150. /* Find, clear, then process each source of interrupt */
  2151. gt_iir = I915_READ(GTIIR);
  2152. if (gt_iir) {
  2153. I915_WRITE(GTIIR, gt_iir);
  2154. ret = IRQ_HANDLED;
  2155. if (INTEL_GEN(dev_priv) >= 6)
  2156. snb_gt_irq_handler(dev_priv, gt_iir);
  2157. else
  2158. ilk_gt_irq_handler(dev_priv, gt_iir);
  2159. }
  2160. de_iir = I915_READ(DEIIR);
  2161. if (de_iir) {
  2162. I915_WRITE(DEIIR, de_iir);
  2163. ret = IRQ_HANDLED;
  2164. if (INTEL_GEN(dev_priv) >= 7)
  2165. ivb_display_irq_handler(dev_priv, de_iir);
  2166. else
  2167. ilk_display_irq_handler(dev_priv, de_iir);
  2168. }
  2169. if (INTEL_GEN(dev_priv) >= 6) {
  2170. u32 pm_iir = I915_READ(GEN6_PMIIR);
  2171. if (pm_iir) {
  2172. I915_WRITE(GEN6_PMIIR, pm_iir);
  2173. ret = IRQ_HANDLED;
  2174. gen6_rps_irq_handler(dev_priv, pm_iir);
  2175. }
  2176. }
  2177. I915_WRITE(DEIER, de_ier);
  2178. if (!HAS_PCH_NOP(dev_priv))
  2179. I915_WRITE(SDEIER, sde_ier);
  2180. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2181. enable_rpm_wakeref_asserts(dev_priv);
  2182. return ret;
  2183. }
  2184. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2185. u32 hotplug_trigger,
  2186. const u32 hpd[HPD_NUM_PINS])
  2187. {
  2188. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2189. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2190. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2191. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  2192. dig_hotplug_reg, hpd,
  2193. bxt_port_hotplug_long_detect);
  2194. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2195. }
  2196. static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
  2197. {
  2198. u32 pin_mask = 0, long_mask = 0;
  2199. u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
  2200. u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
  2201. if (trigger_tc) {
  2202. u32 dig_hotplug_reg;
  2203. dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
  2204. I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
  2205. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
  2206. dig_hotplug_reg, hpd_gen11,
  2207. gen11_port_hotplug_long_detect);
  2208. }
  2209. if (trigger_tbt) {
  2210. u32 dig_hotplug_reg;
  2211. dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  2212. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
  2213. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
  2214. dig_hotplug_reg, hpd_gen11,
  2215. gen11_port_hotplug_long_detect);
  2216. }
  2217. if (pin_mask)
  2218. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2219. else
  2220. DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
  2221. }
  2222. static irqreturn_t
  2223. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  2224. {
  2225. irqreturn_t ret = IRQ_NONE;
  2226. u32 iir;
  2227. enum pipe pipe;
  2228. if (master_ctl & GEN8_DE_MISC_IRQ) {
  2229. iir = I915_READ(GEN8_DE_MISC_IIR);
  2230. if (iir) {
  2231. bool found = false;
  2232. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  2233. ret = IRQ_HANDLED;
  2234. if (iir & GEN8_DE_MISC_GSE) {
  2235. intel_opregion_asle_intr(dev_priv);
  2236. found = true;
  2237. }
  2238. if (iir & GEN8_DE_EDP_PSR) {
  2239. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2240. intel_psr_irq_handler(dev_priv, psr_iir);
  2241. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2242. found = true;
  2243. }
  2244. if (!found)
  2245. DRM_ERROR("Unexpected DE Misc interrupt\n");
  2246. }
  2247. else
  2248. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  2249. }
  2250. if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
  2251. iir = I915_READ(GEN11_DE_HPD_IIR);
  2252. if (iir) {
  2253. I915_WRITE(GEN11_DE_HPD_IIR, iir);
  2254. ret = IRQ_HANDLED;
  2255. gen11_hpd_irq_handler(dev_priv, iir);
  2256. } else {
  2257. DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
  2258. }
  2259. }
  2260. if (master_ctl & GEN8_DE_PORT_IRQ) {
  2261. iir = I915_READ(GEN8_DE_PORT_IIR);
  2262. if (iir) {
  2263. u32 tmp_mask;
  2264. bool found = false;
  2265. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  2266. ret = IRQ_HANDLED;
  2267. tmp_mask = GEN8_AUX_CHANNEL_A;
  2268. if (INTEL_GEN(dev_priv) >= 9)
  2269. tmp_mask |= GEN9_AUX_CHANNEL_B |
  2270. GEN9_AUX_CHANNEL_C |
  2271. GEN9_AUX_CHANNEL_D;
  2272. if (INTEL_GEN(dev_priv) >= 11)
  2273. tmp_mask |= ICL_AUX_CHANNEL_E;
  2274. if (IS_CNL_WITH_PORT_F(dev_priv) ||
  2275. INTEL_GEN(dev_priv) >= 11)
  2276. tmp_mask |= CNL_AUX_CHANNEL_F;
  2277. if (iir & tmp_mask) {
  2278. dp_aux_irq_handler(dev_priv);
  2279. found = true;
  2280. }
  2281. if (IS_GEN9_LP(dev_priv)) {
  2282. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  2283. if (tmp_mask) {
  2284. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  2285. hpd_bxt);
  2286. found = true;
  2287. }
  2288. } else if (IS_BROADWELL(dev_priv)) {
  2289. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2290. if (tmp_mask) {
  2291. ilk_hpd_irq_handler(dev_priv,
  2292. tmp_mask, hpd_bdw);
  2293. found = true;
  2294. }
  2295. }
  2296. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2297. gmbus_irq_handler(dev_priv);
  2298. found = true;
  2299. }
  2300. if (!found)
  2301. DRM_ERROR("Unexpected DE Port interrupt\n");
  2302. }
  2303. else
  2304. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2305. }
  2306. for_each_pipe(dev_priv, pipe) {
  2307. u32 fault_errors;
  2308. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2309. continue;
  2310. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2311. if (!iir) {
  2312. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2313. continue;
  2314. }
  2315. ret = IRQ_HANDLED;
  2316. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2317. if (iir & GEN8_PIPE_VBLANK)
  2318. drm_handle_vblank(&dev_priv->drm, pipe);
  2319. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2320. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2321. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2322. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2323. fault_errors = iir;
  2324. if (INTEL_GEN(dev_priv) >= 9)
  2325. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2326. else
  2327. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2328. if (fault_errors)
  2329. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2330. pipe_name(pipe),
  2331. fault_errors);
  2332. }
  2333. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2334. master_ctl & GEN8_DE_PCH_IRQ) {
  2335. /*
  2336. * FIXME(BDW): Assume for now that the new interrupt handling
  2337. * scheme also closed the SDE interrupt handling race we've seen
  2338. * on older pch-split platforms. But this needs testing.
  2339. */
  2340. iir = I915_READ(SDEIIR);
  2341. if (iir) {
  2342. I915_WRITE(SDEIIR, iir);
  2343. ret = IRQ_HANDLED;
  2344. if (HAS_PCH_ICP(dev_priv))
  2345. icp_irq_handler(dev_priv, iir);
  2346. else if (HAS_PCH_SPT(dev_priv) ||
  2347. HAS_PCH_KBP(dev_priv) ||
  2348. HAS_PCH_CNP(dev_priv))
  2349. spt_irq_handler(dev_priv, iir);
  2350. else
  2351. cpt_irq_handler(dev_priv, iir);
  2352. } else {
  2353. /*
  2354. * Like on previous PCH there seems to be something
  2355. * fishy going on with forwarding PCH interrupts.
  2356. */
  2357. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2358. }
  2359. }
  2360. return ret;
  2361. }
  2362. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2363. {
  2364. struct drm_i915_private *dev_priv = to_i915(arg);
  2365. u32 master_ctl;
  2366. u32 gt_iir[4];
  2367. if (!intel_irqs_enabled(dev_priv))
  2368. return IRQ_NONE;
  2369. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2370. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2371. if (!master_ctl)
  2372. return IRQ_NONE;
  2373. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2374. /* Find, clear, then process each source of interrupt */
  2375. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2376. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2377. if (master_ctl & ~GEN8_GT_IRQS) {
  2378. disable_rpm_wakeref_asserts(dev_priv);
  2379. gen8_de_irq_handler(dev_priv, master_ctl);
  2380. enable_rpm_wakeref_asserts(dev_priv);
  2381. }
  2382. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2383. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  2384. return IRQ_HANDLED;
  2385. }
  2386. struct wedge_me {
  2387. struct delayed_work work;
  2388. struct drm_i915_private *i915;
  2389. const char *name;
  2390. };
  2391. static void wedge_me(struct work_struct *work)
  2392. {
  2393. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2394. dev_err(w->i915->drm.dev,
  2395. "%s timed out, cancelling all in-flight rendering.\n",
  2396. w->name);
  2397. i915_gem_set_wedged(w->i915);
  2398. }
  2399. static void __init_wedge(struct wedge_me *w,
  2400. struct drm_i915_private *i915,
  2401. long timeout,
  2402. const char *name)
  2403. {
  2404. w->i915 = i915;
  2405. w->name = name;
  2406. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2407. schedule_delayed_work(&w->work, timeout);
  2408. }
  2409. static void __fini_wedge(struct wedge_me *w)
  2410. {
  2411. cancel_delayed_work_sync(&w->work);
  2412. destroy_delayed_work_on_stack(&w->work);
  2413. w->i915 = NULL;
  2414. }
  2415. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2416. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2417. (W)->i915; \
  2418. __fini_wedge((W)))
  2419. static u32
  2420. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  2421. const unsigned int bank, const unsigned int bit)
  2422. {
  2423. void __iomem * const regs = i915->regs;
  2424. u32 timeout_ts;
  2425. u32 ident;
  2426. lockdep_assert_held(&i915->irq_lock);
  2427. raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
  2428. /*
  2429. * NB: Specs do not specify how long to spin wait,
  2430. * so we do ~100us as an educated guess.
  2431. */
  2432. timeout_ts = (local_clock() >> 10) + 100;
  2433. do {
  2434. ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
  2435. } while (!(ident & GEN11_INTR_DATA_VALID) &&
  2436. !time_after32(local_clock() >> 10, timeout_ts));
  2437. if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
  2438. DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
  2439. bank, bit, ident);
  2440. return 0;
  2441. }
  2442. raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
  2443. GEN11_INTR_DATA_VALID);
  2444. return ident;
  2445. }
  2446. static void
  2447. gen11_other_irq_handler(struct drm_i915_private * const i915,
  2448. const u8 instance, const u16 iir)
  2449. {
  2450. if (instance == OTHER_GTPM_INSTANCE)
  2451. return gen6_rps_irq_handler(i915, iir);
  2452. WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
  2453. instance, iir);
  2454. }
  2455. static void
  2456. gen11_engine_irq_handler(struct drm_i915_private * const i915,
  2457. const u8 class, const u8 instance, const u16 iir)
  2458. {
  2459. struct intel_engine_cs *engine;
  2460. if (instance <= MAX_ENGINE_INSTANCE)
  2461. engine = i915->engine_class[class][instance];
  2462. else
  2463. engine = NULL;
  2464. if (likely(engine))
  2465. return gen8_cs_irq_handler(engine, iir);
  2466. WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
  2467. class, instance);
  2468. }
  2469. static void
  2470. gen11_gt_identity_handler(struct drm_i915_private * const i915,
  2471. const u32 identity)
  2472. {
  2473. const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
  2474. const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
  2475. const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
  2476. if (unlikely(!intr))
  2477. return;
  2478. if (class <= COPY_ENGINE_CLASS)
  2479. return gen11_engine_irq_handler(i915, class, instance, intr);
  2480. if (class == OTHER_CLASS)
  2481. return gen11_other_irq_handler(i915, instance, intr);
  2482. WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
  2483. class, instance, intr);
  2484. }
  2485. static void
  2486. gen11_gt_bank_handler(struct drm_i915_private * const i915,
  2487. const unsigned int bank)
  2488. {
  2489. void __iomem * const regs = i915->regs;
  2490. unsigned long intr_dw;
  2491. unsigned int bit;
  2492. lockdep_assert_held(&i915->irq_lock);
  2493. intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  2494. if (unlikely(!intr_dw)) {
  2495. DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
  2496. return;
  2497. }
  2498. for_each_set_bit(bit, &intr_dw, 32) {
  2499. const u32 ident = gen11_gt_engine_identity(i915,
  2500. bank, bit);
  2501. gen11_gt_identity_handler(i915, ident);
  2502. }
  2503. /* Clear must be after shared has been served for engine */
  2504. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
  2505. }
  2506. static void
  2507. gen11_gt_irq_handler(struct drm_i915_private * const i915,
  2508. const u32 master_ctl)
  2509. {
  2510. unsigned int bank;
  2511. spin_lock(&i915->irq_lock);
  2512. for (bank = 0; bank < 2; bank++) {
  2513. if (master_ctl & GEN11_GT_DW_IRQ(bank))
  2514. gen11_gt_bank_handler(i915, bank);
  2515. }
  2516. spin_unlock(&i915->irq_lock);
  2517. }
  2518. static u32
  2519. gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
  2520. {
  2521. void __iomem * const regs = dev_priv->regs;
  2522. u32 iir;
  2523. if (!(master_ctl & GEN11_GU_MISC_IRQ))
  2524. return 0;
  2525. iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
  2526. if (likely(iir))
  2527. raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
  2528. return iir;
  2529. }
  2530. static void
  2531. gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
  2532. {
  2533. if (iir & GEN11_GU_MISC_GSE)
  2534. intel_opregion_asle_intr(dev_priv);
  2535. }
  2536. static irqreturn_t gen11_irq_handler(int irq, void *arg)
  2537. {
  2538. struct drm_i915_private * const i915 = to_i915(arg);
  2539. void __iomem * const regs = i915->regs;
  2540. u32 master_ctl;
  2541. u32 gu_misc_iir;
  2542. if (!intel_irqs_enabled(i915))
  2543. return IRQ_NONE;
  2544. master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
  2545. master_ctl &= ~GEN11_MASTER_IRQ;
  2546. if (!master_ctl)
  2547. return IRQ_NONE;
  2548. /* Disable interrupts. */
  2549. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
  2550. /* Find, clear, then process each source of interrupt. */
  2551. gen11_gt_irq_handler(i915, master_ctl);
  2552. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2553. if (master_ctl & GEN11_DISPLAY_IRQ) {
  2554. const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
  2555. disable_rpm_wakeref_asserts(i915);
  2556. /*
  2557. * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
  2558. * for the display related bits.
  2559. */
  2560. gen8_de_irq_handler(i915, disp_ctl);
  2561. enable_rpm_wakeref_asserts(i915);
  2562. }
  2563. gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
  2564. /* Acknowledge and enable interrupts. */
  2565. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl);
  2566. gen11_gu_misc_irq_handler(i915, gu_misc_iir);
  2567. return IRQ_HANDLED;
  2568. }
  2569. static void i915_reset_device(struct drm_i915_private *dev_priv,
  2570. u32 engine_mask,
  2571. const char *reason)
  2572. {
  2573. struct i915_gpu_error *error = &dev_priv->gpu_error;
  2574. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2575. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2576. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2577. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2578. struct wedge_me w;
  2579. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2580. DRM_DEBUG_DRIVER("resetting chip\n");
  2581. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2582. /* Use a watchdog to ensure that our reset completes */
  2583. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2584. intel_prepare_reset(dev_priv);
  2585. error->reason = reason;
  2586. error->stalled_mask = engine_mask;
  2587. /* Signal that locked waiters should reset the GPU */
  2588. smp_mb__before_atomic();
  2589. set_bit(I915_RESET_HANDOFF, &error->flags);
  2590. wake_up_all(&error->wait_queue);
  2591. /* Wait for anyone holding the lock to wakeup, without
  2592. * blocking indefinitely on struct_mutex.
  2593. */
  2594. do {
  2595. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2596. i915_reset(dev_priv, engine_mask, reason);
  2597. mutex_unlock(&dev_priv->drm.struct_mutex);
  2598. }
  2599. } while (wait_on_bit_timeout(&error->flags,
  2600. I915_RESET_HANDOFF,
  2601. TASK_UNINTERRUPTIBLE,
  2602. 1));
  2603. error->stalled_mask = 0;
  2604. error->reason = NULL;
  2605. intel_finish_reset(dev_priv);
  2606. }
  2607. if (!test_bit(I915_WEDGED, &error->flags))
  2608. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
  2609. }
  2610. void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2611. {
  2612. u32 eir;
  2613. if (!IS_GEN2(dev_priv))
  2614. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2615. if (INTEL_GEN(dev_priv) < 4)
  2616. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2617. else
  2618. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2619. I915_WRITE(EIR, I915_READ(EIR));
  2620. eir = I915_READ(EIR);
  2621. if (eir) {
  2622. /*
  2623. * some errors might have become stuck,
  2624. * mask them.
  2625. */
  2626. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2627. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2628. I915_WRITE(IIR, I915_MASTER_ERROR_INTERRUPT);
  2629. }
  2630. if (INTEL_GEN(dev_priv) >= 8) {
  2631. I915_WRITE(GEN8_RING_FAULT_REG,
  2632. I915_READ(GEN8_RING_FAULT_REG) & ~RING_FAULT_VALID);
  2633. POSTING_READ(GEN8_RING_FAULT_REG);
  2634. } else if (INTEL_GEN(dev_priv) >= 6) {
  2635. struct intel_engine_cs *engine;
  2636. enum intel_engine_id id;
  2637. for_each_engine(engine, dev_priv, id) {
  2638. I915_WRITE(RING_FAULT_REG(engine),
  2639. I915_READ(RING_FAULT_REG(engine)) &
  2640. ~RING_FAULT_VALID);
  2641. }
  2642. POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
  2643. }
  2644. }
  2645. /**
  2646. * i915_handle_error - handle a gpu error
  2647. * @dev_priv: i915 device private
  2648. * @engine_mask: mask representing engines that are hung
  2649. * @flags: control flags
  2650. * @fmt: Error message format string
  2651. *
  2652. * Do some basic checking of register state at error time and
  2653. * dump it to the syslog. Also call i915_capture_error_state() to make
  2654. * sure we get a record and make it available in debugfs. Fire a uevent
  2655. * so userspace knows something bad happened (should trigger collection
  2656. * of a ring dump etc.).
  2657. */
  2658. void i915_handle_error(struct drm_i915_private *dev_priv,
  2659. u32 engine_mask,
  2660. unsigned long flags,
  2661. const char *fmt, ...)
  2662. {
  2663. struct intel_engine_cs *engine;
  2664. unsigned int tmp;
  2665. char error_msg[80];
  2666. char *msg = NULL;
  2667. if (fmt) {
  2668. va_list args;
  2669. va_start(args, fmt);
  2670. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2671. va_end(args);
  2672. msg = error_msg;
  2673. }
  2674. /*
  2675. * In most cases it's guaranteed that we get here with an RPM
  2676. * reference held, for example because there is a pending GPU
  2677. * request that won't finish until the reset is done. This
  2678. * isn't the case at least when we get here by doing a
  2679. * simulated reset via debugfs, so get an RPM reference.
  2680. */
  2681. intel_runtime_pm_get(dev_priv);
  2682. engine_mask &= INTEL_INFO(dev_priv)->ring_mask;
  2683. if (flags & I915_ERROR_CAPTURE) {
  2684. i915_capture_error_state(dev_priv, engine_mask, msg);
  2685. i915_clear_error_registers(dev_priv);
  2686. }
  2687. /*
  2688. * Try engine reset when available. We fall back to full reset if
  2689. * single reset fails.
  2690. */
  2691. if (intel_has_reset_engine(dev_priv) &&
  2692. !i915_terminally_wedged(&dev_priv->gpu_error)) {
  2693. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2694. BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
  2695. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2696. &dev_priv->gpu_error.flags))
  2697. continue;
  2698. if (i915_reset_engine(engine, msg) == 0)
  2699. engine_mask &= ~intel_engine_flag(engine);
  2700. clear_bit(I915_RESET_ENGINE + engine->id,
  2701. &dev_priv->gpu_error.flags);
  2702. wake_up_bit(&dev_priv->gpu_error.flags,
  2703. I915_RESET_ENGINE + engine->id);
  2704. }
  2705. }
  2706. if (!engine_mask)
  2707. goto out;
  2708. /* Full reset needs the mutex, stop any other user trying to do so. */
  2709. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2710. wait_event(dev_priv->gpu_error.reset_queue,
  2711. !test_bit(I915_RESET_BACKOFF,
  2712. &dev_priv->gpu_error.flags));
  2713. goto out;
  2714. }
  2715. /* Prevent any other reset-engine attempt. */
  2716. for_each_engine(engine, dev_priv, tmp) {
  2717. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2718. &dev_priv->gpu_error.flags))
  2719. wait_on_bit(&dev_priv->gpu_error.flags,
  2720. I915_RESET_ENGINE + engine->id,
  2721. TASK_UNINTERRUPTIBLE);
  2722. }
  2723. i915_reset_device(dev_priv, engine_mask, msg);
  2724. for_each_engine(engine, dev_priv, tmp) {
  2725. clear_bit(I915_RESET_ENGINE + engine->id,
  2726. &dev_priv->gpu_error.flags);
  2727. }
  2728. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2729. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2730. out:
  2731. intel_runtime_pm_put(dev_priv);
  2732. }
  2733. /* Called from drm generic code, passed 'crtc' which
  2734. * we use as a pipe index
  2735. */
  2736. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2737. {
  2738. struct drm_i915_private *dev_priv = to_i915(dev);
  2739. unsigned long irqflags;
  2740. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2741. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2742. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2743. return 0;
  2744. }
  2745. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2746. {
  2747. struct drm_i915_private *dev_priv = to_i915(dev);
  2748. unsigned long irqflags;
  2749. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2750. i915_enable_pipestat(dev_priv, pipe,
  2751. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2752. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2753. return 0;
  2754. }
  2755. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2756. {
  2757. struct drm_i915_private *dev_priv = to_i915(dev);
  2758. unsigned long irqflags;
  2759. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2760. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2761. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2762. ilk_enable_display_irq(dev_priv, bit);
  2763. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2764. /* Even though there is no DMC, frame counter can get stuck when
  2765. * PSR is active as no frames are generated.
  2766. */
  2767. if (HAS_PSR(dev_priv))
  2768. drm_vblank_restore(dev, pipe);
  2769. return 0;
  2770. }
  2771. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2772. {
  2773. struct drm_i915_private *dev_priv = to_i915(dev);
  2774. unsigned long irqflags;
  2775. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2776. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2777. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2778. /* Even if there is no DMC, frame counter can get stuck when
  2779. * PSR is active as no frames are generated, so check only for PSR.
  2780. */
  2781. if (HAS_PSR(dev_priv))
  2782. drm_vblank_restore(dev, pipe);
  2783. return 0;
  2784. }
  2785. /* Called from drm generic code, passed 'crtc' which
  2786. * we use as a pipe index
  2787. */
  2788. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2789. {
  2790. struct drm_i915_private *dev_priv = to_i915(dev);
  2791. unsigned long irqflags;
  2792. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2793. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2794. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2795. }
  2796. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2797. {
  2798. struct drm_i915_private *dev_priv = to_i915(dev);
  2799. unsigned long irqflags;
  2800. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2801. i915_disable_pipestat(dev_priv, pipe,
  2802. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2803. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2804. }
  2805. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2806. {
  2807. struct drm_i915_private *dev_priv = to_i915(dev);
  2808. unsigned long irqflags;
  2809. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2810. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2811. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2812. ilk_disable_display_irq(dev_priv, bit);
  2813. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2814. }
  2815. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2816. {
  2817. struct drm_i915_private *dev_priv = to_i915(dev);
  2818. unsigned long irqflags;
  2819. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2820. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2821. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2822. }
  2823. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2824. {
  2825. if (HAS_PCH_NOP(dev_priv))
  2826. return;
  2827. GEN3_IRQ_RESET(SDE);
  2828. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2829. I915_WRITE(SERR_INT, 0xffffffff);
  2830. }
  2831. /*
  2832. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2833. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2834. * instead we unconditionally enable all PCH interrupt sources here, but then
  2835. * only unmask them as needed with SDEIMR.
  2836. *
  2837. * This function needs to be called before interrupts are enabled.
  2838. */
  2839. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2840. {
  2841. struct drm_i915_private *dev_priv = to_i915(dev);
  2842. if (HAS_PCH_NOP(dev_priv))
  2843. return;
  2844. WARN_ON(I915_READ(SDEIER) != 0);
  2845. I915_WRITE(SDEIER, 0xffffffff);
  2846. POSTING_READ(SDEIER);
  2847. }
  2848. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2849. {
  2850. GEN3_IRQ_RESET(GT);
  2851. if (INTEL_GEN(dev_priv) >= 6)
  2852. GEN3_IRQ_RESET(GEN6_PM);
  2853. }
  2854. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2855. {
  2856. if (IS_CHERRYVIEW(dev_priv))
  2857. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2858. else
  2859. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2860. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2861. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2862. i9xx_pipestat_irq_reset(dev_priv);
  2863. GEN3_IRQ_RESET(VLV_);
  2864. dev_priv->irq_mask = ~0u;
  2865. }
  2866. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2867. {
  2868. u32 pipestat_mask;
  2869. u32 enable_mask;
  2870. enum pipe pipe;
  2871. pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
  2872. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2873. for_each_pipe(dev_priv, pipe)
  2874. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2875. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2876. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2877. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2878. I915_LPE_PIPE_A_INTERRUPT |
  2879. I915_LPE_PIPE_B_INTERRUPT;
  2880. if (IS_CHERRYVIEW(dev_priv))
  2881. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2882. I915_LPE_PIPE_C_INTERRUPT;
  2883. WARN_ON(dev_priv->irq_mask != ~0u);
  2884. dev_priv->irq_mask = ~enable_mask;
  2885. GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2886. }
  2887. /* drm_dma.h hooks
  2888. */
  2889. static void ironlake_irq_reset(struct drm_device *dev)
  2890. {
  2891. struct drm_i915_private *dev_priv = to_i915(dev);
  2892. if (IS_GEN5(dev_priv))
  2893. I915_WRITE(HWSTAM, 0xffffffff);
  2894. GEN3_IRQ_RESET(DE);
  2895. if (IS_GEN7(dev_priv))
  2896. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2897. if (IS_HASWELL(dev_priv)) {
  2898. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2899. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2900. }
  2901. gen5_gt_irq_reset(dev_priv);
  2902. ibx_irq_reset(dev_priv);
  2903. }
  2904. static void valleyview_irq_reset(struct drm_device *dev)
  2905. {
  2906. struct drm_i915_private *dev_priv = to_i915(dev);
  2907. I915_WRITE(VLV_MASTER_IER, 0);
  2908. POSTING_READ(VLV_MASTER_IER);
  2909. gen5_gt_irq_reset(dev_priv);
  2910. spin_lock_irq(&dev_priv->irq_lock);
  2911. if (dev_priv->display_irqs_enabled)
  2912. vlv_display_irq_reset(dev_priv);
  2913. spin_unlock_irq(&dev_priv->irq_lock);
  2914. }
  2915. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2916. {
  2917. GEN8_IRQ_RESET_NDX(GT, 0);
  2918. GEN8_IRQ_RESET_NDX(GT, 1);
  2919. GEN8_IRQ_RESET_NDX(GT, 2);
  2920. GEN8_IRQ_RESET_NDX(GT, 3);
  2921. }
  2922. static void gen8_irq_reset(struct drm_device *dev)
  2923. {
  2924. struct drm_i915_private *dev_priv = to_i915(dev);
  2925. int pipe;
  2926. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2927. POSTING_READ(GEN8_MASTER_IRQ);
  2928. gen8_gt_irq_reset(dev_priv);
  2929. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2930. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2931. for_each_pipe(dev_priv, pipe)
  2932. if (intel_display_power_is_enabled(dev_priv,
  2933. POWER_DOMAIN_PIPE(pipe)))
  2934. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2935. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2936. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2937. GEN3_IRQ_RESET(GEN8_PCU_);
  2938. if (HAS_PCH_SPLIT(dev_priv))
  2939. ibx_irq_reset(dev_priv);
  2940. }
  2941. static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
  2942. {
  2943. /* Disable RCS, BCS, VCS and VECS class engines. */
  2944. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
  2945. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0);
  2946. /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
  2947. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0);
  2948. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0);
  2949. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0);
  2950. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0);
  2951. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0);
  2952. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  2953. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  2954. }
  2955. static void gen11_irq_reset(struct drm_device *dev)
  2956. {
  2957. struct drm_i915_private *dev_priv = dev->dev_private;
  2958. int pipe;
  2959. I915_WRITE(GEN11_GFX_MSTR_IRQ, 0);
  2960. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  2961. gen11_gt_irq_reset(dev_priv);
  2962. I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
  2963. for_each_pipe(dev_priv, pipe)
  2964. if (intel_display_power_is_enabled(dev_priv,
  2965. POWER_DOMAIN_PIPE(pipe)))
  2966. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2967. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2968. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2969. GEN3_IRQ_RESET(GEN11_DE_HPD_);
  2970. GEN3_IRQ_RESET(GEN11_GU_MISC_);
  2971. GEN3_IRQ_RESET(GEN8_PCU_);
  2972. if (HAS_PCH_ICP(dev_priv))
  2973. GEN3_IRQ_RESET(SDE);
  2974. }
  2975. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2976. u8 pipe_mask)
  2977. {
  2978. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2979. enum pipe pipe;
  2980. spin_lock_irq(&dev_priv->irq_lock);
  2981. if (!intel_irqs_enabled(dev_priv)) {
  2982. spin_unlock_irq(&dev_priv->irq_lock);
  2983. return;
  2984. }
  2985. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2986. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2987. dev_priv->de_irq_mask[pipe],
  2988. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2989. spin_unlock_irq(&dev_priv->irq_lock);
  2990. }
  2991. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2992. u8 pipe_mask)
  2993. {
  2994. enum pipe pipe;
  2995. spin_lock_irq(&dev_priv->irq_lock);
  2996. if (!intel_irqs_enabled(dev_priv)) {
  2997. spin_unlock_irq(&dev_priv->irq_lock);
  2998. return;
  2999. }
  3000. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  3001. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  3002. spin_unlock_irq(&dev_priv->irq_lock);
  3003. /* make sure we're done processing display irqs */
  3004. synchronize_irq(dev_priv->drm.irq);
  3005. }
  3006. static void cherryview_irq_reset(struct drm_device *dev)
  3007. {
  3008. struct drm_i915_private *dev_priv = to_i915(dev);
  3009. I915_WRITE(GEN8_MASTER_IRQ, 0);
  3010. POSTING_READ(GEN8_MASTER_IRQ);
  3011. gen8_gt_irq_reset(dev_priv);
  3012. GEN3_IRQ_RESET(GEN8_PCU_);
  3013. spin_lock_irq(&dev_priv->irq_lock);
  3014. if (dev_priv->display_irqs_enabled)
  3015. vlv_display_irq_reset(dev_priv);
  3016. spin_unlock_irq(&dev_priv->irq_lock);
  3017. }
  3018. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  3019. const u32 hpd[HPD_NUM_PINS])
  3020. {
  3021. struct intel_encoder *encoder;
  3022. u32 enabled_irqs = 0;
  3023. for_each_intel_encoder(&dev_priv->drm, encoder)
  3024. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  3025. enabled_irqs |= hpd[encoder->hpd_pin];
  3026. return enabled_irqs;
  3027. }
  3028. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3029. {
  3030. u32 hotplug;
  3031. /*
  3032. * Enable digital hotplug on the PCH, and configure the DP short pulse
  3033. * duration to 2ms (which is the minimum in the Display Port spec).
  3034. * The pulse duration bits are reserved on LPT+.
  3035. */
  3036. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3037. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  3038. PORTC_PULSE_DURATION_MASK |
  3039. PORTD_PULSE_DURATION_MASK);
  3040. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  3041. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  3042. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  3043. /*
  3044. * When CPU and PCH are on the same package, port A
  3045. * HPD must be enabled in both north and south.
  3046. */
  3047. if (HAS_PCH_LPT_LP(dev_priv))
  3048. hotplug |= PORTA_HOTPLUG_ENABLE;
  3049. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3050. }
  3051. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3052. {
  3053. u32 hotplug_irqs, enabled_irqs;
  3054. if (HAS_PCH_IBX(dev_priv)) {
  3055. hotplug_irqs = SDE_HOTPLUG_MASK;
  3056. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  3057. } else {
  3058. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  3059. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  3060. }
  3061. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3062. ibx_hpd_detection_setup(dev_priv);
  3063. }
  3064. static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3065. {
  3066. u32 hotplug;
  3067. hotplug = I915_READ(SHOTPLUG_CTL_DDI);
  3068. hotplug |= ICP_DDIA_HPD_ENABLE |
  3069. ICP_DDIB_HPD_ENABLE;
  3070. I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
  3071. hotplug = I915_READ(SHOTPLUG_CTL_TC);
  3072. hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
  3073. ICP_TC_HPD_ENABLE(PORT_TC2) |
  3074. ICP_TC_HPD_ENABLE(PORT_TC3) |
  3075. ICP_TC_HPD_ENABLE(PORT_TC4);
  3076. I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
  3077. }
  3078. static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3079. {
  3080. u32 hotplug_irqs, enabled_irqs;
  3081. hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
  3082. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
  3083. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3084. icp_hpd_detection_setup(dev_priv);
  3085. }
  3086. static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3087. {
  3088. u32 hotplug;
  3089. hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
  3090. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3091. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3092. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3093. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3094. I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
  3095. hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  3096. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3097. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3098. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3099. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3100. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
  3101. }
  3102. static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3103. {
  3104. u32 hotplug_irqs, enabled_irqs;
  3105. u32 val;
  3106. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
  3107. hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
  3108. val = I915_READ(GEN11_DE_HPD_IMR);
  3109. val &= ~hotplug_irqs;
  3110. I915_WRITE(GEN11_DE_HPD_IMR, val);
  3111. POSTING_READ(GEN11_DE_HPD_IMR);
  3112. gen11_hpd_detection_setup(dev_priv);
  3113. if (HAS_PCH_ICP(dev_priv))
  3114. icp_hpd_irq_setup(dev_priv);
  3115. }
  3116. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3117. {
  3118. u32 val, hotplug;
  3119. /* Display WA #1179 WaHardHangonHotPlug: cnp */
  3120. if (HAS_PCH_CNP(dev_priv)) {
  3121. val = I915_READ(SOUTH_CHICKEN1);
  3122. val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
  3123. val |= CHASSIS_CLK_REQ_DURATION(0xf);
  3124. I915_WRITE(SOUTH_CHICKEN1, val);
  3125. }
  3126. /* Enable digital hotplug on the PCH */
  3127. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3128. hotplug |= PORTA_HOTPLUG_ENABLE |
  3129. PORTB_HOTPLUG_ENABLE |
  3130. PORTC_HOTPLUG_ENABLE |
  3131. PORTD_HOTPLUG_ENABLE;
  3132. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3133. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  3134. hotplug |= PORTE_HOTPLUG_ENABLE;
  3135. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  3136. }
  3137. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3138. {
  3139. u32 hotplug_irqs, enabled_irqs;
  3140. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  3141. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  3142. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3143. spt_hpd_detection_setup(dev_priv);
  3144. }
  3145. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3146. {
  3147. u32 hotplug;
  3148. /*
  3149. * Enable digital hotplug on the CPU, and configure the DP short pulse
  3150. * duration to 2ms (which is the minimum in the Display Port spec)
  3151. * The pulse duration bits are reserved on HSW+.
  3152. */
  3153. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  3154. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  3155. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  3156. DIGITAL_PORTA_PULSE_DURATION_2ms;
  3157. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  3158. }
  3159. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3160. {
  3161. u32 hotplug_irqs, enabled_irqs;
  3162. if (INTEL_GEN(dev_priv) >= 8) {
  3163. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  3164. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  3165. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3166. } else if (INTEL_GEN(dev_priv) >= 7) {
  3167. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  3168. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  3169. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3170. } else {
  3171. hotplug_irqs = DE_DP_A_HOTPLUG;
  3172. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  3173. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3174. }
  3175. ilk_hpd_detection_setup(dev_priv);
  3176. ibx_hpd_irq_setup(dev_priv);
  3177. }
  3178. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  3179. u32 enabled_irqs)
  3180. {
  3181. u32 hotplug;
  3182. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3183. hotplug |= PORTA_HOTPLUG_ENABLE |
  3184. PORTB_HOTPLUG_ENABLE |
  3185. PORTC_HOTPLUG_ENABLE;
  3186. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  3187. hotplug, enabled_irqs);
  3188. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  3189. /*
  3190. * For BXT invert bit has to be set based on AOB design
  3191. * for HPD detection logic, update it based on VBT fields.
  3192. */
  3193. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  3194. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  3195. hotplug |= BXT_DDIA_HPD_INVERT;
  3196. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  3197. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  3198. hotplug |= BXT_DDIB_HPD_INVERT;
  3199. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  3200. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  3201. hotplug |= BXT_DDIC_HPD_INVERT;
  3202. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3203. }
  3204. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3205. {
  3206. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  3207. }
  3208. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3209. {
  3210. u32 hotplug_irqs, enabled_irqs;
  3211. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  3212. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  3213. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3214. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  3215. }
  3216. static void ibx_irq_postinstall(struct drm_device *dev)
  3217. {
  3218. struct drm_i915_private *dev_priv = to_i915(dev);
  3219. u32 mask;
  3220. if (HAS_PCH_NOP(dev_priv))
  3221. return;
  3222. if (HAS_PCH_IBX(dev_priv))
  3223. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  3224. else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  3225. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  3226. else
  3227. mask = SDE_GMBUS_CPT;
  3228. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  3229. I915_WRITE(SDEIMR, ~mask);
  3230. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  3231. HAS_PCH_LPT(dev_priv))
  3232. ibx_hpd_detection_setup(dev_priv);
  3233. else
  3234. spt_hpd_detection_setup(dev_priv);
  3235. }
  3236. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  3237. {
  3238. struct drm_i915_private *dev_priv = to_i915(dev);
  3239. u32 pm_irqs, gt_irqs;
  3240. pm_irqs = gt_irqs = 0;
  3241. dev_priv->gt_irq_mask = ~0;
  3242. if (HAS_L3_DPF(dev_priv)) {
  3243. /* L3 parity interrupt is always unmasked. */
  3244. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  3245. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  3246. }
  3247. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  3248. if (IS_GEN5(dev_priv)) {
  3249. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  3250. } else {
  3251. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  3252. }
  3253. GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  3254. if (INTEL_GEN(dev_priv) >= 6) {
  3255. /*
  3256. * RPS interrupts will get enabled/disabled on demand when RPS
  3257. * itself is enabled/disabled.
  3258. */
  3259. if (HAS_VEBOX(dev_priv)) {
  3260. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  3261. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  3262. }
  3263. dev_priv->pm_imr = 0xffffffff;
  3264. GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  3265. }
  3266. }
  3267. static int ironlake_irq_postinstall(struct drm_device *dev)
  3268. {
  3269. struct drm_i915_private *dev_priv = to_i915(dev);
  3270. u32 display_mask, extra_mask;
  3271. if (INTEL_GEN(dev_priv) >= 7) {
  3272. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  3273. DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
  3274. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  3275. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  3276. DE_DP_A_HOTPLUG_IVB);
  3277. } else {
  3278. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  3279. DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
  3280. DE_PIPEA_CRC_DONE | DE_POISON);
  3281. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  3282. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  3283. DE_DP_A_HOTPLUG);
  3284. }
  3285. if (IS_HASWELL(dev_priv)) {
  3286. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3287. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3288. display_mask |= DE_EDP_PSR_INT_HSW;
  3289. }
  3290. dev_priv->irq_mask = ~display_mask;
  3291. ibx_irq_pre_postinstall(dev);
  3292. GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  3293. gen5_gt_irq_postinstall(dev);
  3294. ilk_hpd_detection_setup(dev_priv);
  3295. ibx_irq_postinstall(dev);
  3296. if (IS_IRONLAKE_M(dev_priv)) {
  3297. /* Enable PCU event interrupts
  3298. *
  3299. * spinlocking not required here for correctness since interrupt
  3300. * setup is guaranteed to run in single-threaded context. But we
  3301. * need it to make the assert_spin_locked happy. */
  3302. spin_lock_irq(&dev_priv->irq_lock);
  3303. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  3304. spin_unlock_irq(&dev_priv->irq_lock);
  3305. }
  3306. return 0;
  3307. }
  3308. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  3309. {
  3310. lockdep_assert_held(&dev_priv->irq_lock);
  3311. if (dev_priv->display_irqs_enabled)
  3312. return;
  3313. dev_priv->display_irqs_enabled = true;
  3314. if (intel_irqs_enabled(dev_priv)) {
  3315. vlv_display_irq_reset(dev_priv);
  3316. vlv_display_irq_postinstall(dev_priv);
  3317. }
  3318. }
  3319. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  3320. {
  3321. lockdep_assert_held(&dev_priv->irq_lock);
  3322. if (!dev_priv->display_irqs_enabled)
  3323. return;
  3324. dev_priv->display_irqs_enabled = false;
  3325. if (intel_irqs_enabled(dev_priv))
  3326. vlv_display_irq_reset(dev_priv);
  3327. }
  3328. static int valleyview_irq_postinstall(struct drm_device *dev)
  3329. {
  3330. struct drm_i915_private *dev_priv = to_i915(dev);
  3331. gen5_gt_irq_postinstall(dev);
  3332. spin_lock_irq(&dev_priv->irq_lock);
  3333. if (dev_priv->display_irqs_enabled)
  3334. vlv_display_irq_postinstall(dev_priv);
  3335. spin_unlock_irq(&dev_priv->irq_lock);
  3336. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  3337. POSTING_READ(VLV_MASTER_IER);
  3338. return 0;
  3339. }
  3340. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3341. {
  3342. /* These are interrupts we'll toggle with the ring mask register */
  3343. uint32_t gt_interrupts[] = {
  3344. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3345. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3346. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  3347. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  3348. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3349. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3350. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  3351. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  3352. 0,
  3353. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  3354. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  3355. };
  3356. if (HAS_L3_DPF(dev_priv))
  3357. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  3358. dev_priv->pm_ier = 0x0;
  3359. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3360. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  3361. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  3362. /*
  3363. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3364. * is enabled/disabled. Same wil be the case for GuC interrupts.
  3365. */
  3366. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  3367. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  3368. }
  3369. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  3370. {
  3371. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  3372. uint32_t de_pipe_enables;
  3373. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  3374. u32 de_port_enables;
  3375. u32 de_misc_masked = GEN8_DE_EDP_PSR;
  3376. enum pipe pipe;
  3377. if (INTEL_GEN(dev_priv) <= 10)
  3378. de_misc_masked |= GEN8_DE_MISC_GSE;
  3379. if (INTEL_GEN(dev_priv) >= 9) {
  3380. de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  3381. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  3382. GEN9_AUX_CHANNEL_D;
  3383. if (IS_GEN9_LP(dev_priv))
  3384. de_port_masked |= BXT_DE_PORT_GMBUS;
  3385. } else {
  3386. de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  3387. }
  3388. if (INTEL_GEN(dev_priv) >= 11)
  3389. de_port_masked |= ICL_AUX_CHANNEL_E;
  3390. if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
  3391. de_port_masked |= CNL_AUX_CHANNEL_F;
  3392. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  3393. GEN8_PIPE_FIFO_UNDERRUN;
  3394. de_port_enables = de_port_masked;
  3395. if (IS_GEN9_LP(dev_priv))
  3396. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  3397. else if (IS_BROADWELL(dev_priv))
  3398. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  3399. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3400. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3401. for_each_pipe(dev_priv, pipe) {
  3402. dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
  3403. if (intel_display_power_is_enabled(dev_priv,
  3404. POWER_DOMAIN_PIPE(pipe)))
  3405. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  3406. dev_priv->de_irq_mask[pipe],
  3407. de_pipe_enables);
  3408. }
  3409. GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  3410. GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  3411. if (INTEL_GEN(dev_priv) >= 11) {
  3412. u32 de_hpd_masked = 0;
  3413. u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
  3414. GEN11_DE_TBT_HOTPLUG_MASK;
  3415. GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
  3416. gen11_hpd_detection_setup(dev_priv);
  3417. } else if (IS_GEN9_LP(dev_priv)) {
  3418. bxt_hpd_detection_setup(dev_priv);
  3419. } else if (IS_BROADWELL(dev_priv)) {
  3420. ilk_hpd_detection_setup(dev_priv);
  3421. }
  3422. }
  3423. static int gen8_irq_postinstall(struct drm_device *dev)
  3424. {
  3425. struct drm_i915_private *dev_priv = to_i915(dev);
  3426. if (HAS_PCH_SPLIT(dev_priv))
  3427. ibx_irq_pre_postinstall(dev);
  3428. gen8_gt_irq_postinstall(dev_priv);
  3429. gen8_de_irq_postinstall(dev_priv);
  3430. if (HAS_PCH_SPLIT(dev_priv))
  3431. ibx_irq_postinstall(dev);
  3432. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3433. POSTING_READ(GEN8_MASTER_IRQ);
  3434. return 0;
  3435. }
  3436. static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3437. {
  3438. const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
  3439. BUILD_BUG_ON(irqs & 0xffff0000);
  3440. /* Enable RCS, BCS, VCS and VECS class interrupts. */
  3441. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
  3442. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs);
  3443. /* Unmask irqs on RCS, BCS, VCS and VECS engines. */
  3444. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16));
  3445. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16));
  3446. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16));
  3447. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16));
  3448. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16));
  3449. /*
  3450. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3451. * is enabled/disabled.
  3452. */
  3453. dev_priv->pm_ier = 0x0;
  3454. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3455. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  3456. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  3457. }
  3458. static void icp_irq_postinstall(struct drm_device *dev)
  3459. {
  3460. struct drm_i915_private *dev_priv = to_i915(dev);
  3461. u32 mask = SDE_GMBUS_ICP;
  3462. WARN_ON(I915_READ(SDEIER) != 0);
  3463. I915_WRITE(SDEIER, 0xffffffff);
  3464. POSTING_READ(SDEIER);
  3465. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  3466. I915_WRITE(SDEIMR, ~mask);
  3467. icp_hpd_detection_setup(dev_priv);
  3468. }
  3469. static int gen11_irq_postinstall(struct drm_device *dev)
  3470. {
  3471. struct drm_i915_private *dev_priv = dev->dev_private;
  3472. u32 gu_misc_masked = GEN11_GU_MISC_GSE;
  3473. if (HAS_PCH_ICP(dev_priv))
  3474. icp_irq_postinstall(dev);
  3475. gen11_gt_irq_postinstall(dev_priv);
  3476. gen8_de_irq_postinstall(dev_priv);
  3477. GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
  3478. I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
  3479. I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
  3480. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  3481. return 0;
  3482. }
  3483. static int cherryview_irq_postinstall(struct drm_device *dev)
  3484. {
  3485. struct drm_i915_private *dev_priv = to_i915(dev);
  3486. gen8_gt_irq_postinstall(dev_priv);
  3487. spin_lock_irq(&dev_priv->irq_lock);
  3488. if (dev_priv->display_irqs_enabled)
  3489. vlv_display_irq_postinstall(dev_priv);
  3490. spin_unlock_irq(&dev_priv->irq_lock);
  3491. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3492. POSTING_READ(GEN8_MASTER_IRQ);
  3493. return 0;
  3494. }
  3495. static void i8xx_irq_reset(struct drm_device *dev)
  3496. {
  3497. struct drm_i915_private *dev_priv = to_i915(dev);
  3498. i9xx_pipestat_irq_reset(dev_priv);
  3499. I915_WRITE16(HWSTAM, 0xffff);
  3500. GEN2_IRQ_RESET();
  3501. }
  3502. static int i8xx_irq_postinstall(struct drm_device *dev)
  3503. {
  3504. struct drm_i915_private *dev_priv = to_i915(dev);
  3505. u16 enable_mask;
  3506. I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
  3507. I915_ERROR_MEMORY_REFRESH));
  3508. /* Unmask the interrupts that we always want on. */
  3509. dev_priv->irq_mask =
  3510. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3511. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3512. I915_MASTER_ERROR_INTERRUPT);
  3513. enable_mask =
  3514. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3515. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3516. I915_MASTER_ERROR_INTERRUPT |
  3517. I915_USER_INTERRUPT;
  3518. GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3519. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3520. * just to make the assert_spin_locked check happy. */
  3521. spin_lock_irq(&dev_priv->irq_lock);
  3522. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3523. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3524. spin_unlock_irq(&dev_priv->irq_lock);
  3525. return 0;
  3526. }
  3527. static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
  3528. u16 *eir, u16 *eir_stuck)
  3529. {
  3530. u16 emr;
  3531. *eir = I915_READ16(EIR);
  3532. if (*eir)
  3533. I915_WRITE16(EIR, *eir);
  3534. *eir_stuck = I915_READ16(EIR);
  3535. if (*eir_stuck == 0)
  3536. return;
  3537. /*
  3538. * Toggle all EMR bits to make sure we get an edge
  3539. * in the ISR master error bit if we don't clear
  3540. * all the EIR bits. Otherwise the edge triggered
  3541. * IIR on i965/g4x wouldn't notice that an interrupt
  3542. * is still pending. Also some EIR bits can't be
  3543. * cleared except by handling the underlying error
  3544. * (or by a GPU reset) so we mask any bit that
  3545. * remains set.
  3546. */
  3547. emr = I915_READ16(EMR);
  3548. I915_WRITE16(EMR, 0xffff);
  3549. I915_WRITE16(EMR, emr | *eir_stuck);
  3550. }
  3551. static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
  3552. u16 eir, u16 eir_stuck)
  3553. {
  3554. DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
  3555. if (eir_stuck)
  3556. DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
  3557. }
  3558. static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
  3559. u32 *eir, u32 *eir_stuck)
  3560. {
  3561. u32 emr;
  3562. *eir = I915_READ(EIR);
  3563. I915_WRITE(EIR, *eir);
  3564. *eir_stuck = I915_READ(EIR);
  3565. if (*eir_stuck == 0)
  3566. return;
  3567. /*
  3568. * Toggle all EMR bits to make sure we get an edge
  3569. * in the ISR master error bit if we don't clear
  3570. * all the EIR bits. Otherwise the edge triggered
  3571. * IIR on i965/g4x wouldn't notice that an interrupt
  3572. * is still pending. Also some EIR bits can't be
  3573. * cleared except by handling the underlying error
  3574. * (or by a GPU reset) so we mask any bit that
  3575. * remains set.
  3576. */
  3577. emr = I915_READ(EMR);
  3578. I915_WRITE(EMR, 0xffffffff);
  3579. I915_WRITE(EMR, emr | *eir_stuck);
  3580. }
  3581. static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
  3582. u32 eir, u32 eir_stuck)
  3583. {
  3584. DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
  3585. if (eir_stuck)
  3586. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
  3587. }
  3588. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  3589. {
  3590. struct drm_device *dev = arg;
  3591. struct drm_i915_private *dev_priv = to_i915(dev);
  3592. irqreturn_t ret = IRQ_NONE;
  3593. if (!intel_irqs_enabled(dev_priv))
  3594. return IRQ_NONE;
  3595. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3596. disable_rpm_wakeref_asserts(dev_priv);
  3597. do {
  3598. u32 pipe_stats[I915_MAX_PIPES] = {};
  3599. u16 eir = 0, eir_stuck = 0;
  3600. u16 iir;
  3601. iir = I915_READ16(IIR);
  3602. if (iir == 0)
  3603. break;
  3604. ret = IRQ_HANDLED;
  3605. /* Call regardless, as some status bits might not be
  3606. * signalled in iir */
  3607. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3608. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3609. i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
  3610. I915_WRITE16(IIR, iir);
  3611. if (iir & I915_USER_INTERRUPT)
  3612. notify_ring(dev_priv->engine[RCS]);
  3613. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3614. i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
  3615. i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3616. } while (0);
  3617. enable_rpm_wakeref_asserts(dev_priv);
  3618. return ret;
  3619. }
  3620. static void i915_irq_reset(struct drm_device *dev)
  3621. {
  3622. struct drm_i915_private *dev_priv = to_i915(dev);
  3623. if (I915_HAS_HOTPLUG(dev_priv)) {
  3624. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3625. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3626. }
  3627. i9xx_pipestat_irq_reset(dev_priv);
  3628. I915_WRITE(HWSTAM, 0xffffffff);
  3629. GEN3_IRQ_RESET();
  3630. }
  3631. static int i915_irq_postinstall(struct drm_device *dev)
  3632. {
  3633. struct drm_i915_private *dev_priv = to_i915(dev);
  3634. u32 enable_mask;
  3635. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
  3636. I915_ERROR_MEMORY_REFRESH));
  3637. /* Unmask the interrupts that we always want on. */
  3638. dev_priv->irq_mask =
  3639. ~(I915_ASLE_INTERRUPT |
  3640. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3641. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3642. I915_MASTER_ERROR_INTERRUPT);
  3643. enable_mask =
  3644. I915_ASLE_INTERRUPT |
  3645. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3646. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3647. I915_MASTER_ERROR_INTERRUPT |
  3648. I915_USER_INTERRUPT;
  3649. if (I915_HAS_HOTPLUG(dev_priv)) {
  3650. /* Enable in IER... */
  3651. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3652. /* and unmask in IMR */
  3653. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3654. }
  3655. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3656. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3657. * just to make the assert_spin_locked check happy. */
  3658. spin_lock_irq(&dev_priv->irq_lock);
  3659. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3660. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3661. spin_unlock_irq(&dev_priv->irq_lock);
  3662. i915_enable_asle_pipestat(dev_priv);
  3663. return 0;
  3664. }
  3665. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3666. {
  3667. struct drm_device *dev = arg;
  3668. struct drm_i915_private *dev_priv = to_i915(dev);
  3669. irqreturn_t ret = IRQ_NONE;
  3670. if (!intel_irqs_enabled(dev_priv))
  3671. return IRQ_NONE;
  3672. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3673. disable_rpm_wakeref_asserts(dev_priv);
  3674. do {
  3675. u32 pipe_stats[I915_MAX_PIPES] = {};
  3676. u32 eir = 0, eir_stuck = 0;
  3677. u32 hotplug_status = 0;
  3678. u32 iir;
  3679. iir = I915_READ(IIR);
  3680. if (iir == 0)
  3681. break;
  3682. ret = IRQ_HANDLED;
  3683. if (I915_HAS_HOTPLUG(dev_priv) &&
  3684. iir & I915_DISPLAY_PORT_INTERRUPT)
  3685. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3686. /* Call regardless, as some status bits might not be
  3687. * signalled in iir */
  3688. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3689. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3690. i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
  3691. I915_WRITE(IIR, iir);
  3692. if (iir & I915_USER_INTERRUPT)
  3693. notify_ring(dev_priv->engine[RCS]);
  3694. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3695. i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
  3696. if (hotplug_status)
  3697. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3698. i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3699. } while (0);
  3700. enable_rpm_wakeref_asserts(dev_priv);
  3701. return ret;
  3702. }
  3703. static void i965_irq_reset(struct drm_device *dev)
  3704. {
  3705. struct drm_i915_private *dev_priv = to_i915(dev);
  3706. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3707. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3708. i9xx_pipestat_irq_reset(dev_priv);
  3709. I915_WRITE(HWSTAM, 0xffffffff);
  3710. GEN3_IRQ_RESET();
  3711. }
  3712. static int i965_irq_postinstall(struct drm_device *dev)
  3713. {
  3714. struct drm_i915_private *dev_priv = to_i915(dev);
  3715. u32 enable_mask;
  3716. u32 error_mask;
  3717. /*
  3718. * Enable some error detection, note the instruction error mask
  3719. * bit is reserved, so we leave it masked.
  3720. */
  3721. if (IS_G4X(dev_priv)) {
  3722. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3723. GM45_ERROR_MEM_PRIV |
  3724. GM45_ERROR_CP_PRIV |
  3725. I915_ERROR_MEMORY_REFRESH);
  3726. } else {
  3727. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3728. I915_ERROR_MEMORY_REFRESH);
  3729. }
  3730. I915_WRITE(EMR, error_mask);
  3731. /* Unmask the interrupts that we always want on. */
  3732. dev_priv->irq_mask =
  3733. ~(I915_ASLE_INTERRUPT |
  3734. I915_DISPLAY_PORT_INTERRUPT |
  3735. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3736. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3737. I915_MASTER_ERROR_INTERRUPT);
  3738. enable_mask =
  3739. I915_ASLE_INTERRUPT |
  3740. I915_DISPLAY_PORT_INTERRUPT |
  3741. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3742. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3743. I915_MASTER_ERROR_INTERRUPT |
  3744. I915_USER_INTERRUPT;
  3745. if (IS_G4X(dev_priv))
  3746. enable_mask |= I915_BSD_USER_INTERRUPT;
  3747. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3748. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3749. * just to make the assert_spin_locked check happy. */
  3750. spin_lock_irq(&dev_priv->irq_lock);
  3751. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3752. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3753. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3754. spin_unlock_irq(&dev_priv->irq_lock);
  3755. i915_enable_asle_pipestat(dev_priv);
  3756. return 0;
  3757. }
  3758. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3759. {
  3760. u32 hotplug_en;
  3761. lockdep_assert_held(&dev_priv->irq_lock);
  3762. /* Note HDMI and DP share hotplug bits */
  3763. /* enable bits are the same for all generations */
  3764. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3765. /* Programming the CRT detection parameters tends
  3766. to generate a spurious hotplug event about three
  3767. seconds later. So just do it once.
  3768. */
  3769. if (IS_G4X(dev_priv))
  3770. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3771. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3772. /* Ignore TV since it's buggy */
  3773. i915_hotplug_interrupt_update_locked(dev_priv,
  3774. HOTPLUG_INT_EN_MASK |
  3775. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3776. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3777. hotplug_en);
  3778. }
  3779. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3780. {
  3781. struct drm_device *dev = arg;
  3782. struct drm_i915_private *dev_priv = to_i915(dev);
  3783. irqreturn_t ret = IRQ_NONE;
  3784. if (!intel_irqs_enabled(dev_priv))
  3785. return IRQ_NONE;
  3786. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3787. disable_rpm_wakeref_asserts(dev_priv);
  3788. do {
  3789. u32 pipe_stats[I915_MAX_PIPES] = {};
  3790. u32 eir = 0, eir_stuck = 0;
  3791. u32 hotplug_status = 0;
  3792. u32 iir;
  3793. iir = I915_READ(IIR);
  3794. if (iir == 0)
  3795. break;
  3796. ret = IRQ_HANDLED;
  3797. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  3798. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3799. /* Call regardless, as some status bits might not be
  3800. * signalled in iir */
  3801. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3802. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3803. i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
  3804. I915_WRITE(IIR, iir);
  3805. if (iir & I915_USER_INTERRUPT)
  3806. notify_ring(dev_priv->engine[RCS]);
  3807. if (iir & I915_BSD_USER_INTERRUPT)
  3808. notify_ring(dev_priv->engine[VCS]);
  3809. if (iir & I915_MASTER_ERROR_INTERRUPT)
  3810. i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
  3811. if (hotplug_status)
  3812. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3813. i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3814. } while (0);
  3815. enable_rpm_wakeref_asserts(dev_priv);
  3816. return ret;
  3817. }
  3818. /**
  3819. * intel_irq_init - initializes irq support
  3820. * @dev_priv: i915 device instance
  3821. *
  3822. * This function initializes all the irq support including work items, timers
  3823. * and all the vtables. It does not setup the interrupt itself though.
  3824. */
  3825. void intel_irq_init(struct drm_i915_private *dev_priv)
  3826. {
  3827. struct drm_device *dev = &dev_priv->drm;
  3828. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  3829. int i;
  3830. intel_hpd_init_work(dev_priv);
  3831. INIT_WORK(&rps->work, gen6_pm_rps_work);
  3832. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3833. for (i = 0; i < MAX_L3_SLICES; ++i)
  3834. dev_priv->l3_parity.remap_info[i] = NULL;
  3835. if (HAS_GUC_SCHED(dev_priv))
  3836. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3837. /* Let's track the enabled rps events */
  3838. if (IS_VALLEYVIEW(dev_priv))
  3839. /* WaGsvRC0ResidencyMethod:vlv */
  3840. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3841. else
  3842. dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
  3843. GEN6_PM_RP_DOWN_THRESHOLD |
  3844. GEN6_PM_RP_DOWN_TIMEOUT);
  3845. rps->pm_intrmsk_mbz = 0;
  3846. /*
  3847. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3848. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3849. *
  3850. * TODO: verify if this can be reproduced on VLV,CHV.
  3851. */
  3852. if (INTEL_GEN(dev_priv) <= 7)
  3853. rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3854. if (INTEL_GEN(dev_priv) >= 8)
  3855. rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3856. if (IS_GEN2(dev_priv)) {
  3857. /* Gen2 doesn't have a hardware frame counter */
  3858. dev->max_vblank_count = 0;
  3859. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3860. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3861. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3862. } else {
  3863. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3864. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3865. }
  3866. /*
  3867. * Opt out of the vblank disable timer on everything except gen2.
  3868. * Gen2 doesn't have a hardware frame counter and so depends on
  3869. * vblank interrupts to produce sane vblank seuquence numbers.
  3870. */
  3871. if (!IS_GEN2(dev_priv))
  3872. dev->vblank_disable_immediate = true;
  3873. /* Most platforms treat the display irq block as an always-on
  3874. * power domain. vlv/chv can disable it at runtime and need
  3875. * special care to avoid writing any of the display block registers
  3876. * outside of the power domain. We defer setting up the display irqs
  3877. * in this case to the runtime pm.
  3878. */
  3879. dev_priv->display_irqs_enabled = true;
  3880. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3881. dev_priv->display_irqs_enabled = false;
  3882. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3883. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3884. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3885. if (IS_CHERRYVIEW(dev_priv)) {
  3886. dev->driver->irq_handler = cherryview_irq_handler;
  3887. dev->driver->irq_preinstall = cherryview_irq_reset;
  3888. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3889. dev->driver->irq_uninstall = cherryview_irq_reset;
  3890. dev->driver->enable_vblank = i965_enable_vblank;
  3891. dev->driver->disable_vblank = i965_disable_vblank;
  3892. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3893. } else if (IS_VALLEYVIEW(dev_priv)) {
  3894. dev->driver->irq_handler = valleyview_irq_handler;
  3895. dev->driver->irq_preinstall = valleyview_irq_reset;
  3896. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3897. dev->driver->irq_uninstall = valleyview_irq_reset;
  3898. dev->driver->enable_vblank = i965_enable_vblank;
  3899. dev->driver->disable_vblank = i965_disable_vblank;
  3900. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3901. } else if (INTEL_GEN(dev_priv) >= 11) {
  3902. dev->driver->irq_handler = gen11_irq_handler;
  3903. dev->driver->irq_preinstall = gen11_irq_reset;
  3904. dev->driver->irq_postinstall = gen11_irq_postinstall;
  3905. dev->driver->irq_uninstall = gen11_irq_reset;
  3906. dev->driver->enable_vblank = gen8_enable_vblank;
  3907. dev->driver->disable_vblank = gen8_disable_vblank;
  3908. dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
  3909. } else if (INTEL_GEN(dev_priv) >= 8) {
  3910. dev->driver->irq_handler = gen8_irq_handler;
  3911. dev->driver->irq_preinstall = gen8_irq_reset;
  3912. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3913. dev->driver->irq_uninstall = gen8_irq_reset;
  3914. dev->driver->enable_vblank = gen8_enable_vblank;
  3915. dev->driver->disable_vblank = gen8_disable_vblank;
  3916. if (IS_GEN9_LP(dev_priv))
  3917. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3918. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3919. HAS_PCH_CNP(dev_priv))
  3920. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3921. else
  3922. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3923. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3924. dev->driver->irq_handler = ironlake_irq_handler;
  3925. dev->driver->irq_preinstall = ironlake_irq_reset;
  3926. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3927. dev->driver->irq_uninstall = ironlake_irq_reset;
  3928. dev->driver->enable_vblank = ironlake_enable_vblank;
  3929. dev->driver->disable_vblank = ironlake_disable_vblank;
  3930. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3931. } else {
  3932. if (IS_GEN2(dev_priv)) {
  3933. dev->driver->irq_preinstall = i8xx_irq_reset;
  3934. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3935. dev->driver->irq_handler = i8xx_irq_handler;
  3936. dev->driver->irq_uninstall = i8xx_irq_reset;
  3937. dev->driver->enable_vblank = i8xx_enable_vblank;
  3938. dev->driver->disable_vblank = i8xx_disable_vblank;
  3939. } else if (IS_GEN3(dev_priv)) {
  3940. dev->driver->irq_preinstall = i915_irq_reset;
  3941. dev->driver->irq_postinstall = i915_irq_postinstall;
  3942. dev->driver->irq_uninstall = i915_irq_reset;
  3943. dev->driver->irq_handler = i915_irq_handler;
  3944. dev->driver->enable_vblank = i8xx_enable_vblank;
  3945. dev->driver->disable_vblank = i8xx_disable_vblank;
  3946. } else {
  3947. dev->driver->irq_preinstall = i965_irq_reset;
  3948. dev->driver->irq_postinstall = i965_irq_postinstall;
  3949. dev->driver->irq_uninstall = i965_irq_reset;
  3950. dev->driver->irq_handler = i965_irq_handler;
  3951. dev->driver->enable_vblank = i965_enable_vblank;
  3952. dev->driver->disable_vblank = i965_disable_vblank;
  3953. }
  3954. if (I915_HAS_HOTPLUG(dev_priv))
  3955. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3956. }
  3957. }
  3958. /**
  3959. * intel_irq_fini - deinitializes IRQ support
  3960. * @i915: i915 device instance
  3961. *
  3962. * This function deinitializes all the IRQ support.
  3963. */
  3964. void intel_irq_fini(struct drm_i915_private *i915)
  3965. {
  3966. int i;
  3967. for (i = 0; i < MAX_L3_SLICES; ++i)
  3968. kfree(i915->l3_parity.remap_info[i]);
  3969. }
  3970. /**
  3971. * intel_irq_install - enables the hardware interrupt
  3972. * @dev_priv: i915 device instance
  3973. *
  3974. * This function enables the hardware interrupt handling, but leaves the hotplug
  3975. * handling still disabled. It is called after intel_irq_init().
  3976. *
  3977. * In the driver load and resume code we need working interrupts in a few places
  3978. * but don't want to deal with the hassle of concurrent probe and hotplug
  3979. * workers. Hence the split into this two-stage approach.
  3980. */
  3981. int intel_irq_install(struct drm_i915_private *dev_priv)
  3982. {
  3983. /*
  3984. * We enable some interrupt sources in our postinstall hooks, so mark
  3985. * interrupts as enabled _before_ actually enabling them to avoid
  3986. * special cases in our ordering checks.
  3987. */
  3988. dev_priv->runtime_pm.irqs_enabled = true;
  3989. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3990. }
  3991. /**
  3992. * intel_irq_uninstall - finilizes all irq handling
  3993. * @dev_priv: i915 device instance
  3994. *
  3995. * This stops interrupt and hotplug handling and unregisters and frees all
  3996. * resources acquired in the init functions.
  3997. */
  3998. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3999. {
  4000. drm_irq_uninstall(&dev_priv->drm);
  4001. intel_hpd_cancel_work(dev_priv);
  4002. dev_priv->runtime_pm.irqs_enabled = false;
  4003. }
  4004. /**
  4005. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  4006. * @dev_priv: i915 device instance
  4007. *
  4008. * This function is used to disable interrupts at runtime, both in the runtime
  4009. * pm and the system suspend/resume code.
  4010. */
  4011. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  4012. {
  4013. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  4014. dev_priv->runtime_pm.irqs_enabled = false;
  4015. synchronize_irq(dev_priv->drm.irq);
  4016. }
  4017. /**
  4018. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  4019. * @dev_priv: i915 device instance
  4020. *
  4021. * This function is used to enable interrupts at runtime, both in the runtime
  4022. * pm and the system suspend/resume code.
  4023. */
  4024. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  4025. {
  4026. dev_priv->runtime_pm.irqs_enabled = true;
  4027. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  4028. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  4029. }