i915_debugfs.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/debugfs.h>
  29. #include <linux/sort.h>
  30. #include <linux/sched/mm.h>
  31. #include "intel_drv.h"
  32. #include "intel_guc_submission.h"
  33. static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
  34. {
  35. return to_i915(node->minor->dev);
  36. }
  37. static int i915_capabilities(struct seq_file *m, void *data)
  38. {
  39. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  40. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  41. struct drm_printer p = drm_seq_file_printer(m);
  42. seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
  43. seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
  44. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
  45. intel_device_info_dump_flags(info, &p);
  46. intel_device_info_dump_runtime(info, &p);
  47. intel_driver_caps_print(&dev_priv->caps, &p);
  48. kernel_param_lock(THIS_MODULE);
  49. i915_params_dump(&i915_modparams, &p);
  50. kernel_param_unlock(THIS_MODULE);
  51. return 0;
  52. }
  53. static char get_active_flag(struct drm_i915_gem_object *obj)
  54. {
  55. return i915_gem_object_is_active(obj) ? '*' : ' ';
  56. }
  57. static char get_pin_flag(struct drm_i915_gem_object *obj)
  58. {
  59. return obj->pin_global ? 'p' : ' ';
  60. }
  61. static char get_tiling_flag(struct drm_i915_gem_object *obj)
  62. {
  63. switch (i915_gem_object_get_tiling(obj)) {
  64. default:
  65. case I915_TILING_NONE: return ' ';
  66. case I915_TILING_X: return 'X';
  67. case I915_TILING_Y: return 'Y';
  68. }
  69. }
  70. static char get_global_flag(struct drm_i915_gem_object *obj)
  71. {
  72. return obj->userfault_count ? 'g' : ' ';
  73. }
  74. static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
  75. {
  76. return obj->mm.mapping ? 'M' : ' ';
  77. }
  78. static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
  79. {
  80. u64 size = 0;
  81. struct i915_vma *vma;
  82. for_each_ggtt_vma(vma, obj) {
  83. if (drm_mm_node_allocated(&vma->node))
  84. size += vma->node.size;
  85. }
  86. return size;
  87. }
  88. static const char *
  89. stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
  90. {
  91. size_t x = 0;
  92. switch (page_sizes) {
  93. case 0:
  94. return "";
  95. case I915_GTT_PAGE_SIZE_4K:
  96. return "4K";
  97. case I915_GTT_PAGE_SIZE_64K:
  98. return "64K";
  99. case I915_GTT_PAGE_SIZE_2M:
  100. return "2M";
  101. default:
  102. if (!buf)
  103. return "M";
  104. if (page_sizes & I915_GTT_PAGE_SIZE_2M)
  105. x += snprintf(buf + x, len - x, "2M, ");
  106. if (page_sizes & I915_GTT_PAGE_SIZE_64K)
  107. x += snprintf(buf + x, len - x, "64K, ");
  108. if (page_sizes & I915_GTT_PAGE_SIZE_4K)
  109. x += snprintf(buf + x, len - x, "4K, ");
  110. buf[x-2] = '\0';
  111. return buf;
  112. }
  113. }
  114. static void
  115. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  116. {
  117. struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
  118. struct intel_engine_cs *engine;
  119. struct i915_vma *vma;
  120. unsigned int frontbuffer_bits;
  121. int pin_count = 0;
  122. lockdep_assert_held(&obj->base.dev->struct_mutex);
  123. seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
  124. &obj->base,
  125. get_active_flag(obj),
  126. get_pin_flag(obj),
  127. get_tiling_flag(obj),
  128. get_global_flag(obj),
  129. get_pin_mapped_flag(obj),
  130. obj->base.size / 1024,
  131. obj->read_domains,
  132. obj->write_domain,
  133. i915_cache_level_str(dev_priv, obj->cache_level),
  134. obj->mm.dirty ? " dirty" : "",
  135. obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
  136. if (obj->base.name)
  137. seq_printf(m, " (name: %d)", obj->base.name);
  138. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  139. if (i915_vma_is_pinned(vma))
  140. pin_count++;
  141. }
  142. seq_printf(m, " (pinned x %d)", pin_count);
  143. if (obj->pin_global)
  144. seq_printf(m, " (global)");
  145. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  146. if (!drm_mm_node_allocated(&vma->node))
  147. continue;
  148. seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
  149. i915_vma_is_ggtt(vma) ? "g" : "pp",
  150. vma->node.start, vma->node.size,
  151. stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
  152. if (i915_vma_is_ggtt(vma)) {
  153. switch (vma->ggtt_view.type) {
  154. case I915_GGTT_VIEW_NORMAL:
  155. seq_puts(m, ", normal");
  156. break;
  157. case I915_GGTT_VIEW_PARTIAL:
  158. seq_printf(m, ", partial [%08llx+%x]",
  159. vma->ggtt_view.partial.offset << PAGE_SHIFT,
  160. vma->ggtt_view.partial.size << PAGE_SHIFT);
  161. break;
  162. case I915_GGTT_VIEW_ROTATED:
  163. seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
  164. vma->ggtt_view.rotated.plane[0].width,
  165. vma->ggtt_view.rotated.plane[0].height,
  166. vma->ggtt_view.rotated.plane[0].stride,
  167. vma->ggtt_view.rotated.plane[0].offset,
  168. vma->ggtt_view.rotated.plane[1].width,
  169. vma->ggtt_view.rotated.plane[1].height,
  170. vma->ggtt_view.rotated.plane[1].stride,
  171. vma->ggtt_view.rotated.plane[1].offset);
  172. break;
  173. default:
  174. MISSING_CASE(vma->ggtt_view.type);
  175. break;
  176. }
  177. }
  178. if (vma->fence)
  179. seq_printf(m, " , fence: %d%s",
  180. vma->fence->id,
  181. i915_gem_active_isset(&vma->last_fence) ? "*" : "");
  182. seq_puts(m, ")");
  183. }
  184. if (obj->stolen)
  185. seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
  186. engine = i915_gem_object_last_write_engine(obj);
  187. if (engine)
  188. seq_printf(m, " (%s)", engine->name);
  189. frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
  190. if (frontbuffer_bits)
  191. seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
  192. }
  193. static int obj_rank_by_stolen(const void *A, const void *B)
  194. {
  195. const struct drm_i915_gem_object *a =
  196. *(const struct drm_i915_gem_object **)A;
  197. const struct drm_i915_gem_object *b =
  198. *(const struct drm_i915_gem_object **)B;
  199. if (a->stolen->start < b->stolen->start)
  200. return -1;
  201. if (a->stolen->start > b->stolen->start)
  202. return 1;
  203. return 0;
  204. }
  205. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  206. {
  207. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  208. struct drm_device *dev = &dev_priv->drm;
  209. struct drm_i915_gem_object **objects;
  210. struct drm_i915_gem_object *obj;
  211. u64 total_obj_size, total_gtt_size;
  212. unsigned long total, count, n;
  213. int ret;
  214. total = READ_ONCE(dev_priv->mm.object_count);
  215. objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
  216. if (!objects)
  217. return -ENOMEM;
  218. ret = mutex_lock_interruptible(&dev->struct_mutex);
  219. if (ret)
  220. goto out;
  221. total_obj_size = total_gtt_size = count = 0;
  222. spin_lock(&dev_priv->mm.obj_lock);
  223. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  224. if (count == total)
  225. break;
  226. if (obj->stolen == NULL)
  227. continue;
  228. objects[count++] = obj;
  229. total_obj_size += obj->base.size;
  230. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  231. }
  232. list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
  233. if (count == total)
  234. break;
  235. if (obj->stolen == NULL)
  236. continue;
  237. objects[count++] = obj;
  238. total_obj_size += obj->base.size;
  239. }
  240. spin_unlock(&dev_priv->mm.obj_lock);
  241. sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
  242. seq_puts(m, "Stolen:\n");
  243. for (n = 0; n < count; n++) {
  244. seq_puts(m, " ");
  245. describe_obj(m, objects[n]);
  246. seq_putc(m, '\n');
  247. }
  248. seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
  249. count, total_obj_size, total_gtt_size);
  250. mutex_unlock(&dev->struct_mutex);
  251. out:
  252. kvfree(objects);
  253. return ret;
  254. }
  255. struct file_stats {
  256. struct drm_i915_file_private *file_priv;
  257. unsigned long count;
  258. u64 total, unbound;
  259. u64 global, shared;
  260. u64 active, inactive;
  261. };
  262. static int per_file_stats(int id, void *ptr, void *data)
  263. {
  264. struct drm_i915_gem_object *obj = ptr;
  265. struct file_stats *stats = data;
  266. struct i915_vma *vma;
  267. lockdep_assert_held(&obj->base.dev->struct_mutex);
  268. stats->count++;
  269. stats->total += obj->base.size;
  270. if (!obj->bind_count)
  271. stats->unbound += obj->base.size;
  272. if (obj->base.name || obj->base.dma_buf)
  273. stats->shared += obj->base.size;
  274. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  275. if (!drm_mm_node_allocated(&vma->node))
  276. continue;
  277. if (i915_vma_is_ggtt(vma)) {
  278. stats->global += vma->node.size;
  279. } else {
  280. struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
  281. if (ppgtt->vm.file != stats->file_priv)
  282. continue;
  283. }
  284. if (i915_vma_is_active(vma))
  285. stats->active += vma->node.size;
  286. else
  287. stats->inactive += vma->node.size;
  288. }
  289. return 0;
  290. }
  291. #define print_file_stats(m, name, stats) do { \
  292. if (stats.count) \
  293. seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
  294. name, \
  295. stats.count, \
  296. stats.total, \
  297. stats.active, \
  298. stats.inactive, \
  299. stats.global, \
  300. stats.shared, \
  301. stats.unbound); \
  302. } while (0)
  303. static void print_batch_pool_stats(struct seq_file *m,
  304. struct drm_i915_private *dev_priv)
  305. {
  306. struct drm_i915_gem_object *obj;
  307. struct file_stats stats;
  308. struct intel_engine_cs *engine;
  309. enum intel_engine_id id;
  310. int j;
  311. memset(&stats, 0, sizeof(stats));
  312. for_each_engine(engine, dev_priv, id) {
  313. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  314. list_for_each_entry(obj,
  315. &engine->batch_pool.cache_list[j],
  316. batch_pool_link)
  317. per_file_stats(0, obj, &stats);
  318. }
  319. }
  320. print_file_stats(m, "[k]batch pool", stats);
  321. }
  322. static int per_file_ctx_stats(int idx, void *ptr, void *data)
  323. {
  324. struct i915_gem_context *ctx = ptr;
  325. struct intel_engine_cs *engine;
  326. enum intel_engine_id id;
  327. for_each_engine(engine, ctx->i915, id) {
  328. struct intel_context *ce = to_intel_context(ctx, engine);
  329. if (ce->state)
  330. per_file_stats(0, ce->state->obj, data);
  331. if (ce->ring)
  332. per_file_stats(0, ce->ring->vma->obj, data);
  333. }
  334. return 0;
  335. }
  336. static void print_context_stats(struct seq_file *m,
  337. struct drm_i915_private *dev_priv)
  338. {
  339. struct drm_device *dev = &dev_priv->drm;
  340. struct file_stats stats;
  341. struct drm_file *file;
  342. memset(&stats, 0, sizeof(stats));
  343. mutex_lock(&dev->struct_mutex);
  344. if (dev_priv->kernel_context)
  345. per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
  346. list_for_each_entry(file, &dev->filelist, lhead) {
  347. struct drm_i915_file_private *fpriv = file->driver_priv;
  348. idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
  349. }
  350. mutex_unlock(&dev->struct_mutex);
  351. print_file_stats(m, "[k]contexts", stats);
  352. }
  353. static int i915_gem_object_info(struct seq_file *m, void *data)
  354. {
  355. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  356. struct drm_device *dev = &dev_priv->drm;
  357. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  358. u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
  359. u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
  360. struct drm_i915_gem_object *obj;
  361. unsigned int page_sizes = 0;
  362. struct drm_file *file;
  363. char buf[80];
  364. int ret;
  365. ret = mutex_lock_interruptible(&dev->struct_mutex);
  366. if (ret)
  367. return ret;
  368. seq_printf(m, "%u objects, %llu bytes\n",
  369. dev_priv->mm.object_count,
  370. dev_priv->mm.object_memory);
  371. size = count = 0;
  372. mapped_size = mapped_count = 0;
  373. purgeable_size = purgeable_count = 0;
  374. huge_size = huge_count = 0;
  375. spin_lock(&dev_priv->mm.obj_lock);
  376. list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
  377. size += obj->base.size;
  378. ++count;
  379. if (obj->mm.madv == I915_MADV_DONTNEED) {
  380. purgeable_size += obj->base.size;
  381. ++purgeable_count;
  382. }
  383. if (obj->mm.mapping) {
  384. mapped_count++;
  385. mapped_size += obj->base.size;
  386. }
  387. if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
  388. huge_count++;
  389. huge_size += obj->base.size;
  390. page_sizes |= obj->mm.page_sizes.sg;
  391. }
  392. }
  393. seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
  394. size = count = dpy_size = dpy_count = 0;
  395. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  396. size += obj->base.size;
  397. ++count;
  398. if (obj->pin_global) {
  399. dpy_size += obj->base.size;
  400. ++dpy_count;
  401. }
  402. if (obj->mm.madv == I915_MADV_DONTNEED) {
  403. purgeable_size += obj->base.size;
  404. ++purgeable_count;
  405. }
  406. if (obj->mm.mapping) {
  407. mapped_count++;
  408. mapped_size += obj->base.size;
  409. }
  410. if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
  411. huge_count++;
  412. huge_size += obj->base.size;
  413. page_sizes |= obj->mm.page_sizes.sg;
  414. }
  415. }
  416. spin_unlock(&dev_priv->mm.obj_lock);
  417. seq_printf(m, "%u bound objects, %llu bytes\n",
  418. count, size);
  419. seq_printf(m, "%u purgeable objects, %llu bytes\n",
  420. purgeable_count, purgeable_size);
  421. seq_printf(m, "%u mapped objects, %llu bytes\n",
  422. mapped_count, mapped_size);
  423. seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
  424. huge_count,
  425. stringify_page_sizes(page_sizes, buf, sizeof(buf)),
  426. huge_size);
  427. seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
  428. dpy_count, dpy_size);
  429. seq_printf(m, "%llu [%pa] gtt total\n",
  430. ggtt->vm.total, &ggtt->mappable_end);
  431. seq_printf(m, "Supported page sizes: %s\n",
  432. stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
  433. buf, sizeof(buf)));
  434. seq_putc(m, '\n');
  435. print_batch_pool_stats(m, dev_priv);
  436. mutex_unlock(&dev->struct_mutex);
  437. mutex_lock(&dev->filelist_mutex);
  438. print_context_stats(m, dev_priv);
  439. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  440. struct file_stats stats;
  441. struct drm_i915_file_private *file_priv = file->driver_priv;
  442. struct i915_request *request;
  443. struct task_struct *task;
  444. mutex_lock(&dev->struct_mutex);
  445. memset(&stats, 0, sizeof(stats));
  446. stats.file_priv = file->driver_priv;
  447. spin_lock(&file->table_lock);
  448. idr_for_each(&file->object_idr, per_file_stats, &stats);
  449. spin_unlock(&file->table_lock);
  450. /*
  451. * Although we have a valid reference on file->pid, that does
  452. * not guarantee that the task_struct who called get_pid() is
  453. * still alive (e.g. get_pid(current) => fork() => exit()).
  454. * Therefore, we need to protect this ->comm access using RCU.
  455. */
  456. request = list_first_entry_or_null(&file_priv->mm.request_list,
  457. struct i915_request,
  458. client_link);
  459. rcu_read_lock();
  460. task = pid_task(request && request->gem_context->pid ?
  461. request->gem_context->pid : file->pid,
  462. PIDTYPE_PID);
  463. print_file_stats(m, task ? task->comm : "<unknown>", stats);
  464. rcu_read_unlock();
  465. mutex_unlock(&dev->struct_mutex);
  466. }
  467. mutex_unlock(&dev->filelist_mutex);
  468. return 0;
  469. }
  470. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  471. {
  472. struct drm_info_node *node = m->private;
  473. struct drm_i915_private *dev_priv = node_to_i915(node);
  474. struct drm_device *dev = &dev_priv->drm;
  475. struct drm_i915_gem_object **objects;
  476. struct drm_i915_gem_object *obj;
  477. u64 total_obj_size, total_gtt_size;
  478. unsigned long nobject, n;
  479. int count, ret;
  480. nobject = READ_ONCE(dev_priv->mm.object_count);
  481. objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
  482. if (!objects)
  483. return -ENOMEM;
  484. ret = mutex_lock_interruptible(&dev->struct_mutex);
  485. if (ret)
  486. return ret;
  487. count = 0;
  488. spin_lock(&dev_priv->mm.obj_lock);
  489. list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
  490. objects[count++] = obj;
  491. if (count == nobject)
  492. break;
  493. }
  494. spin_unlock(&dev_priv->mm.obj_lock);
  495. total_obj_size = total_gtt_size = 0;
  496. for (n = 0; n < count; n++) {
  497. obj = objects[n];
  498. seq_puts(m, " ");
  499. describe_obj(m, obj);
  500. seq_putc(m, '\n');
  501. total_obj_size += obj->base.size;
  502. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  503. }
  504. mutex_unlock(&dev->struct_mutex);
  505. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  506. count, total_obj_size, total_gtt_size);
  507. kvfree(objects);
  508. return 0;
  509. }
  510. static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
  511. {
  512. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  513. struct drm_device *dev = &dev_priv->drm;
  514. struct drm_i915_gem_object *obj;
  515. struct intel_engine_cs *engine;
  516. enum intel_engine_id id;
  517. int total = 0;
  518. int ret, j;
  519. ret = mutex_lock_interruptible(&dev->struct_mutex);
  520. if (ret)
  521. return ret;
  522. for_each_engine(engine, dev_priv, id) {
  523. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  524. int count;
  525. count = 0;
  526. list_for_each_entry(obj,
  527. &engine->batch_pool.cache_list[j],
  528. batch_pool_link)
  529. count++;
  530. seq_printf(m, "%s cache[%d]: %d objects\n",
  531. engine->name, j, count);
  532. list_for_each_entry(obj,
  533. &engine->batch_pool.cache_list[j],
  534. batch_pool_link) {
  535. seq_puts(m, " ");
  536. describe_obj(m, obj);
  537. seq_putc(m, '\n');
  538. }
  539. total += count;
  540. }
  541. }
  542. seq_printf(m, "total: %d\n", total);
  543. mutex_unlock(&dev->struct_mutex);
  544. return 0;
  545. }
  546. static void gen8_display_interrupt_info(struct seq_file *m)
  547. {
  548. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  549. int pipe;
  550. for_each_pipe(dev_priv, pipe) {
  551. enum intel_display_power_domain power_domain;
  552. power_domain = POWER_DOMAIN_PIPE(pipe);
  553. if (!intel_display_power_get_if_enabled(dev_priv,
  554. power_domain)) {
  555. seq_printf(m, "Pipe %c power disabled\n",
  556. pipe_name(pipe));
  557. continue;
  558. }
  559. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  560. pipe_name(pipe),
  561. I915_READ(GEN8_DE_PIPE_IMR(pipe)));
  562. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  563. pipe_name(pipe),
  564. I915_READ(GEN8_DE_PIPE_IIR(pipe)));
  565. seq_printf(m, "Pipe %c IER:\t%08x\n",
  566. pipe_name(pipe),
  567. I915_READ(GEN8_DE_PIPE_IER(pipe)));
  568. intel_display_power_put(dev_priv, power_domain);
  569. }
  570. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  571. I915_READ(GEN8_DE_PORT_IMR));
  572. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  573. I915_READ(GEN8_DE_PORT_IIR));
  574. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  575. I915_READ(GEN8_DE_PORT_IER));
  576. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  577. I915_READ(GEN8_DE_MISC_IMR));
  578. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  579. I915_READ(GEN8_DE_MISC_IIR));
  580. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  581. I915_READ(GEN8_DE_MISC_IER));
  582. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  583. I915_READ(GEN8_PCU_IMR));
  584. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  585. I915_READ(GEN8_PCU_IIR));
  586. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  587. I915_READ(GEN8_PCU_IER));
  588. }
  589. static int i915_interrupt_info(struct seq_file *m, void *data)
  590. {
  591. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  592. struct intel_engine_cs *engine;
  593. enum intel_engine_id id;
  594. int i, pipe;
  595. intel_runtime_pm_get(dev_priv);
  596. if (IS_CHERRYVIEW(dev_priv)) {
  597. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  598. I915_READ(GEN8_MASTER_IRQ));
  599. seq_printf(m, "Display IER:\t%08x\n",
  600. I915_READ(VLV_IER));
  601. seq_printf(m, "Display IIR:\t%08x\n",
  602. I915_READ(VLV_IIR));
  603. seq_printf(m, "Display IIR_RW:\t%08x\n",
  604. I915_READ(VLV_IIR_RW));
  605. seq_printf(m, "Display IMR:\t%08x\n",
  606. I915_READ(VLV_IMR));
  607. for_each_pipe(dev_priv, pipe) {
  608. enum intel_display_power_domain power_domain;
  609. power_domain = POWER_DOMAIN_PIPE(pipe);
  610. if (!intel_display_power_get_if_enabled(dev_priv,
  611. power_domain)) {
  612. seq_printf(m, "Pipe %c power disabled\n",
  613. pipe_name(pipe));
  614. continue;
  615. }
  616. seq_printf(m, "Pipe %c stat:\t%08x\n",
  617. pipe_name(pipe),
  618. I915_READ(PIPESTAT(pipe)));
  619. intel_display_power_put(dev_priv, power_domain);
  620. }
  621. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  622. seq_printf(m, "Port hotplug:\t%08x\n",
  623. I915_READ(PORT_HOTPLUG_EN));
  624. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  625. I915_READ(VLV_DPFLIPSTAT));
  626. seq_printf(m, "DPINVGTT:\t%08x\n",
  627. I915_READ(DPINVGTT));
  628. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  629. for (i = 0; i < 4; i++) {
  630. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  631. i, I915_READ(GEN8_GT_IMR(i)));
  632. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  633. i, I915_READ(GEN8_GT_IIR(i)));
  634. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  635. i, I915_READ(GEN8_GT_IER(i)));
  636. }
  637. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  638. I915_READ(GEN8_PCU_IMR));
  639. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  640. I915_READ(GEN8_PCU_IIR));
  641. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  642. I915_READ(GEN8_PCU_IER));
  643. } else if (INTEL_GEN(dev_priv) >= 11) {
  644. seq_printf(m, "Master Interrupt Control: %08x\n",
  645. I915_READ(GEN11_GFX_MSTR_IRQ));
  646. seq_printf(m, "Render/Copy Intr Enable: %08x\n",
  647. I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
  648. seq_printf(m, "VCS/VECS Intr Enable: %08x\n",
  649. I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
  650. seq_printf(m, "GUC/SG Intr Enable:\t %08x\n",
  651. I915_READ(GEN11_GUC_SG_INTR_ENABLE));
  652. seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
  653. I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
  654. seq_printf(m, "Crypto Intr Enable:\t %08x\n",
  655. I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
  656. seq_printf(m, "GUnit/CSME Intr Enable:\t %08x\n",
  657. I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));
  658. seq_printf(m, "Display Interrupt Control:\t%08x\n",
  659. I915_READ(GEN11_DISPLAY_INT_CTL));
  660. gen8_display_interrupt_info(m);
  661. } else if (INTEL_GEN(dev_priv) >= 8) {
  662. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  663. I915_READ(GEN8_MASTER_IRQ));
  664. for (i = 0; i < 4; i++) {
  665. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  666. i, I915_READ(GEN8_GT_IMR(i)));
  667. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  668. i, I915_READ(GEN8_GT_IIR(i)));
  669. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  670. i, I915_READ(GEN8_GT_IER(i)));
  671. }
  672. gen8_display_interrupt_info(m);
  673. } else if (IS_VALLEYVIEW(dev_priv)) {
  674. seq_printf(m, "Display IER:\t%08x\n",
  675. I915_READ(VLV_IER));
  676. seq_printf(m, "Display IIR:\t%08x\n",
  677. I915_READ(VLV_IIR));
  678. seq_printf(m, "Display IIR_RW:\t%08x\n",
  679. I915_READ(VLV_IIR_RW));
  680. seq_printf(m, "Display IMR:\t%08x\n",
  681. I915_READ(VLV_IMR));
  682. for_each_pipe(dev_priv, pipe) {
  683. enum intel_display_power_domain power_domain;
  684. power_domain = POWER_DOMAIN_PIPE(pipe);
  685. if (!intel_display_power_get_if_enabled(dev_priv,
  686. power_domain)) {
  687. seq_printf(m, "Pipe %c power disabled\n",
  688. pipe_name(pipe));
  689. continue;
  690. }
  691. seq_printf(m, "Pipe %c stat:\t%08x\n",
  692. pipe_name(pipe),
  693. I915_READ(PIPESTAT(pipe)));
  694. intel_display_power_put(dev_priv, power_domain);
  695. }
  696. seq_printf(m, "Master IER:\t%08x\n",
  697. I915_READ(VLV_MASTER_IER));
  698. seq_printf(m, "Render IER:\t%08x\n",
  699. I915_READ(GTIER));
  700. seq_printf(m, "Render IIR:\t%08x\n",
  701. I915_READ(GTIIR));
  702. seq_printf(m, "Render IMR:\t%08x\n",
  703. I915_READ(GTIMR));
  704. seq_printf(m, "PM IER:\t\t%08x\n",
  705. I915_READ(GEN6_PMIER));
  706. seq_printf(m, "PM IIR:\t\t%08x\n",
  707. I915_READ(GEN6_PMIIR));
  708. seq_printf(m, "PM IMR:\t\t%08x\n",
  709. I915_READ(GEN6_PMIMR));
  710. seq_printf(m, "Port hotplug:\t%08x\n",
  711. I915_READ(PORT_HOTPLUG_EN));
  712. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  713. I915_READ(VLV_DPFLIPSTAT));
  714. seq_printf(m, "DPINVGTT:\t%08x\n",
  715. I915_READ(DPINVGTT));
  716. } else if (!HAS_PCH_SPLIT(dev_priv)) {
  717. seq_printf(m, "Interrupt enable: %08x\n",
  718. I915_READ(IER));
  719. seq_printf(m, "Interrupt identity: %08x\n",
  720. I915_READ(IIR));
  721. seq_printf(m, "Interrupt mask: %08x\n",
  722. I915_READ(IMR));
  723. for_each_pipe(dev_priv, pipe)
  724. seq_printf(m, "Pipe %c stat: %08x\n",
  725. pipe_name(pipe),
  726. I915_READ(PIPESTAT(pipe)));
  727. } else {
  728. seq_printf(m, "North Display Interrupt enable: %08x\n",
  729. I915_READ(DEIER));
  730. seq_printf(m, "North Display Interrupt identity: %08x\n",
  731. I915_READ(DEIIR));
  732. seq_printf(m, "North Display Interrupt mask: %08x\n",
  733. I915_READ(DEIMR));
  734. seq_printf(m, "South Display Interrupt enable: %08x\n",
  735. I915_READ(SDEIER));
  736. seq_printf(m, "South Display Interrupt identity: %08x\n",
  737. I915_READ(SDEIIR));
  738. seq_printf(m, "South Display Interrupt mask: %08x\n",
  739. I915_READ(SDEIMR));
  740. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  741. I915_READ(GTIER));
  742. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  743. I915_READ(GTIIR));
  744. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  745. I915_READ(GTIMR));
  746. }
  747. if (INTEL_GEN(dev_priv) >= 11) {
  748. seq_printf(m, "RCS Intr Mask:\t %08x\n",
  749. I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
  750. seq_printf(m, "BCS Intr Mask:\t %08x\n",
  751. I915_READ(GEN11_BCS_RSVD_INTR_MASK));
  752. seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
  753. I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
  754. seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
  755. I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
  756. seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
  757. I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
  758. seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
  759. I915_READ(GEN11_GUC_SG_INTR_MASK));
  760. seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
  761. I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
  762. seq_printf(m, "Crypto Intr Mask:\t %08x\n",
  763. I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
  764. seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
  765. I915_READ(GEN11_GUNIT_CSME_INTR_MASK));
  766. } else if (INTEL_GEN(dev_priv) >= 6) {
  767. for_each_engine(engine, dev_priv, id) {
  768. seq_printf(m,
  769. "Graphics Interrupt mask (%s): %08x\n",
  770. engine->name, I915_READ_IMR(engine));
  771. }
  772. }
  773. intel_runtime_pm_put(dev_priv);
  774. return 0;
  775. }
  776. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  777. {
  778. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  779. struct drm_device *dev = &dev_priv->drm;
  780. int i, ret;
  781. ret = mutex_lock_interruptible(&dev->struct_mutex);
  782. if (ret)
  783. return ret;
  784. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  785. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  786. struct i915_vma *vma = dev_priv->fence_regs[i].vma;
  787. seq_printf(m, "Fence %d, pin count = %d, object = ",
  788. i, dev_priv->fence_regs[i].pin_count);
  789. if (!vma)
  790. seq_puts(m, "unused");
  791. else
  792. describe_obj(m, vma->obj);
  793. seq_putc(m, '\n');
  794. }
  795. mutex_unlock(&dev->struct_mutex);
  796. return 0;
  797. }
  798. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  799. static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
  800. size_t count, loff_t *pos)
  801. {
  802. struct i915_gpu_state *error = file->private_data;
  803. struct drm_i915_error_state_buf str;
  804. ssize_t ret;
  805. loff_t tmp;
  806. if (!error)
  807. return 0;
  808. ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
  809. if (ret)
  810. return ret;
  811. ret = i915_error_state_to_str(&str, error);
  812. if (ret)
  813. goto out;
  814. tmp = 0;
  815. ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
  816. if (ret < 0)
  817. goto out;
  818. *pos = str.start + ret;
  819. out:
  820. i915_error_state_buf_release(&str);
  821. return ret;
  822. }
  823. static int gpu_state_release(struct inode *inode, struct file *file)
  824. {
  825. i915_gpu_state_put(file->private_data);
  826. return 0;
  827. }
  828. static int i915_gpu_info_open(struct inode *inode, struct file *file)
  829. {
  830. struct drm_i915_private *i915 = inode->i_private;
  831. struct i915_gpu_state *gpu;
  832. intel_runtime_pm_get(i915);
  833. gpu = i915_capture_gpu_state(i915);
  834. intel_runtime_pm_put(i915);
  835. if (!gpu)
  836. return -ENOMEM;
  837. file->private_data = gpu;
  838. return 0;
  839. }
  840. static const struct file_operations i915_gpu_info_fops = {
  841. .owner = THIS_MODULE,
  842. .open = i915_gpu_info_open,
  843. .read = gpu_state_read,
  844. .llseek = default_llseek,
  845. .release = gpu_state_release,
  846. };
  847. static ssize_t
  848. i915_error_state_write(struct file *filp,
  849. const char __user *ubuf,
  850. size_t cnt,
  851. loff_t *ppos)
  852. {
  853. struct i915_gpu_state *error = filp->private_data;
  854. if (!error)
  855. return 0;
  856. DRM_DEBUG_DRIVER("Resetting error state\n");
  857. i915_reset_error_state(error->i915);
  858. return cnt;
  859. }
  860. static int i915_error_state_open(struct inode *inode, struct file *file)
  861. {
  862. file->private_data = i915_first_error_state(inode->i_private);
  863. return 0;
  864. }
  865. static const struct file_operations i915_error_state_fops = {
  866. .owner = THIS_MODULE,
  867. .open = i915_error_state_open,
  868. .read = gpu_state_read,
  869. .write = i915_error_state_write,
  870. .llseek = default_llseek,
  871. .release = gpu_state_release,
  872. };
  873. #endif
  874. static int
  875. i915_next_seqno_set(void *data, u64 val)
  876. {
  877. struct drm_i915_private *dev_priv = data;
  878. struct drm_device *dev = &dev_priv->drm;
  879. int ret;
  880. ret = mutex_lock_interruptible(&dev->struct_mutex);
  881. if (ret)
  882. return ret;
  883. intel_runtime_pm_get(dev_priv);
  884. ret = i915_gem_set_global_seqno(dev, val);
  885. intel_runtime_pm_put(dev_priv);
  886. mutex_unlock(&dev->struct_mutex);
  887. return ret;
  888. }
  889. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  890. NULL, i915_next_seqno_set,
  891. "0x%llx\n");
  892. static int i915_frequency_info(struct seq_file *m, void *unused)
  893. {
  894. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  895. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  896. int ret = 0;
  897. intel_runtime_pm_get(dev_priv);
  898. if (IS_GEN5(dev_priv)) {
  899. u16 rgvswctl = I915_READ16(MEMSWCTL);
  900. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  901. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  902. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  903. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  904. MEMSTAT_VID_SHIFT);
  905. seq_printf(m, "Current P-state: %d\n",
  906. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  907. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  908. u32 rpmodectl, freq_sts;
  909. mutex_lock(&dev_priv->pcu_lock);
  910. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  911. seq_printf(m, "Video Turbo Mode: %s\n",
  912. yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
  913. seq_printf(m, "HW control enabled: %s\n",
  914. yesno(rpmodectl & GEN6_RP_ENABLE));
  915. seq_printf(m, "SW control enabled: %s\n",
  916. yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
  917. GEN6_RP_MEDIA_SW_MODE));
  918. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  919. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  920. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  921. seq_printf(m, "actual GPU freq: %d MHz\n",
  922. intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  923. seq_printf(m, "current GPU freq: %d MHz\n",
  924. intel_gpu_freq(dev_priv, rps->cur_freq));
  925. seq_printf(m, "max GPU freq: %d MHz\n",
  926. intel_gpu_freq(dev_priv, rps->max_freq));
  927. seq_printf(m, "min GPU freq: %d MHz\n",
  928. intel_gpu_freq(dev_priv, rps->min_freq));
  929. seq_printf(m, "idle GPU freq: %d MHz\n",
  930. intel_gpu_freq(dev_priv, rps->idle_freq));
  931. seq_printf(m,
  932. "efficient (RPe) frequency: %d MHz\n",
  933. intel_gpu_freq(dev_priv, rps->efficient_freq));
  934. mutex_unlock(&dev_priv->pcu_lock);
  935. } else if (INTEL_GEN(dev_priv) >= 6) {
  936. u32 rp_state_limits;
  937. u32 gt_perf_status;
  938. u32 rp_state_cap;
  939. u32 rpmodectl, rpinclimit, rpdeclimit;
  940. u32 rpstat, cagf, reqf;
  941. u32 rpupei, rpcurup, rpprevup;
  942. u32 rpdownei, rpcurdown, rpprevdown;
  943. u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
  944. int max_freq;
  945. rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  946. if (IS_GEN9_LP(dev_priv)) {
  947. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  948. gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
  949. } else {
  950. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  951. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  952. }
  953. /* RPSTAT1 is in the GT power well */
  954. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  955. reqf = I915_READ(GEN6_RPNSWREQ);
  956. if (INTEL_GEN(dev_priv) >= 9)
  957. reqf >>= 23;
  958. else {
  959. reqf &= ~GEN6_TURBO_DISABLE;
  960. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  961. reqf >>= 24;
  962. else
  963. reqf >>= 25;
  964. }
  965. reqf = intel_gpu_freq(dev_priv, reqf);
  966. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  967. rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
  968. rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
  969. rpstat = I915_READ(GEN6_RPSTAT1);
  970. rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
  971. rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
  972. rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
  973. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
  974. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
  975. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
  976. cagf = intel_gpu_freq(dev_priv,
  977. intel_get_cagf(dev_priv, rpstat));
  978. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  979. if (INTEL_GEN(dev_priv) >= 11) {
  980. pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
  981. pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
  982. /*
  983. * The equivalent to the PM ISR & IIR cannot be read
  984. * without affecting the current state of the system
  985. */
  986. pm_isr = 0;
  987. pm_iir = 0;
  988. } else if (INTEL_GEN(dev_priv) >= 8) {
  989. pm_ier = I915_READ(GEN8_GT_IER(2));
  990. pm_imr = I915_READ(GEN8_GT_IMR(2));
  991. pm_isr = I915_READ(GEN8_GT_ISR(2));
  992. pm_iir = I915_READ(GEN8_GT_IIR(2));
  993. } else {
  994. pm_ier = I915_READ(GEN6_PMIER);
  995. pm_imr = I915_READ(GEN6_PMIMR);
  996. pm_isr = I915_READ(GEN6_PMISR);
  997. pm_iir = I915_READ(GEN6_PMIIR);
  998. }
  999. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1000. seq_printf(m, "Video Turbo Mode: %s\n",
  1001. yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
  1002. seq_printf(m, "HW control enabled: %s\n",
  1003. yesno(rpmodectl & GEN6_RP_ENABLE));
  1004. seq_printf(m, "SW control enabled: %s\n",
  1005. yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
  1006. GEN6_RP_MEDIA_SW_MODE));
  1007. seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
  1008. pm_ier, pm_imr, pm_mask);
  1009. if (INTEL_GEN(dev_priv) <= 10)
  1010. seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
  1011. pm_isr, pm_iir);
  1012. seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
  1013. rps->pm_intrmsk_mbz);
  1014. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1015. seq_printf(m, "Render p-state ratio: %d\n",
  1016. (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
  1017. seq_printf(m, "Render p-state VID: %d\n",
  1018. gt_perf_status & 0xff);
  1019. seq_printf(m, "Render p-state limit: %d\n",
  1020. rp_state_limits & 0xff);
  1021. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1022. seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
  1023. seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
  1024. seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
  1025. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  1026. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1027. seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
  1028. rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
  1029. seq_printf(m, "RP CUR UP: %d (%dus)\n",
  1030. rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
  1031. seq_printf(m, "RP PREV UP: %d (%dus)\n",
  1032. rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
  1033. seq_printf(m, "Up threshold: %d%%\n",
  1034. rps->power.up_threshold);
  1035. seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
  1036. rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
  1037. seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
  1038. rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
  1039. seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
  1040. rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
  1041. seq_printf(m, "Down threshold: %d%%\n",
  1042. rps->power.down_threshold);
  1043. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
  1044. rp_state_cap >> 16) & 0xff;
  1045. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1046. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1047. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1048. intel_gpu_freq(dev_priv, max_freq));
  1049. max_freq = (rp_state_cap & 0xff00) >> 8;
  1050. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1051. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1052. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1053. intel_gpu_freq(dev_priv, max_freq));
  1054. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
  1055. rp_state_cap >> 0) & 0xff;
  1056. max_freq *= (IS_GEN9_BC(dev_priv) ||
  1057. INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
  1058. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1059. intel_gpu_freq(dev_priv, max_freq));
  1060. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1061. intel_gpu_freq(dev_priv, rps->max_freq));
  1062. seq_printf(m, "Current freq: %d MHz\n",
  1063. intel_gpu_freq(dev_priv, rps->cur_freq));
  1064. seq_printf(m, "Actual freq: %d MHz\n", cagf);
  1065. seq_printf(m, "Idle freq: %d MHz\n",
  1066. intel_gpu_freq(dev_priv, rps->idle_freq));
  1067. seq_printf(m, "Min freq: %d MHz\n",
  1068. intel_gpu_freq(dev_priv, rps->min_freq));
  1069. seq_printf(m, "Boost freq: %d MHz\n",
  1070. intel_gpu_freq(dev_priv, rps->boost_freq));
  1071. seq_printf(m, "Max freq: %d MHz\n",
  1072. intel_gpu_freq(dev_priv, rps->max_freq));
  1073. seq_printf(m,
  1074. "efficient (RPe) frequency: %d MHz\n",
  1075. intel_gpu_freq(dev_priv, rps->efficient_freq));
  1076. } else {
  1077. seq_puts(m, "no P-state info available\n");
  1078. }
  1079. seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
  1080. seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
  1081. seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
  1082. intel_runtime_pm_put(dev_priv);
  1083. return ret;
  1084. }
  1085. static void i915_instdone_info(struct drm_i915_private *dev_priv,
  1086. struct seq_file *m,
  1087. struct intel_instdone *instdone)
  1088. {
  1089. int slice;
  1090. int subslice;
  1091. seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
  1092. instdone->instdone);
  1093. if (INTEL_GEN(dev_priv) <= 3)
  1094. return;
  1095. seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
  1096. instdone->slice_common);
  1097. if (INTEL_GEN(dev_priv) <= 6)
  1098. return;
  1099. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1100. seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
  1101. slice, subslice, instdone->sampler[slice][subslice]);
  1102. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1103. seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
  1104. slice, subslice, instdone->row[slice][subslice]);
  1105. }
  1106. static int i915_hangcheck_info(struct seq_file *m, void *unused)
  1107. {
  1108. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1109. struct intel_engine_cs *engine;
  1110. u64 acthd[I915_NUM_ENGINES];
  1111. u32 seqno[I915_NUM_ENGINES];
  1112. struct intel_instdone instdone;
  1113. enum intel_engine_id id;
  1114. if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  1115. seq_puts(m, "Wedged\n");
  1116. if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
  1117. seq_puts(m, "Reset in progress: struct_mutex backoff\n");
  1118. if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
  1119. seq_puts(m, "Reset in progress: reset handoff to waiter\n");
  1120. if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
  1121. seq_puts(m, "Waiter holding struct mutex\n");
  1122. if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
  1123. seq_puts(m, "struct_mutex blocked for reset\n");
  1124. if (!i915_modparams.enable_hangcheck) {
  1125. seq_puts(m, "Hangcheck disabled\n");
  1126. return 0;
  1127. }
  1128. intel_runtime_pm_get(dev_priv);
  1129. for_each_engine(engine, dev_priv, id) {
  1130. acthd[id] = intel_engine_get_active_head(engine);
  1131. seqno[id] = intel_engine_get_seqno(engine);
  1132. }
  1133. intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
  1134. intel_runtime_pm_put(dev_priv);
  1135. if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
  1136. seq_printf(m, "Hangcheck active, timer fires in %dms\n",
  1137. jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
  1138. jiffies));
  1139. else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
  1140. seq_puts(m, "Hangcheck active, work pending\n");
  1141. else
  1142. seq_puts(m, "Hangcheck inactive\n");
  1143. seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
  1144. for_each_engine(engine, dev_priv, id) {
  1145. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  1146. struct rb_node *rb;
  1147. seq_printf(m, "%s:\n", engine->name);
  1148. seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
  1149. engine->hangcheck.seqno, seqno[id],
  1150. intel_engine_last_submit(engine));
  1151. seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s, wedged? %s\n",
  1152. yesno(intel_engine_has_waiter(engine)),
  1153. yesno(test_bit(engine->id,
  1154. &dev_priv->gpu_error.missed_irq_rings)),
  1155. yesno(engine->hangcheck.stalled),
  1156. yesno(engine->hangcheck.wedged));
  1157. spin_lock_irq(&b->rb_lock);
  1158. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1159. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1160. seq_printf(m, "\t%s [%d] waiting for %x\n",
  1161. w->tsk->comm, w->tsk->pid, w->seqno);
  1162. }
  1163. spin_unlock_irq(&b->rb_lock);
  1164. seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
  1165. (long long)engine->hangcheck.acthd,
  1166. (long long)acthd[id]);
  1167. seq_printf(m, "\taction = %s(%d) %d ms ago\n",
  1168. hangcheck_action_to_str(engine->hangcheck.action),
  1169. engine->hangcheck.action,
  1170. jiffies_to_msecs(jiffies -
  1171. engine->hangcheck.action_timestamp));
  1172. if (engine->id == RCS) {
  1173. seq_puts(m, "\tinstdone read =\n");
  1174. i915_instdone_info(dev_priv, m, &instdone);
  1175. seq_puts(m, "\tinstdone accu =\n");
  1176. i915_instdone_info(dev_priv, m,
  1177. &engine->hangcheck.instdone);
  1178. }
  1179. }
  1180. return 0;
  1181. }
  1182. static int i915_reset_info(struct seq_file *m, void *unused)
  1183. {
  1184. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1185. struct i915_gpu_error *error = &dev_priv->gpu_error;
  1186. struct intel_engine_cs *engine;
  1187. enum intel_engine_id id;
  1188. seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
  1189. for_each_engine(engine, dev_priv, id) {
  1190. seq_printf(m, "%s = %u\n", engine->name,
  1191. i915_reset_engine_count(error, engine));
  1192. }
  1193. return 0;
  1194. }
  1195. static int ironlake_drpc_info(struct seq_file *m)
  1196. {
  1197. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1198. u32 rgvmodectl, rstdbyctl;
  1199. u16 crstandvid;
  1200. rgvmodectl = I915_READ(MEMMODECTL);
  1201. rstdbyctl = I915_READ(RSTDBYCTL);
  1202. crstandvid = I915_READ16(CRSTANDVID);
  1203. seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
  1204. seq_printf(m, "Boost freq: %d\n",
  1205. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1206. MEMMODE_BOOST_FREQ_SHIFT);
  1207. seq_printf(m, "HW control enabled: %s\n",
  1208. yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
  1209. seq_printf(m, "SW control enabled: %s\n",
  1210. yesno(rgvmodectl & MEMMODE_SWMODE_EN));
  1211. seq_printf(m, "Gated voltage change: %s\n",
  1212. yesno(rgvmodectl & MEMMODE_RCLK_GATE));
  1213. seq_printf(m, "Starting frequency: P%d\n",
  1214. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1215. seq_printf(m, "Max P-state: P%d\n",
  1216. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1217. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1218. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1219. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1220. seq_printf(m, "Render standby enabled: %s\n",
  1221. yesno(!(rstdbyctl & RCX_SW_EXIT)));
  1222. seq_puts(m, "Current RS state: ");
  1223. switch (rstdbyctl & RSX_STATUS_MASK) {
  1224. case RSX_STATUS_ON:
  1225. seq_puts(m, "on\n");
  1226. break;
  1227. case RSX_STATUS_RC1:
  1228. seq_puts(m, "RC1\n");
  1229. break;
  1230. case RSX_STATUS_RC1E:
  1231. seq_puts(m, "RC1E\n");
  1232. break;
  1233. case RSX_STATUS_RS1:
  1234. seq_puts(m, "RS1\n");
  1235. break;
  1236. case RSX_STATUS_RS2:
  1237. seq_puts(m, "RS2 (RC6)\n");
  1238. break;
  1239. case RSX_STATUS_RS3:
  1240. seq_puts(m, "RC3 (RC6+)\n");
  1241. break;
  1242. default:
  1243. seq_puts(m, "unknown\n");
  1244. break;
  1245. }
  1246. return 0;
  1247. }
  1248. static int i915_forcewake_domains(struct seq_file *m, void *data)
  1249. {
  1250. struct drm_i915_private *i915 = node_to_i915(m->private);
  1251. struct intel_uncore_forcewake_domain *fw_domain;
  1252. unsigned int tmp;
  1253. seq_printf(m, "user.bypass_count = %u\n",
  1254. i915->uncore.user_forcewake.count);
  1255. for_each_fw_domain(fw_domain, i915, tmp)
  1256. seq_printf(m, "%s.wake_count = %u\n",
  1257. intel_uncore_forcewake_domain_to_str(fw_domain->id),
  1258. READ_ONCE(fw_domain->wake_count));
  1259. return 0;
  1260. }
  1261. static void print_rc6_res(struct seq_file *m,
  1262. const char *title,
  1263. const i915_reg_t reg)
  1264. {
  1265. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1266. seq_printf(m, "%s %u (%llu us)\n",
  1267. title, I915_READ(reg),
  1268. intel_rc6_residency_us(dev_priv, reg));
  1269. }
  1270. static int vlv_drpc_info(struct seq_file *m)
  1271. {
  1272. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1273. u32 rcctl1, pw_status;
  1274. pw_status = I915_READ(VLV_GTLC_PW_STATUS);
  1275. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1276. seq_printf(m, "RC6 Enabled: %s\n",
  1277. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1278. GEN6_RC_CTL_EI_MODE(1))));
  1279. seq_printf(m, "Render Power Well: %s\n",
  1280. (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1281. seq_printf(m, "Media Power Well: %s\n",
  1282. (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1283. print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
  1284. print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
  1285. return i915_forcewake_domains(m, NULL);
  1286. }
  1287. static int gen6_drpc_info(struct seq_file *m)
  1288. {
  1289. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1290. u32 gt_core_status, rcctl1, rc6vids = 0;
  1291. u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
  1292. gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
  1293. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1294. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1295. if (INTEL_GEN(dev_priv) >= 9) {
  1296. gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
  1297. gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
  1298. }
  1299. if (INTEL_GEN(dev_priv) <= 7) {
  1300. mutex_lock(&dev_priv->pcu_lock);
  1301. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
  1302. &rc6vids);
  1303. mutex_unlock(&dev_priv->pcu_lock);
  1304. }
  1305. seq_printf(m, "RC1e Enabled: %s\n",
  1306. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1307. seq_printf(m, "RC6 Enabled: %s\n",
  1308. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1309. if (INTEL_GEN(dev_priv) >= 9) {
  1310. seq_printf(m, "Render Well Gating Enabled: %s\n",
  1311. yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
  1312. seq_printf(m, "Media Well Gating Enabled: %s\n",
  1313. yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
  1314. }
  1315. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1316. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1317. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1318. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1319. seq_puts(m, "Current RC state: ");
  1320. switch (gt_core_status & GEN6_RCn_MASK) {
  1321. case GEN6_RC0:
  1322. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1323. seq_puts(m, "Core Power Down\n");
  1324. else
  1325. seq_puts(m, "on\n");
  1326. break;
  1327. case GEN6_RC3:
  1328. seq_puts(m, "RC3\n");
  1329. break;
  1330. case GEN6_RC6:
  1331. seq_puts(m, "RC6\n");
  1332. break;
  1333. case GEN6_RC7:
  1334. seq_puts(m, "RC7\n");
  1335. break;
  1336. default:
  1337. seq_puts(m, "Unknown\n");
  1338. break;
  1339. }
  1340. seq_printf(m, "Core Power Down: %s\n",
  1341. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1342. if (INTEL_GEN(dev_priv) >= 9) {
  1343. seq_printf(m, "Render Power Well: %s\n",
  1344. (gen9_powergate_status &
  1345. GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
  1346. seq_printf(m, "Media Power Well: %s\n",
  1347. (gen9_powergate_status &
  1348. GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1349. }
  1350. /* Not exactly sure what this is */
  1351. print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
  1352. GEN6_GT_GFX_RC6_LOCKED);
  1353. print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
  1354. print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
  1355. print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
  1356. if (INTEL_GEN(dev_priv) <= 7) {
  1357. seq_printf(m, "RC6 voltage: %dmV\n",
  1358. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1359. seq_printf(m, "RC6+ voltage: %dmV\n",
  1360. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1361. seq_printf(m, "RC6++ voltage: %dmV\n",
  1362. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1363. }
  1364. return i915_forcewake_domains(m, NULL);
  1365. }
  1366. static int i915_drpc_info(struct seq_file *m, void *unused)
  1367. {
  1368. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1369. int err;
  1370. intel_runtime_pm_get(dev_priv);
  1371. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1372. err = vlv_drpc_info(m);
  1373. else if (INTEL_GEN(dev_priv) >= 6)
  1374. err = gen6_drpc_info(m);
  1375. else
  1376. err = ironlake_drpc_info(m);
  1377. intel_runtime_pm_put(dev_priv);
  1378. return err;
  1379. }
  1380. static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
  1381. {
  1382. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1383. seq_printf(m, "FB tracking busy bits: 0x%08x\n",
  1384. dev_priv->fb_tracking.busy_bits);
  1385. seq_printf(m, "FB tracking flip bits: 0x%08x\n",
  1386. dev_priv->fb_tracking.flip_bits);
  1387. return 0;
  1388. }
  1389. static int i915_fbc_status(struct seq_file *m, void *unused)
  1390. {
  1391. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1392. struct intel_fbc *fbc = &dev_priv->fbc;
  1393. if (!HAS_FBC(dev_priv))
  1394. return -ENODEV;
  1395. intel_runtime_pm_get(dev_priv);
  1396. mutex_lock(&fbc->lock);
  1397. if (intel_fbc_is_active(dev_priv))
  1398. seq_puts(m, "FBC enabled\n");
  1399. else
  1400. seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
  1401. if (intel_fbc_is_active(dev_priv)) {
  1402. u32 mask;
  1403. if (INTEL_GEN(dev_priv) >= 8)
  1404. mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
  1405. else if (INTEL_GEN(dev_priv) >= 7)
  1406. mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
  1407. else if (INTEL_GEN(dev_priv) >= 5)
  1408. mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
  1409. else if (IS_G4X(dev_priv))
  1410. mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
  1411. else
  1412. mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
  1413. FBC_STAT_COMPRESSED);
  1414. seq_printf(m, "Compressing: %s\n", yesno(mask));
  1415. }
  1416. mutex_unlock(&fbc->lock);
  1417. intel_runtime_pm_put(dev_priv);
  1418. return 0;
  1419. }
  1420. static int i915_fbc_false_color_get(void *data, u64 *val)
  1421. {
  1422. struct drm_i915_private *dev_priv = data;
  1423. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1424. return -ENODEV;
  1425. *val = dev_priv->fbc.false_color;
  1426. return 0;
  1427. }
  1428. static int i915_fbc_false_color_set(void *data, u64 val)
  1429. {
  1430. struct drm_i915_private *dev_priv = data;
  1431. u32 reg;
  1432. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1433. return -ENODEV;
  1434. mutex_lock(&dev_priv->fbc.lock);
  1435. reg = I915_READ(ILK_DPFC_CONTROL);
  1436. dev_priv->fbc.false_color = val;
  1437. I915_WRITE(ILK_DPFC_CONTROL, val ?
  1438. (reg | FBC_CTL_FALSE_COLOR) :
  1439. (reg & ~FBC_CTL_FALSE_COLOR));
  1440. mutex_unlock(&dev_priv->fbc.lock);
  1441. return 0;
  1442. }
  1443. DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
  1444. i915_fbc_false_color_get, i915_fbc_false_color_set,
  1445. "%llu\n");
  1446. static int i915_ips_status(struct seq_file *m, void *unused)
  1447. {
  1448. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1449. if (!HAS_IPS(dev_priv))
  1450. return -ENODEV;
  1451. intel_runtime_pm_get(dev_priv);
  1452. seq_printf(m, "Enabled by kernel parameter: %s\n",
  1453. yesno(i915_modparams.enable_ips));
  1454. if (INTEL_GEN(dev_priv) >= 8) {
  1455. seq_puts(m, "Currently: unknown\n");
  1456. } else {
  1457. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1458. seq_puts(m, "Currently: enabled\n");
  1459. else
  1460. seq_puts(m, "Currently: disabled\n");
  1461. }
  1462. intel_runtime_pm_put(dev_priv);
  1463. return 0;
  1464. }
  1465. static int i915_sr_status(struct seq_file *m, void *unused)
  1466. {
  1467. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1468. bool sr_enabled = false;
  1469. intel_runtime_pm_get(dev_priv);
  1470. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1471. if (INTEL_GEN(dev_priv) >= 9)
  1472. /* no global SR status; inspect per-plane WM */;
  1473. else if (HAS_PCH_SPLIT(dev_priv))
  1474. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1475. else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
  1476. IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1477. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1478. else if (IS_I915GM(dev_priv))
  1479. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1480. else if (IS_PINEVIEW(dev_priv))
  1481. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1482. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1483. sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  1484. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1485. intel_runtime_pm_put(dev_priv);
  1486. seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
  1487. return 0;
  1488. }
  1489. static int i915_emon_status(struct seq_file *m, void *unused)
  1490. {
  1491. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1492. struct drm_device *dev = &dev_priv->drm;
  1493. unsigned long temp, chipset, gfx;
  1494. int ret;
  1495. if (!IS_GEN5(dev_priv))
  1496. return -ENODEV;
  1497. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1498. if (ret)
  1499. return ret;
  1500. temp = i915_mch_val(dev_priv);
  1501. chipset = i915_chipset_val(dev_priv);
  1502. gfx = i915_gfx_val(dev_priv);
  1503. mutex_unlock(&dev->struct_mutex);
  1504. seq_printf(m, "GMCH temp: %ld\n", temp);
  1505. seq_printf(m, "Chipset power: %ld\n", chipset);
  1506. seq_printf(m, "GFX power: %ld\n", gfx);
  1507. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1508. return 0;
  1509. }
  1510. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1511. {
  1512. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1513. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1514. unsigned int max_gpu_freq, min_gpu_freq;
  1515. int gpu_freq, ia_freq;
  1516. int ret;
  1517. if (!HAS_LLC(dev_priv))
  1518. return -ENODEV;
  1519. intel_runtime_pm_get(dev_priv);
  1520. ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
  1521. if (ret)
  1522. goto out;
  1523. min_gpu_freq = rps->min_freq;
  1524. max_gpu_freq = rps->max_freq;
  1525. if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
  1526. /* Convert GT frequency to 50 HZ units */
  1527. min_gpu_freq /= GEN9_FREQ_SCALER;
  1528. max_gpu_freq /= GEN9_FREQ_SCALER;
  1529. }
  1530. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1531. for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
  1532. ia_freq = gpu_freq;
  1533. sandybridge_pcode_read(dev_priv,
  1534. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1535. &ia_freq);
  1536. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1537. intel_gpu_freq(dev_priv, (gpu_freq *
  1538. (IS_GEN9_BC(dev_priv) ||
  1539. INTEL_GEN(dev_priv) >= 10 ?
  1540. GEN9_FREQ_SCALER : 1))),
  1541. ((ia_freq >> 0) & 0xff) * 100,
  1542. ((ia_freq >> 8) & 0xff) * 100);
  1543. }
  1544. mutex_unlock(&dev_priv->pcu_lock);
  1545. out:
  1546. intel_runtime_pm_put(dev_priv);
  1547. return ret;
  1548. }
  1549. static int i915_opregion(struct seq_file *m, void *unused)
  1550. {
  1551. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1552. struct drm_device *dev = &dev_priv->drm;
  1553. struct intel_opregion *opregion = &dev_priv->opregion;
  1554. int ret;
  1555. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1556. if (ret)
  1557. goto out;
  1558. if (opregion->header)
  1559. seq_write(m, opregion->header, OPREGION_SIZE);
  1560. mutex_unlock(&dev->struct_mutex);
  1561. out:
  1562. return 0;
  1563. }
  1564. static int i915_vbt(struct seq_file *m, void *unused)
  1565. {
  1566. struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
  1567. if (opregion->vbt)
  1568. seq_write(m, opregion->vbt, opregion->vbt_size);
  1569. return 0;
  1570. }
  1571. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1572. {
  1573. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1574. struct drm_device *dev = &dev_priv->drm;
  1575. struct intel_framebuffer *fbdev_fb = NULL;
  1576. struct drm_framebuffer *drm_fb;
  1577. int ret;
  1578. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1579. if (ret)
  1580. return ret;
  1581. #ifdef CONFIG_DRM_FBDEV_EMULATION
  1582. if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
  1583. fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
  1584. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1585. fbdev_fb->base.width,
  1586. fbdev_fb->base.height,
  1587. fbdev_fb->base.format->depth,
  1588. fbdev_fb->base.format->cpp[0] * 8,
  1589. fbdev_fb->base.modifier,
  1590. drm_framebuffer_read_refcount(&fbdev_fb->base));
  1591. describe_obj(m, intel_fb_obj(&fbdev_fb->base));
  1592. seq_putc(m, '\n');
  1593. }
  1594. #endif
  1595. mutex_lock(&dev->mode_config.fb_lock);
  1596. drm_for_each_fb(drm_fb, dev) {
  1597. struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
  1598. if (fb == fbdev_fb)
  1599. continue;
  1600. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1601. fb->base.width,
  1602. fb->base.height,
  1603. fb->base.format->depth,
  1604. fb->base.format->cpp[0] * 8,
  1605. fb->base.modifier,
  1606. drm_framebuffer_read_refcount(&fb->base));
  1607. describe_obj(m, intel_fb_obj(&fb->base));
  1608. seq_putc(m, '\n');
  1609. }
  1610. mutex_unlock(&dev->mode_config.fb_lock);
  1611. mutex_unlock(&dev->struct_mutex);
  1612. return 0;
  1613. }
  1614. static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
  1615. {
  1616. seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
  1617. ring->space, ring->head, ring->tail, ring->emit);
  1618. }
  1619. static int i915_context_status(struct seq_file *m, void *unused)
  1620. {
  1621. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1622. struct drm_device *dev = &dev_priv->drm;
  1623. struct intel_engine_cs *engine;
  1624. struct i915_gem_context *ctx;
  1625. enum intel_engine_id id;
  1626. int ret;
  1627. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1628. if (ret)
  1629. return ret;
  1630. list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
  1631. seq_puts(m, "HW context ");
  1632. if (!list_empty(&ctx->hw_id_link))
  1633. seq_printf(m, "%x [pin %u]", ctx->hw_id,
  1634. atomic_read(&ctx->hw_id_pin_count));
  1635. if (ctx->pid) {
  1636. struct task_struct *task;
  1637. task = get_pid_task(ctx->pid, PIDTYPE_PID);
  1638. if (task) {
  1639. seq_printf(m, "(%s [%d]) ",
  1640. task->comm, task->pid);
  1641. put_task_struct(task);
  1642. }
  1643. } else if (IS_ERR(ctx->file_priv)) {
  1644. seq_puts(m, "(deleted) ");
  1645. } else {
  1646. seq_puts(m, "(kernel) ");
  1647. }
  1648. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  1649. seq_putc(m, '\n');
  1650. for_each_engine(engine, dev_priv, id) {
  1651. struct intel_context *ce =
  1652. to_intel_context(ctx, engine);
  1653. seq_printf(m, "%s: ", engine->name);
  1654. if (ce->state)
  1655. describe_obj(m, ce->state->obj);
  1656. if (ce->ring)
  1657. describe_ctx_ring(m, ce->ring);
  1658. seq_putc(m, '\n');
  1659. }
  1660. seq_putc(m, '\n');
  1661. }
  1662. mutex_unlock(&dev->struct_mutex);
  1663. return 0;
  1664. }
  1665. static const char *swizzle_string(unsigned swizzle)
  1666. {
  1667. switch (swizzle) {
  1668. case I915_BIT_6_SWIZZLE_NONE:
  1669. return "none";
  1670. case I915_BIT_6_SWIZZLE_9:
  1671. return "bit9";
  1672. case I915_BIT_6_SWIZZLE_9_10:
  1673. return "bit9/bit10";
  1674. case I915_BIT_6_SWIZZLE_9_11:
  1675. return "bit9/bit11";
  1676. case I915_BIT_6_SWIZZLE_9_10_11:
  1677. return "bit9/bit10/bit11";
  1678. case I915_BIT_6_SWIZZLE_9_17:
  1679. return "bit9/bit17";
  1680. case I915_BIT_6_SWIZZLE_9_10_17:
  1681. return "bit9/bit10/bit17";
  1682. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1683. return "unknown";
  1684. }
  1685. return "bug";
  1686. }
  1687. static int i915_swizzle_info(struct seq_file *m, void *data)
  1688. {
  1689. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1690. intel_runtime_pm_get(dev_priv);
  1691. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1692. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1693. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1694. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1695. if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
  1696. seq_printf(m, "DDC = 0x%08x\n",
  1697. I915_READ(DCC));
  1698. seq_printf(m, "DDC2 = 0x%08x\n",
  1699. I915_READ(DCC2));
  1700. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1701. I915_READ16(C0DRB3));
  1702. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1703. I915_READ16(C1DRB3));
  1704. } else if (INTEL_GEN(dev_priv) >= 6) {
  1705. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1706. I915_READ(MAD_DIMM_C0));
  1707. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1708. I915_READ(MAD_DIMM_C1));
  1709. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1710. I915_READ(MAD_DIMM_C2));
  1711. seq_printf(m, "TILECTL = 0x%08x\n",
  1712. I915_READ(TILECTL));
  1713. if (INTEL_GEN(dev_priv) >= 8)
  1714. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1715. I915_READ(GAMTARBMODE));
  1716. else
  1717. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1718. I915_READ(ARB_MODE));
  1719. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1720. I915_READ(DISP_ARB_CTL));
  1721. }
  1722. if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
  1723. seq_puts(m, "L-shaped memory detected\n");
  1724. intel_runtime_pm_put(dev_priv);
  1725. return 0;
  1726. }
  1727. static int per_file_ctx(int id, void *ptr, void *data)
  1728. {
  1729. struct i915_gem_context *ctx = ptr;
  1730. struct seq_file *m = data;
  1731. struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
  1732. if (!ppgtt) {
  1733. seq_printf(m, " no ppgtt for context %d\n",
  1734. ctx->user_handle);
  1735. return 0;
  1736. }
  1737. if (i915_gem_context_is_default(ctx))
  1738. seq_puts(m, " default context:\n");
  1739. else
  1740. seq_printf(m, " context %d:\n", ctx->user_handle);
  1741. ppgtt->debug_dump(ppgtt, m);
  1742. return 0;
  1743. }
  1744. static void gen8_ppgtt_info(struct seq_file *m,
  1745. struct drm_i915_private *dev_priv)
  1746. {
  1747. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1748. struct intel_engine_cs *engine;
  1749. enum intel_engine_id id;
  1750. int i;
  1751. if (!ppgtt)
  1752. return;
  1753. for_each_engine(engine, dev_priv, id) {
  1754. seq_printf(m, "%s\n", engine->name);
  1755. for (i = 0; i < 4; i++) {
  1756. u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
  1757. pdp <<= 32;
  1758. pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
  1759. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1760. }
  1761. }
  1762. }
  1763. static void gen6_ppgtt_info(struct seq_file *m,
  1764. struct drm_i915_private *dev_priv)
  1765. {
  1766. struct intel_engine_cs *engine;
  1767. enum intel_engine_id id;
  1768. if (IS_GEN6(dev_priv))
  1769. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1770. for_each_engine(engine, dev_priv, id) {
  1771. seq_printf(m, "%s\n", engine->name);
  1772. if (IS_GEN7(dev_priv))
  1773. seq_printf(m, "GFX_MODE: 0x%08x\n",
  1774. I915_READ(RING_MODE_GEN7(engine)));
  1775. seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
  1776. I915_READ(RING_PP_DIR_BASE(engine)));
  1777. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
  1778. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1779. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
  1780. I915_READ(RING_PP_DIR_DCLV(engine)));
  1781. }
  1782. if (dev_priv->mm.aliasing_ppgtt) {
  1783. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1784. seq_puts(m, "aliasing PPGTT:\n");
  1785. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
  1786. ppgtt->debug_dump(ppgtt, m);
  1787. }
  1788. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1789. }
  1790. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1791. {
  1792. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1793. struct drm_device *dev = &dev_priv->drm;
  1794. struct drm_file *file;
  1795. int ret;
  1796. mutex_lock(&dev->filelist_mutex);
  1797. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1798. if (ret)
  1799. goto out_unlock;
  1800. intel_runtime_pm_get(dev_priv);
  1801. if (INTEL_GEN(dev_priv) >= 8)
  1802. gen8_ppgtt_info(m, dev_priv);
  1803. else if (INTEL_GEN(dev_priv) >= 6)
  1804. gen6_ppgtt_info(m, dev_priv);
  1805. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1806. struct drm_i915_file_private *file_priv = file->driver_priv;
  1807. struct task_struct *task;
  1808. task = get_pid_task(file->pid, PIDTYPE_PID);
  1809. if (!task) {
  1810. ret = -ESRCH;
  1811. goto out_rpm;
  1812. }
  1813. seq_printf(m, "\nproc: %s\n", task->comm);
  1814. put_task_struct(task);
  1815. idr_for_each(&file_priv->context_idr, per_file_ctx,
  1816. (void *)(unsigned long)m);
  1817. }
  1818. out_rpm:
  1819. intel_runtime_pm_put(dev_priv);
  1820. mutex_unlock(&dev->struct_mutex);
  1821. out_unlock:
  1822. mutex_unlock(&dev->filelist_mutex);
  1823. return ret;
  1824. }
  1825. static int count_irq_waiters(struct drm_i915_private *i915)
  1826. {
  1827. struct intel_engine_cs *engine;
  1828. enum intel_engine_id id;
  1829. int count = 0;
  1830. for_each_engine(engine, i915, id)
  1831. count += intel_engine_has_waiter(engine);
  1832. return count;
  1833. }
  1834. static const char *rps_power_to_str(unsigned int power)
  1835. {
  1836. static const char * const strings[] = {
  1837. [LOW_POWER] = "low power",
  1838. [BETWEEN] = "mixed",
  1839. [HIGH_POWER] = "high power",
  1840. };
  1841. if (power >= ARRAY_SIZE(strings) || !strings[power])
  1842. return "unknown";
  1843. return strings[power];
  1844. }
  1845. static int i915_rps_boost_info(struct seq_file *m, void *data)
  1846. {
  1847. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1848. struct drm_device *dev = &dev_priv->drm;
  1849. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1850. struct drm_file *file;
  1851. seq_printf(m, "RPS enabled? %d\n", rps->enabled);
  1852. seq_printf(m, "GPU busy? %s [%d requests]\n",
  1853. yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
  1854. seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
  1855. seq_printf(m, "Boosts outstanding? %d\n",
  1856. atomic_read(&rps->num_waiters));
  1857. seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
  1858. seq_printf(m, "Frequency requested %d\n",
  1859. intel_gpu_freq(dev_priv, rps->cur_freq));
  1860. seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
  1861. intel_gpu_freq(dev_priv, rps->min_freq),
  1862. intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
  1863. intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
  1864. intel_gpu_freq(dev_priv, rps->max_freq));
  1865. seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
  1866. intel_gpu_freq(dev_priv, rps->idle_freq),
  1867. intel_gpu_freq(dev_priv, rps->efficient_freq),
  1868. intel_gpu_freq(dev_priv, rps->boost_freq));
  1869. mutex_lock(&dev->filelist_mutex);
  1870. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1871. struct drm_i915_file_private *file_priv = file->driver_priv;
  1872. struct task_struct *task;
  1873. rcu_read_lock();
  1874. task = pid_task(file->pid, PIDTYPE_PID);
  1875. seq_printf(m, "%s [%d]: %d boosts\n",
  1876. task ? task->comm : "<unknown>",
  1877. task ? task->pid : -1,
  1878. atomic_read(&file_priv->rps_client.boosts));
  1879. rcu_read_unlock();
  1880. }
  1881. seq_printf(m, "Kernel (anonymous) boosts: %d\n",
  1882. atomic_read(&rps->boosts));
  1883. mutex_unlock(&dev->filelist_mutex);
  1884. if (INTEL_GEN(dev_priv) >= 6 &&
  1885. rps->enabled &&
  1886. dev_priv->gt.active_requests) {
  1887. u32 rpup, rpupei;
  1888. u32 rpdown, rpdownei;
  1889. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1890. rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
  1891. rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
  1892. rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
  1893. rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
  1894. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1895. seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
  1896. rps_power_to_str(rps->power.mode));
  1897. seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
  1898. rpup && rpupei ? 100 * rpup / rpupei : 0,
  1899. rps->power.up_threshold);
  1900. seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
  1901. rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
  1902. rps->power.down_threshold);
  1903. } else {
  1904. seq_puts(m, "\nRPS Autotuning inactive\n");
  1905. }
  1906. return 0;
  1907. }
  1908. static int i915_llc(struct seq_file *m, void *data)
  1909. {
  1910. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1911. const bool edram = INTEL_GEN(dev_priv) > 8;
  1912. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
  1913. seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
  1914. intel_uncore_edram_size(dev_priv)/1024/1024);
  1915. return 0;
  1916. }
  1917. static int i915_huc_load_status_info(struct seq_file *m, void *data)
  1918. {
  1919. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1920. struct drm_printer p;
  1921. if (!HAS_HUC(dev_priv))
  1922. return -ENODEV;
  1923. p = drm_seq_file_printer(m);
  1924. intel_uc_fw_dump(&dev_priv->huc.fw, &p);
  1925. intel_runtime_pm_get(dev_priv);
  1926. seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
  1927. intel_runtime_pm_put(dev_priv);
  1928. return 0;
  1929. }
  1930. static int i915_guc_load_status_info(struct seq_file *m, void *data)
  1931. {
  1932. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1933. struct drm_printer p;
  1934. u32 tmp, i;
  1935. if (!HAS_GUC(dev_priv))
  1936. return -ENODEV;
  1937. p = drm_seq_file_printer(m);
  1938. intel_uc_fw_dump(&dev_priv->guc.fw, &p);
  1939. intel_runtime_pm_get(dev_priv);
  1940. tmp = I915_READ(GUC_STATUS);
  1941. seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
  1942. seq_printf(m, "\tBootrom status = 0x%x\n",
  1943. (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
  1944. seq_printf(m, "\tuKernel status = 0x%x\n",
  1945. (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
  1946. seq_printf(m, "\tMIA Core status = 0x%x\n",
  1947. (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
  1948. seq_puts(m, "\nScratch registers:\n");
  1949. for (i = 0; i < 16; i++)
  1950. seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
  1951. intel_runtime_pm_put(dev_priv);
  1952. return 0;
  1953. }
  1954. static const char *
  1955. stringify_guc_log_type(enum guc_log_buffer_type type)
  1956. {
  1957. switch (type) {
  1958. case GUC_ISR_LOG_BUFFER:
  1959. return "ISR";
  1960. case GUC_DPC_LOG_BUFFER:
  1961. return "DPC";
  1962. case GUC_CRASH_DUMP_LOG_BUFFER:
  1963. return "CRASH";
  1964. default:
  1965. MISSING_CASE(type);
  1966. }
  1967. return "";
  1968. }
  1969. static void i915_guc_log_info(struct seq_file *m,
  1970. struct drm_i915_private *dev_priv)
  1971. {
  1972. struct intel_guc_log *log = &dev_priv->guc.log;
  1973. enum guc_log_buffer_type type;
  1974. if (!intel_guc_log_relay_enabled(log)) {
  1975. seq_puts(m, "GuC log relay disabled\n");
  1976. return;
  1977. }
  1978. seq_puts(m, "GuC logging stats:\n");
  1979. seq_printf(m, "\tRelay full count: %u\n",
  1980. log->relay.full_count);
  1981. for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
  1982. seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
  1983. stringify_guc_log_type(type),
  1984. log->stats[type].flush,
  1985. log->stats[type].sampled_overflow);
  1986. }
  1987. }
  1988. static void i915_guc_client_info(struct seq_file *m,
  1989. struct drm_i915_private *dev_priv,
  1990. struct intel_guc_client *client)
  1991. {
  1992. struct intel_engine_cs *engine;
  1993. enum intel_engine_id id;
  1994. uint64_t tot = 0;
  1995. seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
  1996. client->priority, client->stage_id, client->proc_desc_offset);
  1997. seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
  1998. client->doorbell_id, client->doorbell_offset);
  1999. for_each_engine(engine, dev_priv, id) {
  2000. u64 submissions = client->submissions[id];
  2001. tot += submissions;
  2002. seq_printf(m, "\tSubmissions: %llu %s\n",
  2003. submissions, engine->name);
  2004. }
  2005. seq_printf(m, "\tTotal: %llu\n", tot);
  2006. }
  2007. static int i915_guc_info(struct seq_file *m, void *data)
  2008. {
  2009. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2010. const struct intel_guc *guc = &dev_priv->guc;
  2011. if (!USES_GUC(dev_priv))
  2012. return -ENODEV;
  2013. i915_guc_log_info(m, dev_priv);
  2014. if (!USES_GUC_SUBMISSION(dev_priv))
  2015. return 0;
  2016. GEM_BUG_ON(!guc->execbuf_client);
  2017. seq_printf(m, "\nDoorbell map:\n");
  2018. seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
  2019. seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
  2020. seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
  2021. i915_guc_client_info(m, dev_priv, guc->execbuf_client);
  2022. if (guc->preempt_client) {
  2023. seq_printf(m, "\nGuC preempt client @ %p:\n",
  2024. guc->preempt_client);
  2025. i915_guc_client_info(m, dev_priv, guc->preempt_client);
  2026. }
  2027. /* Add more as required ... */
  2028. return 0;
  2029. }
  2030. static int i915_guc_stage_pool(struct seq_file *m, void *data)
  2031. {
  2032. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2033. const struct intel_guc *guc = &dev_priv->guc;
  2034. struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
  2035. struct intel_guc_client *client = guc->execbuf_client;
  2036. unsigned int tmp;
  2037. int index;
  2038. if (!USES_GUC_SUBMISSION(dev_priv))
  2039. return -ENODEV;
  2040. for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
  2041. struct intel_engine_cs *engine;
  2042. if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
  2043. continue;
  2044. seq_printf(m, "GuC stage descriptor %u:\n", index);
  2045. seq_printf(m, "\tIndex: %u\n", desc->stage_id);
  2046. seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
  2047. seq_printf(m, "\tPriority: %d\n", desc->priority);
  2048. seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
  2049. seq_printf(m, "\tEngines used: 0x%x\n",
  2050. desc->engines_used);
  2051. seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
  2052. desc->db_trigger_phy,
  2053. desc->db_trigger_cpu,
  2054. desc->db_trigger_uk);
  2055. seq_printf(m, "\tProcess descriptor: 0x%x\n",
  2056. desc->process_desc);
  2057. seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
  2058. desc->wq_addr, desc->wq_size);
  2059. seq_putc(m, '\n');
  2060. for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
  2061. u32 guc_engine_id = engine->guc_id;
  2062. struct guc_execlist_context *lrc =
  2063. &desc->lrc[guc_engine_id];
  2064. seq_printf(m, "\t%s LRC:\n", engine->name);
  2065. seq_printf(m, "\t\tContext desc: 0x%x\n",
  2066. lrc->context_desc);
  2067. seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
  2068. seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
  2069. seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
  2070. seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
  2071. seq_putc(m, '\n');
  2072. }
  2073. }
  2074. return 0;
  2075. }
  2076. static int i915_guc_log_dump(struct seq_file *m, void *data)
  2077. {
  2078. struct drm_info_node *node = m->private;
  2079. struct drm_i915_private *dev_priv = node_to_i915(node);
  2080. bool dump_load_err = !!node->info_ent->data;
  2081. struct drm_i915_gem_object *obj = NULL;
  2082. u32 *log;
  2083. int i = 0;
  2084. if (!HAS_GUC(dev_priv))
  2085. return -ENODEV;
  2086. if (dump_load_err)
  2087. obj = dev_priv->guc.load_err_log;
  2088. else if (dev_priv->guc.log.vma)
  2089. obj = dev_priv->guc.log.vma->obj;
  2090. if (!obj)
  2091. return 0;
  2092. log = i915_gem_object_pin_map(obj, I915_MAP_WC);
  2093. if (IS_ERR(log)) {
  2094. DRM_DEBUG("Failed to pin object\n");
  2095. seq_puts(m, "(log data unaccessible)\n");
  2096. return PTR_ERR(log);
  2097. }
  2098. for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
  2099. seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
  2100. *(log + i), *(log + i + 1),
  2101. *(log + i + 2), *(log + i + 3));
  2102. seq_putc(m, '\n');
  2103. i915_gem_object_unpin_map(obj);
  2104. return 0;
  2105. }
  2106. static int i915_guc_log_level_get(void *data, u64 *val)
  2107. {
  2108. struct drm_i915_private *dev_priv = data;
  2109. if (!USES_GUC(dev_priv))
  2110. return -ENODEV;
  2111. *val = intel_guc_log_get_level(&dev_priv->guc.log);
  2112. return 0;
  2113. }
  2114. static int i915_guc_log_level_set(void *data, u64 val)
  2115. {
  2116. struct drm_i915_private *dev_priv = data;
  2117. if (!USES_GUC(dev_priv))
  2118. return -ENODEV;
  2119. return intel_guc_log_set_level(&dev_priv->guc.log, val);
  2120. }
  2121. DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
  2122. i915_guc_log_level_get, i915_guc_log_level_set,
  2123. "%lld\n");
  2124. static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
  2125. {
  2126. struct drm_i915_private *dev_priv = inode->i_private;
  2127. if (!USES_GUC(dev_priv))
  2128. return -ENODEV;
  2129. file->private_data = &dev_priv->guc.log;
  2130. return intel_guc_log_relay_open(&dev_priv->guc.log);
  2131. }
  2132. static ssize_t
  2133. i915_guc_log_relay_write(struct file *filp,
  2134. const char __user *ubuf,
  2135. size_t cnt,
  2136. loff_t *ppos)
  2137. {
  2138. struct intel_guc_log *log = filp->private_data;
  2139. intel_guc_log_relay_flush(log);
  2140. return cnt;
  2141. }
  2142. static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
  2143. {
  2144. struct drm_i915_private *dev_priv = inode->i_private;
  2145. intel_guc_log_relay_close(&dev_priv->guc.log);
  2146. return 0;
  2147. }
  2148. static const struct file_operations i915_guc_log_relay_fops = {
  2149. .owner = THIS_MODULE,
  2150. .open = i915_guc_log_relay_open,
  2151. .write = i915_guc_log_relay_write,
  2152. .release = i915_guc_log_relay_release,
  2153. };
  2154. static int i915_psr_sink_status_show(struct seq_file *m, void *data)
  2155. {
  2156. u8 val;
  2157. static const char * const sink_status[] = {
  2158. "inactive",
  2159. "transition to active, capture and display",
  2160. "active, display from RFB",
  2161. "active, capture and display on sink device timings",
  2162. "transition to inactive, capture and display, timing re-sync",
  2163. "reserved",
  2164. "reserved",
  2165. "sink internal error",
  2166. };
  2167. struct drm_connector *connector = m->private;
  2168. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  2169. struct intel_dp *intel_dp =
  2170. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  2171. int ret;
  2172. if (!CAN_PSR(dev_priv)) {
  2173. seq_puts(m, "PSR Unsupported\n");
  2174. return -ENODEV;
  2175. }
  2176. if (connector->status != connector_status_connected)
  2177. return -ENODEV;
  2178. ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);
  2179. if (ret == 1) {
  2180. const char *str = "unknown";
  2181. val &= DP_PSR_SINK_STATE_MASK;
  2182. if (val < ARRAY_SIZE(sink_status))
  2183. str = sink_status[val];
  2184. seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
  2185. } else {
  2186. return ret;
  2187. }
  2188. return 0;
  2189. }
  2190. DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);
  2191. static void
  2192. psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
  2193. {
  2194. u32 val, psr_status;
  2195. if (dev_priv->psr.psr2_enabled) {
  2196. static const char * const live_status[] = {
  2197. "IDLE",
  2198. "CAPTURE",
  2199. "CAPTURE_FS",
  2200. "SLEEP",
  2201. "BUFON_FW",
  2202. "ML_UP",
  2203. "SU_STANDBY",
  2204. "FAST_SLEEP",
  2205. "DEEP_SLEEP",
  2206. "BUF_ON",
  2207. "TG_ON"
  2208. };
  2209. psr_status = I915_READ(EDP_PSR2_STATUS);
  2210. val = (psr_status & EDP_PSR2_STATUS_STATE_MASK) >>
  2211. EDP_PSR2_STATUS_STATE_SHIFT;
  2212. if (val < ARRAY_SIZE(live_status)) {
  2213. seq_printf(m, "Source PSR status: 0x%x [%s]\n",
  2214. psr_status, live_status[val]);
  2215. return;
  2216. }
  2217. } else {
  2218. static const char * const live_status[] = {
  2219. "IDLE",
  2220. "SRDONACK",
  2221. "SRDENT",
  2222. "BUFOFF",
  2223. "BUFON",
  2224. "AUXACK",
  2225. "SRDOFFACK",
  2226. "SRDENT_ON",
  2227. };
  2228. psr_status = I915_READ(EDP_PSR_STATUS);
  2229. val = (psr_status & EDP_PSR_STATUS_STATE_MASK) >>
  2230. EDP_PSR_STATUS_STATE_SHIFT;
  2231. if (val < ARRAY_SIZE(live_status)) {
  2232. seq_printf(m, "Source PSR status: 0x%x [%s]\n",
  2233. psr_status, live_status[val]);
  2234. return;
  2235. }
  2236. }
  2237. seq_printf(m, "Source PSR status: 0x%x [%s]\n", psr_status, "unknown");
  2238. }
  2239. static int i915_edp_psr_status(struct seq_file *m, void *data)
  2240. {
  2241. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2242. u32 psrperf = 0;
  2243. bool enabled = false;
  2244. bool sink_support;
  2245. if (!HAS_PSR(dev_priv))
  2246. return -ENODEV;
  2247. sink_support = dev_priv->psr.sink_support;
  2248. seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
  2249. if (!sink_support)
  2250. return 0;
  2251. intel_runtime_pm_get(dev_priv);
  2252. mutex_lock(&dev_priv->psr.lock);
  2253. seq_printf(m, "PSR mode: %s\n",
  2254. dev_priv->psr.psr2_enabled ? "PSR2" : "PSR1");
  2255. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
  2256. seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
  2257. dev_priv->psr.busy_frontbuffer_bits);
  2258. if (dev_priv->psr.psr2_enabled)
  2259. enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
  2260. else
  2261. enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  2262. seq_printf(m, "Main link in standby mode: %s\n",
  2263. yesno(dev_priv->psr.link_standby));
  2264. seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
  2265. /*
  2266. * SKL+ Perf counter is reset to 0 everytime DC state is entered
  2267. */
  2268. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  2269. psrperf = I915_READ(EDP_PSR_PERF_CNT) &
  2270. EDP_PSR_PERF_CNT_MASK;
  2271. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  2272. }
  2273. psr_source_status(dev_priv, m);
  2274. mutex_unlock(&dev_priv->psr.lock);
  2275. if (READ_ONCE(dev_priv->psr.debug) & I915_PSR_DEBUG_IRQ) {
  2276. seq_printf(m, "Last attempted entry at: %lld\n",
  2277. dev_priv->psr.last_entry_attempt);
  2278. seq_printf(m, "Last exit at: %lld\n",
  2279. dev_priv->psr.last_exit);
  2280. }
  2281. intel_runtime_pm_put(dev_priv);
  2282. return 0;
  2283. }
  2284. static int
  2285. i915_edp_psr_debug_set(void *data, u64 val)
  2286. {
  2287. struct drm_i915_private *dev_priv = data;
  2288. struct drm_modeset_acquire_ctx ctx;
  2289. int ret;
  2290. if (!CAN_PSR(dev_priv))
  2291. return -ENODEV;
  2292. DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
  2293. intel_runtime_pm_get(dev_priv);
  2294. drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
  2295. retry:
  2296. ret = intel_psr_set_debugfs_mode(dev_priv, &ctx, val);
  2297. if (ret == -EDEADLK) {
  2298. ret = drm_modeset_backoff(&ctx);
  2299. if (!ret)
  2300. goto retry;
  2301. }
  2302. drm_modeset_drop_locks(&ctx);
  2303. drm_modeset_acquire_fini(&ctx);
  2304. intel_runtime_pm_put(dev_priv);
  2305. return ret;
  2306. }
  2307. static int
  2308. i915_edp_psr_debug_get(void *data, u64 *val)
  2309. {
  2310. struct drm_i915_private *dev_priv = data;
  2311. if (!CAN_PSR(dev_priv))
  2312. return -ENODEV;
  2313. *val = READ_ONCE(dev_priv->psr.debug);
  2314. return 0;
  2315. }
  2316. DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
  2317. i915_edp_psr_debug_get, i915_edp_psr_debug_set,
  2318. "%llu\n");
  2319. static int i915_energy_uJ(struct seq_file *m, void *data)
  2320. {
  2321. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2322. unsigned long long power;
  2323. u32 units;
  2324. if (INTEL_GEN(dev_priv) < 6)
  2325. return -ENODEV;
  2326. intel_runtime_pm_get(dev_priv);
  2327. if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
  2328. intel_runtime_pm_put(dev_priv);
  2329. return -ENODEV;
  2330. }
  2331. units = (power & 0x1f00) >> 8;
  2332. power = I915_READ(MCH_SECP_NRG_STTS);
  2333. power = (1000000 * power) >> units; /* convert to uJ */
  2334. intel_runtime_pm_put(dev_priv);
  2335. seq_printf(m, "%llu", power);
  2336. return 0;
  2337. }
  2338. static int i915_runtime_pm_status(struct seq_file *m, void *unused)
  2339. {
  2340. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2341. struct pci_dev *pdev = dev_priv->drm.pdev;
  2342. if (!HAS_RUNTIME_PM(dev_priv))
  2343. seq_puts(m, "Runtime power management not supported\n");
  2344. seq_printf(m, "GPU idle: %s (epoch %u)\n",
  2345. yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
  2346. seq_printf(m, "IRQs disabled: %s\n",
  2347. yesno(!intel_irqs_enabled(dev_priv)));
  2348. #ifdef CONFIG_PM
  2349. seq_printf(m, "Usage count: %d\n",
  2350. atomic_read(&dev_priv->drm.dev->power.usage_count));
  2351. #else
  2352. seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
  2353. #endif
  2354. seq_printf(m, "PCI device power state: %s [%d]\n",
  2355. pci_power_name(pdev->current_state),
  2356. pdev->current_state);
  2357. return 0;
  2358. }
  2359. static int i915_power_domain_info(struct seq_file *m, void *unused)
  2360. {
  2361. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2362. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2363. int i;
  2364. mutex_lock(&power_domains->lock);
  2365. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  2366. for (i = 0; i < power_domains->power_well_count; i++) {
  2367. struct i915_power_well *power_well;
  2368. enum intel_display_power_domain power_domain;
  2369. power_well = &power_domains->power_wells[i];
  2370. seq_printf(m, "%-25s %d\n", power_well->desc->name,
  2371. power_well->count);
  2372. for_each_power_domain(power_domain, power_well->desc->domains)
  2373. seq_printf(m, " %-23s %d\n",
  2374. intel_display_power_domain_str(power_domain),
  2375. power_domains->domain_use_count[power_domain]);
  2376. }
  2377. mutex_unlock(&power_domains->lock);
  2378. return 0;
  2379. }
  2380. static int i915_dmc_info(struct seq_file *m, void *unused)
  2381. {
  2382. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2383. struct intel_csr *csr;
  2384. if (!HAS_CSR(dev_priv))
  2385. return -ENODEV;
  2386. csr = &dev_priv->csr;
  2387. intel_runtime_pm_get(dev_priv);
  2388. seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
  2389. seq_printf(m, "path: %s\n", csr->fw_path);
  2390. if (!csr->dmc_payload)
  2391. goto out;
  2392. seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
  2393. CSR_VERSION_MINOR(csr->version));
  2394. if (IS_KABYLAKE(dev_priv) ||
  2395. (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
  2396. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2397. I915_READ(SKL_CSR_DC3_DC5_COUNT));
  2398. seq_printf(m, "DC5 -> DC6 count: %d\n",
  2399. I915_READ(SKL_CSR_DC5_DC6_COUNT));
  2400. } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
  2401. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2402. I915_READ(BXT_CSR_DC3_DC5_COUNT));
  2403. }
  2404. out:
  2405. seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
  2406. seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
  2407. seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
  2408. intel_runtime_pm_put(dev_priv);
  2409. return 0;
  2410. }
  2411. static void intel_seq_print_mode(struct seq_file *m, int tabs,
  2412. struct drm_display_mode *mode)
  2413. {
  2414. int i;
  2415. for (i = 0; i < tabs; i++)
  2416. seq_putc(m, '\t');
  2417. seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
  2418. mode->base.id, mode->name,
  2419. mode->vrefresh, mode->clock,
  2420. mode->hdisplay, mode->hsync_start,
  2421. mode->hsync_end, mode->htotal,
  2422. mode->vdisplay, mode->vsync_start,
  2423. mode->vsync_end, mode->vtotal,
  2424. mode->type, mode->flags);
  2425. }
  2426. static void intel_encoder_info(struct seq_file *m,
  2427. struct intel_crtc *intel_crtc,
  2428. struct intel_encoder *intel_encoder)
  2429. {
  2430. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2431. struct drm_device *dev = &dev_priv->drm;
  2432. struct drm_crtc *crtc = &intel_crtc->base;
  2433. struct intel_connector *intel_connector;
  2434. struct drm_encoder *encoder;
  2435. encoder = &intel_encoder->base;
  2436. seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
  2437. encoder->base.id, encoder->name);
  2438. for_each_connector_on_encoder(dev, encoder, intel_connector) {
  2439. struct drm_connector *connector = &intel_connector->base;
  2440. seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
  2441. connector->base.id,
  2442. connector->name,
  2443. drm_get_connector_status_name(connector->status));
  2444. if (connector->status == connector_status_connected) {
  2445. struct drm_display_mode *mode = &crtc->mode;
  2446. seq_printf(m, ", mode:\n");
  2447. intel_seq_print_mode(m, 2, mode);
  2448. } else {
  2449. seq_putc(m, '\n');
  2450. }
  2451. }
  2452. }
  2453. static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2454. {
  2455. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2456. struct drm_device *dev = &dev_priv->drm;
  2457. struct drm_crtc *crtc = &intel_crtc->base;
  2458. struct intel_encoder *intel_encoder;
  2459. struct drm_plane_state *plane_state = crtc->primary->state;
  2460. struct drm_framebuffer *fb = plane_state->fb;
  2461. if (fb)
  2462. seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
  2463. fb->base.id, plane_state->src_x >> 16,
  2464. plane_state->src_y >> 16, fb->width, fb->height);
  2465. else
  2466. seq_puts(m, "\tprimary plane disabled\n");
  2467. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  2468. intel_encoder_info(m, intel_crtc, intel_encoder);
  2469. }
  2470. static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
  2471. {
  2472. struct drm_display_mode *mode = panel->fixed_mode;
  2473. seq_printf(m, "\tfixed mode:\n");
  2474. intel_seq_print_mode(m, 2, mode);
  2475. }
  2476. static void intel_dp_info(struct seq_file *m,
  2477. struct intel_connector *intel_connector)
  2478. {
  2479. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2480. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2481. seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
  2482. seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
  2483. if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
  2484. intel_panel_info(m, &intel_connector->panel);
  2485. drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
  2486. &intel_dp->aux);
  2487. }
  2488. static void intel_dp_mst_info(struct seq_file *m,
  2489. struct intel_connector *intel_connector)
  2490. {
  2491. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2492. struct intel_dp_mst_encoder *intel_mst =
  2493. enc_to_mst(&intel_encoder->base);
  2494. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  2495. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2496. bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
  2497. intel_connector->port);
  2498. seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
  2499. }
  2500. static void intel_hdmi_info(struct seq_file *m,
  2501. struct intel_connector *intel_connector)
  2502. {
  2503. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2504. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  2505. seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
  2506. }
  2507. static void intel_lvds_info(struct seq_file *m,
  2508. struct intel_connector *intel_connector)
  2509. {
  2510. intel_panel_info(m, &intel_connector->panel);
  2511. }
  2512. static void intel_connector_info(struct seq_file *m,
  2513. struct drm_connector *connector)
  2514. {
  2515. struct intel_connector *intel_connector = to_intel_connector(connector);
  2516. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2517. struct drm_display_mode *mode;
  2518. seq_printf(m, "connector %d: type %s, status: %s\n",
  2519. connector->base.id, connector->name,
  2520. drm_get_connector_status_name(connector->status));
  2521. if (connector->status == connector_status_connected) {
  2522. seq_printf(m, "\tname: %s\n", connector->display_info.name);
  2523. seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
  2524. connector->display_info.width_mm,
  2525. connector->display_info.height_mm);
  2526. seq_printf(m, "\tsubpixel order: %s\n",
  2527. drm_get_subpixel_order_name(connector->display_info.subpixel_order));
  2528. seq_printf(m, "\tCEA rev: %d\n",
  2529. connector->display_info.cea_rev);
  2530. }
  2531. if (!intel_encoder)
  2532. return;
  2533. switch (connector->connector_type) {
  2534. case DRM_MODE_CONNECTOR_DisplayPort:
  2535. case DRM_MODE_CONNECTOR_eDP:
  2536. if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2537. intel_dp_mst_info(m, intel_connector);
  2538. else
  2539. intel_dp_info(m, intel_connector);
  2540. break;
  2541. case DRM_MODE_CONNECTOR_LVDS:
  2542. if (intel_encoder->type == INTEL_OUTPUT_LVDS)
  2543. intel_lvds_info(m, intel_connector);
  2544. break;
  2545. case DRM_MODE_CONNECTOR_HDMIA:
  2546. if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
  2547. intel_encoder->type == INTEL_OUTPUT_DDI)
  2548. intel_hdmi_info(m, intel_connector);
  2549. break;
  2550. default:
  2551. break;
  2552. }
  2553. seq_printf(m, "\tmodes:\n");
  2554. list_for_each_entry(mode, &connector->modes, head)
  2555. intel_seq_print_mode(m, 2, mode);
  2556. }
  2557. static const char *plane_type(enum drm_plane_type type)
  2558. {
  2559. switch (type) {
  2560. case DRM_PLANE_TYPE_OVERLAY:
  2561. return "OVL";
  2562. case DRM_PLANE_TYPE_PRIMARY:
  2563. return "PRI";
  2564. case DRM_PLANE_TYPE_CURSOR:
  2565. return "CUR";
  2566. /*
  2567. * Deliberately omitting default: to generate compiler warnings
  2568. * when a new drm_plane_type gets added.
  2569. */
  2570. }
  2571. return "unknown";
  2572. }
  2573. static const char *plane_rotation(unsigned int rotation)
  2574. {
  2575. static char buf[48];
  2576. /*
  2577. * According to doc only one DRM_MODE_ROTATE_ is allowed but this
  2578. * will print them all to visualize if the values are misused
  2579. */
  2580. snprintf(buf, sizeof(buf),
  2581. "%s%s%s%s%s%s(0x%08x)",
  2582. (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
  2583. (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
  2584. (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
  2585. (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
  2586. (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
  2587. (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
  2588. rotation);
  2589. return buf;
  2590. }
  2591. static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2592. {
  2593. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2594. struct drm_device *dev = &dev_priv->drm;
  2595. struct intel_plane *intel_plane;
  2596. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2597. struct drm_plane_state *state;
  2598. struct drm_plane *plane = &intel_plane->base;
  2599. struct drm_format_name_buf format_name;
  2600. if (!plane->state) {
  2601. seq_puts(m, "plane->state is NULL!\n");
  2602. continue;
  2603. }
  2604. state = plane->state;
  2605. if (state->fb) {
  2606. drm_get_format_name(state->fb->format->format,
  2607. &format_name);
  2608. } else {
  2609. sprintf(format_name.str, "N/A");
  2610. }
  2611. seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
  2612. plane->base.id,
  2613. plane_type(intel_plane->base.type),
  2614. state->crtc_x, state->crtc_y,
  2615. state->crtc_w, state->crtc_h,
  2616. (state->src_x >> 16),
  2617. ((state->src_x & 0xffff) * 15625) >> 10,
  2618. (state->src_y >> 16),
  2619. ((state->src_y & 0xffff) * 15625) >> 10,
  2620. (state->src_w >> 16),
  2621. ((state->src_w & 0xffff) * 15625) >> 10,
  2622. (state->src_h >> 16),
  2623. ((state->src_h & 0xffff) * 15625) >> 10,
  2624. format_name.str,
  2625. plane_rotation(state->rotation));
  2626. }
  2627. }
  2628. static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2629. {
  2630. struct intel_crtc_state *pipe_config;
  2631. int num_scalers = intel_crtc->num_scalers;
  2632. int i;
  2633. pipe_config = to_intel_crtc_state(intel_crtc->base.state);
  2634. /* Not all platformas have a scaler */
  2635. if (num_scalers) {
  2636. seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
  2637. num_scalers,
  2638. pipe_config->scaler_state.scaler_users,
  2639. pipe_config->scaler_state.scaler_id);
  2640. for (i = 0; i < num_scalers; i++) {
  2641. struct intel_scaler *sc =
  2642. &pipe_config->scaler_state.scalers[i];
  2643. seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
  2644. i, yesno(sc->in_use), sc->mode);
  2645. }
  2646. seq_puts(m, "\n");
  2647. } else {
  2648. seq_puts(m, "\tNo scalers available on this platform\n");
  2649. }
  2650. }
  2651. static int i915_display_info(struct seq_file *m, void *unused)
  2652. {
  2653. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2654. struct drm_device *dev = &dev_priv->drm;
  2655. struct intel_crtc *crtc;
  2656. struct drm_connector *connector;
  2657. struct drm_connector_list_iter conn_iter;
  2658. intel_runtime_pm_get(dev_priv);
  2659. seq_printf(m, "CRTC info\n");
  2660. seq_printf(m, "---------\n");
  2661. for_each_intel_crtc(dev, crtc) {
  2662. struct intel_crtc_state *pipe_config;
  2663. drm_modeset_lock(&crtc->base.mutex, NULL);
  2664. pipe_config = to_intel_crtc_state(crtc->base.state);
  2665. seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
  2666. crtc->base.base.id, pipe_name(crtc->pipe),
  2667. yesno(pipe_config->base.active),
  2668. pipe_config->pipe_src_w, pipe_config->pipe_src_h,
  2669. yesno(pipe_config->dither), pipe_config->pipe_bpp);
  2670. if (pipe_config->base.active) {
  2671. struct intel_plane *cursor =
  2672. to_intel_plane(crtc->base.cursor);
  2673. intel_crtc_info(m, crtc);
  2674. seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
  2675. yesno(cursor->base.state->visible),
  2676. cursor->base.state->crtc_x,
  2677. cursor->base.state->crtc_y,
  2678. cursor->base.state->crtc_w,
  2679. cursor->base.state->crtc_h,
  2680. cursor->cursor.base);
  2681. intel_scaler_info(m, crtc);
  2682. intel_plane_info(m, crtc);
  2683. }
  2684. seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
  2685. yesno(!crtc->cpu_fifo_underrun_disabled),
  2686. yesno(!crtc->pch_fifo_underrun_disabled));
  2687. drm_modeset_unlock(&crtc->base.mutex);
  2688. }
  2689. seq_printf(m, "\n");
  2690. seq_printf(m, "Connector info\n");
  2691. seq_printf(m, "--------------\n");
  2692. mutex_lock(&dev->mode_config.mutex);
  2693. drm_connector_list_iter_begin(dev, &conn_iter);
  2694. drm_for_each_connector_iter(connector, &conn_iter)
  2695. intel_connector_info(m, connector);
  2696. drm_connector_list_iter_end(&conn_iter);
  2697. mutex_unlock(&dev->mode_config.mutex);
  2698. intel_runtime_pm_put(dev_priv);
  2699. return 0;
  2700. }
  2701. static int i915_engine_info(struct seq_file *m, void *unused)
  2702. {
  2703. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2704. struct intel_engine_cs *engine;
  2705. enum intel_engine_id id;
  2706. struct drm_printer p;
  2707. intel_runtime_pm_get(dev_priv);
  2708. seq_printf(m, "GT awake? %s (epoch %u)\n",
  2709. yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
  2710. seq_printf(m, "Global active requests: %d\n",
  2711. dev_priv->gt.active_requests);
  2712. seq_printf(m, "CS timestamp frequency: %u kHz\n",
  2713. dev_priv->info.cs_timestamp_frequency_khz);
  2714. p = drm_seq_file_printer(m);
  2715. for_each_engine(engine, dev_priv, id)
  2716. intel_engine_dump(engine, &p, "%s\n", engine->name);
  2717. intel_runtime_pm_put(dev_priv);
  2718. return 0;
  2719. }
  2720. static int i915_rcs_topology(struct seq_file *m, void *unused)
  2721. {
  2722. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2723. struct drm_printer p = drm_seq_file_printer(m);
  2724. intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);
  2725. return 0;
  2726. }
  2727. static int i915_shrinker_info(struct seq_file *m, void *unused)
  2728. {
  2729. struct drm_i915_private *i915 = node_to_i915(m->private);
  2730. seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
  2731. seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
  2732. return 0;
  2733. }
  2734. static int i915_shared_dplls_info(struct seq_file *m, void *unused)
  2735. {
  2736. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2737. struct drm_device *dev = &dev_priv->drm;
  2738. int i;
  2739. drm_modeset_lock_all(dev);
  2740. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2741. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  2742. seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
  2743. pll->info->id);
  2744. seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
  2745. pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
  2746. seq_printf(m, " tracked hardware state:\n");
  2747. seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
  2748. seq_printf(m, " dpll_md: 0x%08x\n",
  2749. pll->state.hw_state.dpll_md);
  2750. seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
  2751. seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
  2752. seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
  2753. seq_printf(m, " cfgcr0: 0x%08x\n", pll->state.hw_state.cfgcr0);
  2754. seq_printf(m, " cfgcr1: 0x%08x\n", pll->state.hw_state.cfgcr1);
  2755. seq_printf(m, " mg_refclkin_ctl: 0x%08x\n",
  2756. pll->state.hw_state.mg_refclkin_ctl);
  2757. seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
  2758. pll->state.hw_state.mg_clktop2_coreclkctl1);
  2759. seq_printf(m, " mg_clktop2_hsclkctl: 0x%08x\n",
  2760. pll->state.hw_state.mg_clktop2_hsclkctl);
  2761. seq_printf(m, " mg_pll_div0: 0x%08x\n",
  2762. pll->state.hw_state.mg_pll_div0);
  2763. seq_printf(m, " mg_pll_div1: 0x%08x\n",
  2764. pll->state.hw_state.mg_pll_div1);
  2765. seq_printf(m, " mg_pll_lf: 0x%08x\n",
  2766. pll->state.hw_state.mg_pll_lf);
  2767. seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
  2768. pll->state.hw_state.mg_pll_frac_lock);
  2769. seq_printf(m, " mg_pll_ssc: 0x%08x\n",
  2770. pll->state.hw_state.mg_pll_ssc);
  2771. seq_printf(m, " mg_pll_bias: 0x%08x\n",
  2772. pll->state.hw_state.mg_pll_bias);
  2773. seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
  2774. pll->state.hw_state.mg_pll_tdc_coldst_bias);
  2775. }
  2776. drm_modeset_unlock_all(dev);
  2777. return 0;
  2778. }
  2779. static int i915_wa_registers(struct seq_file *m, void *unused)
  2780. {
  2781. struct i915_workarounds *wa = &node_to_i915(m->private)->workarounds;
  2782. int i;
  2783. seq_printf(m, "Workarounds applied: %d\n", wa->count);
  2784. for (i = 0; i < wa->count; ++i)
  2785. seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
  2786. wa->reg[i].addr, wa->reg[i].value, wa->reg[i].mask);
  2787. return 0;
  2788. }
  2789. static int i915_ipc_status_show(struct seq_file *m, void *data)
  2790. {
  2791. struct drm_i915_private *dev_priv = m->private;
  2792. seq_printf(m, "Isochronous Priority Control: %s\n",
  2793. yesno(dev_priv->ipc_enabled));
  2794. return 0;
  2795. }
  2796. static int i915_ipc_status_open(struct inode *inode, struct file *file)
  2797. {
  2798. struct drm_i915_private *dev_priv = inode->i_private;
  2799. if (!HAS_IPC(dev_priv))
  2800. return -ENODEV;
  2801. return single_open(file, i915_ipc_status_show, dev_priv);
  2802. }
  2803. static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
  2804. size_t len, loff_t *offp)
  2805. {
  2806. struct seq_file *m = file->private_data;
  2807. struct drm_i915_private *dev_priv = m->private;
  2808. int ret;
  2809. bool enable;
  2810. ret = kstrtobool_from_user(ubuf, len, &enable);
  2811. if (ret < 0)
  2812. return ret;
  2813. intel_runtime_pm_get(dev_priv);
  2814. if (!dev_priv->ipc_enabled && enable)
  2815. DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
  2816. dev_priv->wm.distrust_bios_wm = true;
  2817. dev_priv->ipc_enabled = enable;
  2818. intel_enable_ipc(dev_priv);
  2819. intel_runtime_pm_put(dev_priv);
  2820. return len;
  2821. }
  2822. static const struct file_operations i915_ipc_status_fops = {
  2823. .owner = THIS_MODULE,
  2824. .open = i915_ipc_status_open,
  2825. .read = seq_read,
  2826. .llseek = seq_lseek,
  2827. .release = single_release,
  2828. .write = i915_ipc_status_write
  2829. };
  2830. static int i915_ddb_info(struct seq_file *m, void *unused)
  2831. {
  2832. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2833. struct drm_device *dev = &dev_priv->drm;
  2834. struct skl_ddb_allocation *ddb;
  2835. struct skl_ddb_entry *entry;
  2836. enum pipe pipe;
  2837. int plane;
  2838. if (INTEL_GEN(dev_priv) < 9)
  2839. return -ENODEV;
  2840. drm_modeset_lock_all(dev);
  2841. ddb = &dev_priv->wm.skl_hw.ddb;
  2842. seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
  2843. for_each_pipe(dev_priv, pipe) {
  2844. seq_printf(m, "Pipe %c\n", pipe_name(pipe));
  2845. for_each_universal_plane(dev_priv, pipe, plane) {
  2846. entry = &ddb->plane[pipe][plane];
  2847. seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
  2848. entry->start, entry->end,
  2849. skl_ddb_entry_size(entry));
  2850. }
  2851. entry = &ddb->plane[pipe][PLANE_CURSOR];
  2852. seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
  2853. entry->end, skl_ddb_entry_size(entry));
  2854. }
  2855. drm_modeset_unlock_all(dev);
  2856. return 0;
  2857. }
  2858. static void drrs_status_per_crtc(struct seq_file *m,
  2859. struct drm_device *dev,
  2860. struct intel_crtc *intel_crtc)
  2861. {
  2862. struct drm_i915_private *dev_priv = to_i915(dev);
  2863. struct i915_drrs *drrs = &dev_priv->drrs;
  2864. int vrefresh = 0;
  2865. struct drm_connector *connector;
  2866. struct drm_connector_list_iter conn_iter;
  2867. drm_connector_list_iter_begin(dev, &conn_iter);
  2868. drm_for_each_connector_iter(connector, &conn_iter) {
  2869. if (connector->state->crtc != &intel_crtc->base)
  2870. continue;
  2871. seq_printf(m, "%s:\n", connector->name);
  2872. }
  2873. drm_connector_list_iter_end(&conn_iter);
  2874. if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
  2875. seq_puts(m, "\tVBT: DRRS_type: Static");
  2876. else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
  2877. seq_puts(m, "\tVBT: DRRS_type: Seamless");
  2878. else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
  2879. seq_puts(m, "\tVBT: DRRS_type: None");
  2880. else
  2881. seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
  2882. seq_puts(m, "\n\n");
  2883. if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
  2884. struct intel_panel *panel;
  2885. mutex_lock(&drrs->mutex);
  2886. /* DRRS Supported */
  2887. seq_puts(m, "\tDRRS Supported: Yes\n");
  2888. /* disable_drrs() will make drrs->dp NULL */
  2889. if (!drrs->dp) {
  2890. seq_puts(m, "Idleness DRRS: Disabled\n");
  2891. if (dev_priv->psr.enabled)
  2892. seq_puts(m,
  2893. "\tAs PSR is enabled, DRRS is not enabled\n");
  2894. mutex_unlock(&drrs->mutex);
  2895. return;
  2896. }
  2897. panel = &drrs->dp->attached_connector->panel;
  2898. seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
  2899. drrs->busy_frontbuffer_bits);
  2900. seq_puts(m, "\n\t\t");
  2901. if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
  2902. seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
  2903. vrefresh = panel->fixed_mode->vrefresh;
  2904. } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
  2905. seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
  2906. vrefresh = panel->downclock_mode->vrefresh;
  2907. } else {
  2908. seq_printf(m, "DRRS_State: Unknown(%d)\n",
  2909. drrs->refresh_rate_type);
  2910. mutex_unlock(&drrs->mutex);
  2911. return;
  2912. }
  2913. seq_printf(m, "\t\tVrefresh: %d", vrefresh);
  2914. seq_puts(m, "\n\t\t");
  2915. mutex_unlock(&drrs->mutex);
  2916. } else {
  2917. /* DRRS not supported. Print the VBT parameter*/
  2918. seq_puts(m, "\tDRRS Supported : No");
  2919. }
  2920. seq_puts(m, "\n");
  2921. }
  2922. static int i915_drrs_status(struct seq_file *m, void *unused)
  2923. {
  2924. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2925. struct drm_device *dev = &dev_priv->drm;
  2926. struct intel_crtc *intel_crtc;
  2927. int active_crtc_cnt = 0;
  2928. drm_modeset_lock_all(dev);
  2929. for_each_intel_crtc(dev, intel_crtc) {
  2930. if (intel_crtc->base.state->active) {
  2931. active_crtc_cnt++;
  2932. seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
  2933. drrs_status_per_crtc(m, dev, intel_crtc);
  2934. }
  2935. }
  2936. drm_modeset_unlock_all(dev);
  2937. if (!active_crtc_cnt)
  2938. seq_puts(m, "No active crtc found\n");
  2939. return 0;
  2940. }
  2941. static int i915_dp_mst_info(struct seq_file *m, void *unused)
  2942. {
  2943. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2944. struct drm_device *dev = &dev_priv->drm;
  2945. struct intel_encoder *intel_encoder;
  2946. struct intel_digital_port *intel_dig_port;
  2947. struct drm_connector *connector;
  2948. struct drm_connector_list_iter conn_iter;
  2949. drm_connector_list_iter_begin(dev, &conn_iter);
  2950. drm_for_each_connector_iter(connector, &conn_iter) {
  2951. if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
  2952. continue;
  2953. intel_encoder = intel_attached_encoder(connector);
  2954. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2955. continue;
  2956. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  2957. if (!intel_dig_port->dp.can_mst)
  2958. continue;
  2959. seq_printf(m, "MST Source Port %c\n",
  2960. port_name(intel_dig_port->base.port));
  2961. drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
  2962. }
  2963. drm_connector_list_iter_end(&conn_iter);
  2964. return 0;
  2965. }
  2966. static ssize_t i915_displayport_test_active_write(struct file *file,
  2967. const char __user *ubuf,
  2968. size_t len, loff_t *offp)
  2969. {
  2970. char *input_buffer;
  2971. int status = 0;
  2972. struct drm_device *dev;
  2973. struct drm_connector *connector;
  2974. struct drm_connector_list_iter conn_iter;
  2975. struct intel_dp *intel_dp;
  2976. int val = 0;
  2977. dev = ((struct seq_file *)file->private_data)->private;
  2978. if (len == 0)
  2979. return 0;
  2980. input_buffer = memdup_user_nul(ubuf, len);
  2981. if (IS_ERR(input_buffer))
  2982. return PTR_ERR(input_buffer);
  2983. DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
  2984. drm_connector_list_iter_begin(dev, &conn_iter);
  2985. drm_for_each_connector_iter(connector, &conn_iter) {
  2986. struct intel_encoder *encoder;
  2987. if (connector->connector_type !=
  2988. DRM_MODE_CONNECTOR_DisplayPort)
  2989. continue;
  2990. encoder = to_intel_encoder(connector->encoder);
  2991. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  2992. continue;
  2993. if (encoder && connector->status == connector_status_connected) {
  2994. intel_dp = enc_to_intel_dp(&encoder->base);
  2995. status = kstrtoint(input_buffer, 10, &val);
  2996. if (status < 0)
  2997. break;
  2998. DRM_DEBUG_DRIVER("Got %d for test active\n", val);
  2999. /* To prevent erroneous activation of the compliance
  3000. * testing code, only accept an actual value of 1 here
  3001. */
  3002. if (val == 1)
  3003. intel_dp->compliance.test_active = 1;
  3004. else
  3005. intel_dp->compliance.test_active = 0;
  3006. }
  3007. }
  3008. drm_connector_list_iter_end(&conn_iter);
  3009. kfree(input_buffer);
  3010. if (status < 0)
  3011. return status;
  3012. *offp += len;
  3013. return len;
  3014. }
  3015. static int i915_displayport_test_active_show(struct seq_file *m, void *data)
  3016. {
  3017. struct drm_i915_private *dev_priv = m->private;
  3018. struct drm_device *dev = &dev_priv->drm;
  3019. struct drm_connector *connector;
  3020. struct drm_connector_list_iter conn_iter;
  3021. struct intel_dp *intel_dp;
  3022. drm_connector_list_iter_begin(dev, &conn_iter);
  3023. drm_for_each_connector_iter(connector, &conn_iter) {
  3024. struct intel_encoder *encoder;
  3025. if (connector->connector_type !=
  3026. DRM_MODE_CONNECTOR_DisplayPort)
  3027. continue;
  3028. encoder = to_intel_encoder(connector->encoder);
  3029. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3030. continue;
  3031. if (encoder && connector->status == connector_status_connected) {
  3032. intel_dp = enc_to_intel_dp(&encoder->base);
  3033. if (intel_dp->compliance.test_active)
  3034. seq_puts(m, "1");
  3035. else
  3036. seq_puts(m, "0");
  3037. } else
  3038. seq_puts(m, "0");
  3039. }
  3040. drm_connector_list_iter_end(&conn_iter);
  3041. return 0;
  3042. }
  3043. static int i915_displayport_test_active_open(struct inode *inode,
  3044. struct file *file)
  3045. {
  3046. return single_open(file, i915_displayport_test_active_show,
  3047. inode->i_private);
  3048. }
  3049. static const struct file_operations i915_displayport_test_active_fops = {
  3050. .owner = THIS_MODULE,
  3051. .open = i915_displayport_test_active_open,
  3052. .read = seq_read,
  3053. .llseek = seq_lseek,
  3054. .release = single_release,
  3055. .write = i915_displayport_test_active_write
  3056. };
  3057. static int i915_displayport_test_data_show(struct seq_file *m, void *data)
  3058. {
  3059. struct drm_i915_private *dev_priv = m->private;
  3060. struct drm_device *dev = &dev_priv->drm;
  3061. struct drm_connector *connector;
  3062. struct drm_connector_list_iter conn_iter;
  3063. struct intel_dp *intel_dp;
  3064. drm_connector_list_iter_begin(dev, &conn_iter);
  3065. drm_for_each_connector_iter(connector, &conn_iter) {
  3066. struct intel_encoder *encoder;
  3067. if (connector->connector_type !=
  3068. DRM_MODE_CONNECTOR_DisplayPort)
  3069. continue;
  3070. encoder = to_intel_encoder(connector->encoder);
  3071. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3072. continue;
  3073. if (encoder && connector->status == connector_status_connected) {
  3074. intel_dp = enc_to_intel_dp(&encoder->base);
  3075. if (intel_dp->compliance.test_type ==
  3076. DP_TEST_LINK_EDID_READ)
  3077. seq_printf(m, "%lx",
  3078. intel_dp->compliance.test_data.edid);
  3079. else if (intel_dp->compliance.test_type ==
  3080. DP_TEST_LINK_VIDEO_PATTERN) {
  3081. seq_printf(m, "hdisplay: %d\n",
  3082. intel_dp->compliance.test_data.hdisplay);
  3083. seq_printf(m, "vdisplay: %d\n",
  3084. intel_dp->compliance.test_data.vdisplay);
  3085. seq_printf(m, "bpc: %u\n",
  3086. intel_dp->compliance.test_data.bpc);
  3087. }
  3088. } else
  3089. seq_puts(m, "0");
  3090. }
  3091. drm_connector_list_iter_end(&conn_iter);
  3092. return 0;
  3093. }
  3094. DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
  3095. static int i915_displayport_test_type_show(struct seq_file *m, void *data)
  3096. {
  3097. struct drm_i915_private *dev_priv = m->private;
  3098. struct drm_device *dev = &dev_priv->drm;
  3099. struct drm_connector *connector;
  3100. struct drm_connector_list_iter conn_iter;
  3101. struct intel_dp *intel_dp;
  3102. drm_connector_list_iter_begin(dev, &conn_iter);
  3103. drm_for_each_connector_iter(connector, &conn_iter) {
  3104. struct intel_encoder *encoder;
  3105. if (connector->connector_type !=
  3106. DRM_MODE_CONNECTOR_DisplayPort)
  3107. continue;
  3108. encoder = to_intel_encoder(connector->encoder);
  3109. if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
  3110. continue;
  3111. if (encoder && connector->status == connector_status_connected) {
  3112. intel_dp = enc_to_intel_dp(&encoder->base);
  3113. seq_printf(m, "%02lx", intel_dp->compliance.test_type);
  3114. } else
  3115. seq_puts(m, "0");
  3116. }
  3117. drm_connector_list_iter_end(&conn_iter);
  3118. return 0;
  3119. }
  3120. DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
  3121. static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
  3122. {
  3123. struct drm_i915_private *dev_priv = m->private;
  3124. struct drm_device *dev = &dev_priv->drm;
  3125. int level;
  3126. int num_levels;
  3127. if (IS_CHERRYVIEW(dev_priv))
  3128. num_levels = 3;
  3129. else if (IS_VALLEYVIEW(dev_priv))
  3130. num_levels = 1;
  3131. else if (IS_G4X(dev_priv))
  3132. num_levels = 3;
  3133. else
  3134. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3135. drm_modeset_lock_all(dev);
  3136. for (level = 0; level < num_levels; level++) {
  3137. unsigned int latency = wm[level];
  3138. /*
  3139. * - WM1+ latency values in 0.5us units
  3140. * - latencies are in us on gen9/vlv/chv
  3141. */
  3142. if (INTEL_GEN(dev_priv) >= 9 ||
  3143. IS_VALLEYVIEW(dev_priv) ||
  3144. IS_CHERRYVIEW(dev_priv) ||
  3145. IS_G4X(dev_priv))
  3146. latency *= 10;
  3147. else if (level > 0)
  3148. latency *= 5;
  3149. seq_printf(m, "WM%d %u (%u.%u usec)\n",
  3150. level, wm[level], latency / 10, latency % 10);
  3151. }
  3152. drm_modeset_unlock_all(dev);
  3153. }
  3154. static int pri_wm_latency_show(struct seq_file *m, void *data)
  3155. {
  3156. struct drm_i915_private *dev_priv = m->private;
  3157. const uint16_t *latencies;
  3158. if (INTEL_GEN(dev_priv) >= 9)
  3159. latencies = dev_priv->wm.skl_latency;
  3160. else
  3161. latencies = dev_priv->wm.pri_latency;
  3162. wm_latency_show(m, latencies);
  3163. return 0;
  3164. }
  3165. static int spr_wm_latency_show(struct seq_file *m, void *data)
  3166. {
  3167. struct drm_i915_private *dev_priv = m->private;
  3168. const uint16_t *latencies;
  3169. if (INTEL_GEN(dev_priv) >= 9)
  3170. latencies = dev_priv->wm.skl_latency;
  3171. else
  3172. latencies = dev_priv->wm.spr_latency;
  3173. wm_latency_show(m, latencies);
  3174. return 0;
  3175. }
  3176. static int cur_wm_latency_show(struct seq_file *m, void *data)
  3177. {
  3178. struct drm_i915_private *dev_priv = m->private;
  3179. const uint16_t *latencies;
  3180. if (INTEL_GEN(dev_priv) >= 9)
  3181. latencies = dev_priv->wm.skl_latency;
  3182. else
  3183. latencies = dev_priv->wm.cur_latency;
  3184. wm_latency_show(m, latencies);
  3185. return 0;
  3186. }
  3187. static int pri_wm_latency_open(struct inode *inode, struct file *file)
  3188. {
  3189. struct drm_i915_private *dev_priv = inode->i_private;
  3190. if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
  3191. return -ENODEV;
  3192. return single_open(file, pri_wm_latency_show, dev_priv);
  3193. }
  3194. static int spr_wm_latency_open(struct inode *inode, struct file *file)
  3195. {
  3196. struct drm_i915_private *dev_priv = inode->i_private;
  3197. if (HAS_GMCH_DISPLAY(dev_priv))
  3198. return -ENODEV;
  3199. return single_open(file, spr_wm_latency_show, dev_priv);
  3200. }
  3201. static int cur_wm_latency_open(struct inode *inode, struct file *file)
  3202. {
  3203. struct drm_i915_private *dev_priv = inode->i_private;
  3204. if (HAS_GMCH_DISPLAY(dev_priv))
  3205. return -ENODEV;
  3206. return single_open(file, cur_wm_latency_show, dev_priv);
  3207. }
  3208. static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
  3209. size_t len, loff_t *offp, uint16_t wm[8])
  3210. {
  3211. struct seq_file *m = file->private_data;
  3212. struct drm_i915_private *dev_priv = m->private;
  3213. struct drm_device *dev = &dev_priv->drm;
  3214. uint16_t new[8] = { 0 };
  3215. int num_levels;
  3216. int level;
  3217. int ret;
  3218. char tmp[32];
  3219. if (IS_CHERRYVIEW(dev_priv))
  3220. num_levels = 3;
  3221. else if (IS_VALLEYVIEW(dev_priv))
  3222. num_levels = 1;
  3223. else if (IS_G4X(dev_priv))
  3224. num_levels = 3;
  3225. else
  3226. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3227. if (len >= sizeof(tmp))
  3228. return -EINVAL;
  3229. if (copy_from_user(tmp, ubuf, len))
  3230. return -EFAULT;
  3231. tmp[len] = '\0';
  3232. ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
  3233. &new[0], &new[1], &new[2], &new[3],
  3234. &new[4], &new[5], &new[6], &new[7]);
  3235. if (ret != num_levels)
  3236. return -EINVAL;
  3237. drm_modeset_lock_all(dev);
  3238. for (level = 0; level < num_levels; level++)
  3239. wm[level] = new[level];
  3240. drm_modeset_unlock_all(dev);
  3241. return len;
  3242. }
  3243. static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
  3244. size_t len, loff_t *offp)
  3245. {
  3246. struct seq_file *m = file->private_data;
  3247. struct drm_i915_private *dev_priv = m->private;
  3248. uint16_t *latencies;
  3249. if (INTEL_GEN(dev_priv) >= 9)
  3250. latencies = dev_priv->wm.skl_latency;
  3251. else
  3252. latencies = dev_priv->wm.pri_latency;
  3253. return wm_latency_write(file, ubuf, len, offp, latencies);
  3254. }
  3255. static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
  3256. size_t len, loff_t *offp)
  3257. {
  3258. struct seq_file *m = file->private_data;
  3259. struct drm_i915_private *dev_priv = m->private;
  3260. uint16_t *latencies;
  3261. if (INTEL_GEN(dev_priv) >= 9)
  3262. latencies = dev_priv->wm.skl_latency;
  3263. else
  3264. latencies = dev_priv->wm.spr_latency;
  3265. return wm_latency_write(file, ubuf, len, offp, latencies);
  3266. }
  3267. static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
  3268. size_t len, loff_t *offp)
  3269. {
  3270. struct seq_file *m = file->private_data;
  3271. struct drm_i915_private *dev_priv = m->private;
  3272. uint16_t *latencies;
  3273. if (INTEL_GEN(dev_priv) >= 9)
  3274. latencies = dev_priv->wm.skl_latency;
  3275. else
  3276. latencies = dev_priv->wm.cur_latency;
  3277. return wm_latency_write(file, ubuf, len, offp, latencies);
  3278. }
  3279. static const struct file_operations i915_pri_wm_latency_fops = {
  3280. .owner = THIS_MODULE,
  3281. .open = pri_wm_latency_open,
  3282. .read = seq_read,
  3283. .llseek = seq_lseek,
  3284. .release = single_release,
  3285. .write = pri_wm_latency_write
  3286. };
  3287. static const struct file_operations i915_spr_wm_latency_fops = {
  3288. .owner = THIS_MODULE,
  3289. .open = spr_wm_latency_open,
  3290. .read = seq_read,
  3291. .llseek = seq_lseek,
  3292. .release = single_release,
  3293. .write = spr_wm_latency_write
  3294. };
  3295. static const struct file_operations i915_cur_wm_latency_fops = {
  3296. .owner = THIS_MODULE,
  3297. .open = cur_wm_latency_open,
  3298. .read = seq_read,
  3299. .llseek = seq_lseek,
  3300. .release = single_release,
  3301. .write = cur_wm_latency_write
  3302. };
  3303. static int
  3304. i915_wedged_get(void *data, u64 *val)
  3305. {
  3306. struct drm_i915_private *dev_priv = data;
  3307. *val = i915_terminally_wedged(&dev_priv->gpu_error);
  3308. return 0;
  3309. }
  3310. static int
  3311. i915_wedged_set(void *data, u64 val)
  3312. {
  3313. struct drm_i915_private *i915 = data;
  3314. struct intel_engine_cs *engine;
  3315. unsigned int tmp;
  3316. /*
  3317. * There is no safeguard against this debugfs entry colliding
  3318. * with the hangcheck calling same i915_handle_error() in
  3319. * parallel, causing an explosion. For now we assume that the
  3320. * test harness is responsible enough not to inject gpu hangs
  3321. * while it is writing to 'i915_wedged'
  3322. */
  3323. if (i915_reset_backoff(&i915->gpu_error))
  3324. return -EAGAIN;
  3325. for_each_engine_masked(engine, i915, val, tmp) {
  3326. engine->hangcheck.seqno = intel_engine_get_seqno(engine);
  3327. engine->hangcheck.stalled = true;
  3328. }
  3329. i915_handle_error(i915, val, I915_ERROR_CAPTURE,
  3330. "Manually set wedged engine mask = %llx", val);
  3331. wait_on_bit(&i915->gpu_error.flags,
  3332. I915_RESET_HANDOFF,
  3333. TASK_UNINTERRUPTIBLE);
  3334. return 0;
  3335. }
  3336. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  3337. i915_wedged_get, i915_wedged_set,
  3338. "%llu\n");
  3339. static int
  3340. fault_irq_set(struct drm_i915_private *i915,
  3341. unsigned long *irq,
  3342. unsigned long val)
  3343. {
  3344. int err;
  3345. err = mutex_lock_interruptible(&i915->drm.struct_mutex);
  3346. if (err)
  3347. return err;
  3348. err = i915_gem_wait_for_idle(i915,
  3349. I915_WAIT_LOCKED |
  3350. I915_WAIT_INTERRUPTIBLE,
  3351. MAX_SCHEDULE_TIMEOUT);
  3352. if (err)
  3353. goto err_unlock;
  3354. *irq = val;
  3355. mutex_unlock(&i915->drm.struct_mutex);
  3356. /* Flush idle worker to disarm irq */
  3357. drain_delayed_work(&i915->gt.idle_work);
  3358. return 0;
  3359. err_unlock:
  3360. mutex_unlock(&i915->drm.struct_mutex);
  3361. return err;
  3362. }
  3363. static int
  3364. i915_ring_missed_irq_get(void *data, u64 *val)
  3365. {
  3366. struct drm_i915_private *dev_priv = data;
  3367. *val = dev_priv->gpu_error.missed_irq_rings;
  3368. return 0;
  3369. }
  3370. static int
  3371. i915_ring_missed_irq_set(void *data, u64 val)
  3372. {
  3373. struct drm_i915_private *i915 = data;
  3374. return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
  3375. }
  3376. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  3377. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  3378. "0x%08llx\n");
  3379. static int
  3380. i915_ring_test_irq_get(void *data, u64 *val)
  3381. {
  3382. struct drm_i915_private *dev_priv = data;
  3383. *val = dev_priv->gpu_error.test_irq_rings;
  3384. return 0;
  3385. }
  3386. static int
  3387. i915_ring_test_irq_set(void *data, u64 val)
  3388. {
  3389. struct drm_i915_private *i915 = data;
  3390. /* GuC keeps the user interrupt permanently enabled for submission */
  3391. if (USES_GUC_SUBMISSION(i915))
  3392. return -ENODEV;
  3393. /*
  3394. * From icl, we can no longer individually mask interrupt generation
  3395. * from each engine.
  3396. */
  3397. if (INTEL_GEN(i915) >= 11)
  3398. return -ENODEV;
  3399. val &= INTEL_INFO(i915)->ring_mask;
  3400. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  3401. return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
  3402. }
  3403. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  3404. i915_ring_test_irq_get, i915_ring_test_irq_set,
  3405. "0x%08llx\n");
  3406. #define DROP_UNBOUND BIT(0)
  3407. #define DROP_BOUND BIT(1)
  3408. #define DROP_RETIRE BIT(2)
  3409. #define DROP_ACTIVE BIT(3)
  3410. #define DROP_FREED BIT(4)
  3411. #define DROP_SHRINK_ALL BIT(5)
  3412. #define DROP_IDLE BIT(6)
  3413. #define DROP_RESET_ACTIVE BIT(7)
  3414. #define DROP_RESET_SEQNO BIT(8)
  3415. #define DROP_ALL (DROP_UNBOUND | \
  3416. DROP_BOUND | \
  3417. DROP_RETIRE | \
  3418. DROP_ACTIVE | \
  3419. DROP_FREED | \
  3420. DROP_SHRINK_ALL |\
  3421. DROP_IDLE | \
  3422. DROP_RESET_ACTIVE | \
  3423. DROP_RESET_SEQNO)
  3424. static int
  3425. i915_drop_caches_get(void *data, u64 *val)
  3426. {
  3427. *val = DROP_ALL;
  3428. return 0;
  3429. }
  3430. static int
  3431. i915_drop_caches_set(void *data, u64 val)
  3432. {
  3433. struct drm_i915_private *i915 = data;
  3434. int ret = 0;
  3435. DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
  3436. val, val & DROP_ALL);
  3437. if (val & DROP_RESET_ACTIVE && !intel_engines_are_idle(i915))
  3438. i915_gem_set_wedged(i915);
  3439. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  3440. * on ioctls on -EAGAIN. */
  3441. if (val & (DROP_ACTIVE | DROP_RETIRE | DROP_RESET_SEQNO)) {
  3442. ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
  3443. if (ret)
  3444. return ret;
  3445. if (val & DROP_ACTIVE)
  3446. ret = i915_gem_wait_for_idle(i915,
  3447. I915_WAIT_INTERRUPTIBLE |
  3448. I915_WAIT_LOCKED,
  3449. MAX_SCHEDULE_TIMEOUT);
  3450. if (ret == 0 && val & DROP_RESET_SEQNO) {
  3451. intel_runtime_pm_get(i915);
  3452. ret = i915_gem_set_global_seqno(&i915->drm, 1);
  3453. intel_runtime_pm_put(i915);
  3454. }
  3455. if (val & DROP_RETIRE)
  3456. i915_retire_requests(i915);
  3457. mutex_unlock(&i915->drm.struct_mutex);
  3458. }
  3459. if (val & DROP_RESET_ACTIVE &&
  3460. i915_terminally_wedged(&i915->gpu_error)) {
  3461. i915_handle_error(i915, ALL_ENGINES, 0, NULL);
  3462. wait_on_bit(&i915->gpu_error.flags,
  3463. I915_RESET_HANDOFF,
  3464. TASK_UNINTERRUPTIBLE);
  3465. }
  3466. fs_reclaim_acquire(GFP_KERNEL);
  3467. if (val & DROP_BOUND)
  3468. i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
  3469. if (val & DROP_UNBOUND)
  3470. i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
  3471. if (val & DROP_SHRINK_ALL)
  3472. i915_gem_shrink_all(i915);
  3473. fs_reclaim_release(GFP_KERNEL);
  3474. if (val & DROP_IDLE) {
  3475. do {
  3476. if (READ_ONCE(i915->gt.active_requests))
  3477. flush_delayed_work(&i915->gt.retire_work);
  3478. drain_delayed_work(&i915->gt.idle_work);
  3479. } while (READ_ONCE(i915->gt.awake));
  3480. }
  3481. if (val & DROP_FREED)
  3482. i915_gem_drain_freed_objects(i915);
  3483. return ret;
  3484. }
  3485. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  3486. i915_drop_caches_get, i915_drop_caches_set,
  3487. "0x%08llx\n");
  3488. static int
  3489. i915_cache_sharing_get(void *data, u64 *val)
  3490. {
  3491. struct drm_i915_private *dev_priv = data;
  3492. u32 snpcr;
  3493. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3494. return -ENODEV;
  3495. intel_runtime_pm_get(dev_priv);
  3496. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3497. intel_runtime_pm_put(dev_priv);
  3498. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  3499. return 0;
  3500. }
  3501. static int
  3502. i915_cache_sharing_set(void *data, u64 val)
  3503. {
  3504. struct drm_i915_private *dev_priv = data;
  3505. u32 snpcr;
  3506. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3507. return -ENODEV;
  3508. if (val > 3)
  3509. return -EINVAL;
  3510. intel_runtime_pm_get(dev_priv);
  3511. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  3512. /* Update the cache sharing policy here as well */
  3513. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3514. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3515. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  3516. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3517. intel_runtime_pm_put(dev_priv);
  3518. return 0;
  3519. }
  3520. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  3521. i915_cache_sharing_get, i915_cache_sharing_set,
  3522. "%llu\n");
  3523. static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
  3524. struct sseu_dev_info *sseu)
  3525. {
  3526. #define SS_MAX 2
  3527. const int ss_max = SS_MAX;
  3528. u32 sig1[SS_MAX], sig2[SS_MAX];
  3529. int ss;
  3530. sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
  3531. sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
  3532. sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
  3533. sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
  3534. for (ss = 0; ss < ss_max; ss++) {
  3535. unsigned int eu_cnt;
  3536. if (sig1[ss] & CHV_SS_PG_ENABLE)
  3537. /* skip disabled subslice */
  3538. continue;
  3539. sseu->slice_mask = BIT(0);
  3540. sseu->subslice_mask[0] |= BIT(ss);
  3541. eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
  3542. ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
  3543. ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
  3544. ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
  3545. sseu->eu_total += eu_cnt;
  3546. sseu->eu_per_subslice = max_t(unsigned int,
  3547. sseu->eu_per_subslice, eu_cnt);
  3548. }
  3549. #undef SS_MAX
  3550. }
  3551. static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
  3552. struct sseu_dev_info *sseu)
  3553. {
  3554. #define SS_MAX 6
  3555. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  3556. u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
  3557. int s, ss;
  3558. for (s = 0; s < info->sseu.max_slices; s++) {
  3559. /*
  3560. * FIXME: Valid SS Mask respects the spec and read
  3561. * only valid bits for those registers, excluding reserverd
  3562. * although this seems wrong because it would leave many
  3563. * subslices without ACK.
  3564. */
  3565. s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
  3566. GEN10_PGCTL_VALID_SS_MASK(s);
  3567. eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
  3568. eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
  3569. }
  3570. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  3571. GEN9_PGCTL_SSA_EU19_ACK |
  3572. GEN9_PGCTL_SSA_EU210_ACK |
  3573. GEN9_PGCTL_SSA_EU311_ACK;
  3574. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  3575. GEN9_PGCTL_SSB_EU19_ACK |
  3576. GEN9_PGCTL_SSB_EU210_ACK |
  3577. GEN9_PGCTL_SSB_EU311_ACK;
  3578. for (s = 0; s < info->sseu.max_slices; s++) {
  3579. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  3580. /* skip disabled slice */
  3581. continue;
  3582. sseu->slice_mask |= BIT(s);
  3583. sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
  3584. for (ss = 0; ss < info->sseu.max_subslices; ss++) {
  3585. unsigned int eu_cnt;
  3586. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  3587. /* skip disabled subslice */
  3588. continue;
  3589. eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
  3590. eu_mask[ss % 2]);
  3591. sseu->eu_total += eu_cnt;
  3592. sseu->eu_per_subslice = max_t(unsigned int,
  3593. sseu->eu_per_subslice,
  3594. eu_cnt);
  3595. }
  3596. }
  3597. #undef SS_MAX
  3598. }
  3599. static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
  3600. struct sseu_dev_info *sseu)
  3601. {
  3602. #define SS_MAX 3
  3603. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  3604. u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
  3605. int s, ss;
  3606. for (s = 0; s < info->sseu.max_slices; s++) {
  3607. s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
  3608. eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
  3609. eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
  3610. }
  3611. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  3612. GEN9_PGCTL_SSA_EU19_ACK |
  3613. GEN9_PGCTL_SSA_EU210_ACK |
  3614. GEN9_PGCTL_SSA_EU311_ACK;
  3615. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  3616. GEN9_PGCTL_SSB_EU19_ACK |
  3617. GEN9_PGCTL_SSB_EU210_ACK |
  3618. GEN9_PGCTL_SSB_EU311_ACK;
  3619. for (s = 0; s < info->sseu.max_slices; s++) {
  3620. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  3621. /* skip disabled slice */
  3622. continue;
  3623. sseu->slice_mask |= BIT(s);
  3624. if (IS_GEN9_BC(dev_priv))
  3625. sseu->subslice_mask[s] =
  3626. INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
  3627. for (ss = 0; ss < info->sseu.max_subslices; ss++) {
  3628. unsigned int eu_cnt;
  3629. if (IS_GEN9_LP(dev_priv)) {
  3630. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  3631. /* skip disabled subslice */
  3632. continue;
  3633. sseu->subslice_mask[s] |= BIT(ss);
  3634. }
  3635. eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
  3636. eu_mask[ss%2]);
  3637. sseu->eu_total += eu_cnt;
  3638. sseu->eu_per_subslice = max_t(unsigned int,
  3639. sseu->eu_per_subslice,
  3640. eu_cnt);
  3641. }
  3642. }
  3643. #undef SS_MAX
  3644. }
  3645. static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
  3646. struct sseu_dev_info *sseu)
  3647. {
  3648. u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
  3649. int s;
  3650. sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
  3651. if (sseu->slice_mask) {
  3652. sseu->eu_per_subslice =
  3653. INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
  3654. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3655. sseu->subslice_mask[s] =
  3656. INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
  3657. }
  3658. sseu->eu_total = sseu->eu_per_subslice *
  3659. sseu_subslice_total(sseu);
  3660. /* subtract fused off EU(s) from enabled slice(s) */
  3661. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3662. u8 subslice_7eu =
  3663. INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
  3664. sseu->eu_total -= hweight8(subslice_7eu);
  3665. }
  3666. }
  3667. }
  3668. static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
  3669. const struct sseu_dev_info *sseu)
  3670. {
  3671. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3672. const char *type = is_available_info ? "Available" : "Enabled";
  3673. int s;
  3674. seq_printf(m, " %s Slice Mask: %04x\n", type,
  3675. sseu->slice_mask);
  3676. seq_printf(m, " %s Slice Total: %u\n", type,
  3677. hweight8(sseu->slice_mask));
  3678. seq_printf(m, " %s Subslice Total: %u\n", type,
  3679. sseu_subslice_total(sseu));
  3680. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3681. seq_printf(m, " %s Slice%i subslices: %u\n", type,
  3682. s, hweight8(sseu->subslice_mask[s]));
  3683. }
  3684. seq_printf(m, " %s EU Total: %u\n", type,
  3685. sseu->eu_total);
  3686. seq_printf(m, " %s EU Per Subslice: %u\n", type,
  3687. sseu->eu_per_subslice);
  3688. if (!is_available_info)
  3689. return;
  3690. seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
  3691. if (HAS_POOLED_EU(dev_priv))
  3692. seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
  3693. seq_printf(m, " Has Slice Power Gating: %s\n",
  3694. yesno(sseu->has_slice_pg));
  3695. seq_printf(m, " Has Subslice Power Gating: %s\n",
  3696. yesno(sseu->has_subslice_pg));
  3697. seq_printf(m, " Has EU Power Gating: %s\n",
  3698. yesno(sseu->has_eu_pg));
  3699. }
  3700. static int i915_sseu_status(struct seq_file *m, void *unused)
  3701. {
  3702. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3703. struct sseu_dev_info sseu;
  3704. if (INTEL_GEN(dev_priv) < 8)
  3705. return -ENODEV;
  3706. seq_puts(m, "SSEU Device Info\n");
  3707. i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
  3708. seq_puts(m, "SSEU Device Status\n");
  3709. memset(&sseu, 0, sizeof(sseu));
  3710. sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
  3711. sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
  3712. sseu.max_eus_per_subslice =
  3713. INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
  3714. intel_runtime_pm_get(dev_priv);
  3715. if (IS_CHERRYVIEW(dev_priv)) {
  3716. cherryview_sseu_device_status(dev_priv, &sseu);
  3717. } else if (IS_BROADWELL(dev_priv)) {
  3718. broadwell_sseu_device_status(dev_priv, &sseu);
  3719. } else if (IS_GEN9(dev_priv)) {
  3720. gen9_sseu_device_status(dev_priv, &sseu);
  3721. } else if (INTEL_GEN(dev_priv) >= 10) {
  3722. gen10_sseu_device_status(dev_priv, &sseu);
  3723. }
  3724. intel_runtime_pm_put(dev_priv);
  3725. i915_print_sseu_info(m, false, &sseu);
  3726. return 0;
  3727. }
  3728. static int i915_forcewake_open(struct inode *inode, struct file *file)
  3729. {
  3730. struct drm_i915_private *i915 = inode->i_private;
  3731. if (INTEL_GEN(i915) < 6)
  3732. return 0;
  3733. intel_runtime_pm_get(i915);
  3734. intel_uncore_forcewake_user_get(i915);
  3735. return 0;
  3736. }
  3737. static int i915_forcewake_release(struct inode *inode, struct file *file)
  3738. {
  3739. struct drm_i915_private *i915 = inode->i_private;
  3740. if (INTEL_GEN(i915) < 6)
  3741. return 0;
  3742. intel_uncore_forcewake_user_put(i915);
  3743. intel_runtime_pm_put(i915);
  3744. return 0;
  3745. }
  3746. static const struct file_operations i915_forcewake_fops = {
  3747. .owner = THIS_MODULE,
  3748. .open = i915_forcewake_open,
  3749. .release = i915_forcewake_release,
  3750. };
  3751. static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
  3752. {
  3753. struct drm_i915_private *dev_priv = m->private;
  3754. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3755. seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
  3756. seq_printf(m, "Detected: %s\n",
  3757. yesno(delayed_work_pending(&hotplug->reenable_work)));
  3758. return 0;
  3759. }
  3760. static ssize_t i915_hpd_storm_ctl_write(struct file *file,
  3761. const char __user *ubuf, size_t len,
  3762. loff_t *offp)
  3763. {
  3764. struct seq_file *m = file->private_data;
  3765. struct drm_i915_private *dev_priv = m->private;
  3766. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3767. unsigned int new_threshold;
  3768. int i;
  3769. char *newline;
  3770. char tmp[16];
  3771. if (len >= sizeof(tmp))
  3772. return -EINVAL;
  3773. if (copy_from_user(tmp, ubuf, len))
  3774. return -EFAULT;
  3775. tmp[len] = '\0';
  3776. /* Strip newline, if any */
  3777. newline = strchr(tmp, '\n');
  3778. if (newline)
  3779. *newline = '\0';
  3780. if (strcmp(tmp, "reset") == 0)
  3781. new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3782. else if (kstrtouint(tmp, 10, &new_threshold) != 0)
  3783. return -EINVAL;
  3784. if (new_threshold > 0)
  3785. DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
  3786. new_threshold);
  3787. else
  3788. DRM_DEBUG_KMS("Disabling HPD storm detection\n");
  3789. spin_lock_irq(&dev_priv->irq_lock);
  3790. hotplug->hpd_storm_threshold = new_threshold;
  3791. /* Reset the HPD storm stats so we don't accidentally trigger a storm */
  3792. for_each_hpd_pin(i)
  3793. hotplug->stats[i].count = 0;
  3794. spin_unlock_irq(&dev_priv->irq_lock);
  3795. /* Re-enable hpd immediately if we were in an irq storm */
  3796. flush_delayed_work(&dev_priv->hotplug.reenable_work);
  3797. return len;
  3798. }
  3799. static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
  3800. {
  3801. return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
  3802. }
  3803. static const struct file_operations i915_hpd_storm_ctl_fops = {
  3804. .owner = THIS_MODULE,
  3805. .open = i915_hpd_storm_ctl_open,
  3806. .read = seq_read,
  3807. .llseek = seq_lseek,
  3808. .release = single_release,
  3809. .write = i915_hpd_storm_ctl_write
  3810. };
  3811. static int i915_drrs_ctl_set(void *data, u64 val)
  3812. {
  3813. struct drm_i915_private *dev_priv = data;
  3814. struct drm_device *dev = &dev_priv->drm;
  3815. struct intel_crtc *intel_crtc;
  3816. struct intel_encoder *encoder;
  3817. struct intel_dp *intel_dp;
  3818. if (INTEL_GEN(dev_priv) < 7)
  3819. return -ENODEV;
  3820. drm_modeset_lock_all(dev);
  3821. for_each_intel_crtc(dev, intel_crtc) {
  3822. if (!intel_crtc->base.state->active ||
  3823. !intel_crtc->config->has_drrs)
  3824. continue;
  3825. for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
  3826. if (encoder->type != INTEL_OUTPUT_EDP)
  3827. continue;
  3828. DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
  3829. val ? "en" : "dis", val);
  3830. intel_dp = enc_to_intel_dp(&encoder->base);
  3831. if (val)
  3832. intel_edp_drrs_enable(intel_dp,
  3833. intel_crtc->config);
  3834. else
  3835. intel_edp_drrs_disable(intel_dp,
  3836. intel_crtc->config);
  3837. }
  3838. }
  3839. drm_modeset_unlock_all(dev);
  3840. return 0;
  3841. }
  3842. DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");
  3843. static ssize_t
  3844. i915_fifo_underrun_reset_write(struct file *filp,
  3845. const char __user *ubuf,
  3846. size_t cnt, loff_t *ppos)
  3847. {
  3848. struct drm_i915_private *dev_priv = filp->private_data;
  3849. struct intel_crtc *intel_crtc;
  3850. struct drm_device *dev = &dev_priv->drm;
  3851. int ret;
  3852. bool reset;
  3853. ret = kstrtobool_from_user(ubuf, cnt, &reset);
  3854. if (ret)
  3855. return ret;
  3856. if (!reset)
  3857. return cnt;
  3858. for_each_intel_crtc(dev, intel_crtc) {
  3859. struct drm_crtc_commit *commit;
  3860. struct intel_crtc_state *crtc_state;
  3861. ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
  3862. if (ret)
  3863. return ret;
  3864. crtc_state = to_intel_crtc_state(intel_crtc->base.state);
  3865. commit = crtc_state->base.commit;
  3866. if (commit) {
  3867. ret = wait_for_completion_interruptible(&commit->hw_done);
  3868. if (!ret)
  3869. ret = wait_for_completion_interruptible(&commit->flip_done);
  3870. }
  3871. if (!ret && crtc_state->base.active) {
  3872. DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
  3873. pipe_name(intel_crtc->pipe));
  3874. intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
  3875. }
  3876. drm_modeset_unlock(&intel_crtc->base.mutex);
  3877. if (ret)
  3878. return ret;
  3879. }
  3880. ret = intel_fbc_reset_underrun(dev_priv);
  3881. if (ret)
  3882. return ret;
  3883. return cnt;
  3884. }
  3885. static const struct file_operations i915_fifo_underrun_reset_ops = {
  3886. .owner = THIS_MODULE,
  3887. .open = simple_open,
  3888. .write = i915_fifo_underrun_reset_write,
  3889. .llseek = default_llseek,
  3890. };
  3891. static const struct drm_info_list i915_debugfs_list[] = {
  3892. {"i915_capabilities", i915_capabilities, 0},
  3893. {"i915_gem_objects", i915_gem_object_info, 0},
  3894. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  3895. {"i915_gem_stolen", i915_gem_stolen_list_info },
  3896. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  3897. {"i915_gem_interrupt", i915_interrupt_info, 0},
  3898. {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
  3899. {"i915_guc_info", i915_guc_info, 0},
  3900. {"i915_guc_load_status", i915_guc_load_status_info, 0},
  3901. {"i915_guc_log_dump", i915_guc_log_dump, 0},
  3902. {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
  3903. {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
  3904. {"i915_huc_load_status", i915_huc_load_status_info, 0},
  3905. {"i915_frequency_info", i915_frequency_info, 0},
  3906. {"i915_hangcheck_info", i915_hangcheck_info, 0},
  3907. {"i915_reset_info", i915_reset_info, 0},
  3908. {"i915_drpc_info", i915_drpc_info, 0},
  3909. {"i915_emon_status", i915_emon_status, 0},
  3910. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  3911. {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
  3912. {"i915_fbc_status", i915_fbc_status, 0},
  3913. {"i915_ips_status", i915_ips_status, 0},
  3914. {"i915_sr_status", i915_sr_status, 0},
  3915. {"i915_opregion", i915_opregion, 0},
  3916. {"i915_vbt", i915_vbt, 0},
  3917. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  3918. {"i915_context_status", i915_context_status, 0},
  3919. {"i915_forcewake_domains", i915_forcewake_domains, 0},
  3920. {"i915_swizzle_info", i915_swizzle_info, 0},
  3921. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  3922. {"i915_llc", i915_llc, 0},
  3923. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  3924. {"i915_energy_uJ", i915_energy_uJ, 0},
  3925. {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
  3926. {"i915_power_domain_info", i915_power_domain_info, 0},
  3927. {"i915_dmc_info", i915_dmc_info, 0},
  3928. {"i915_display_info", i915_display_info, 0},
  3929. {"i915_engine_info", i915_engine_info, 0},
  3930. {"i915_rcs_topology", i915_rcs_topology, 0},
  3931. {"i915_shrinker_info", i915_shrinker_info, 0},
  3932. {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
  3933. {"i915_dp_mst_info", i915_dp_mst_info, 0},
  3934. {"i915_wa_registers", i915_wa_registers, 0},
  3935. {"i915_ddb_info", i915_ddb_info, 0},
  3936. {"i915_sseu_status", i915_sseu_status, 0},
  3937. {"i915_drrs_status", i915_drrs_status, 0},
  3938. {"i915_rps_boost_info", i915_rps_boost_info, 0},
  3939. };
  3940. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  3941. static const struct i915_debugfs_files {
  3942. const char *name;
  3943. const struct file_operations *fops;
  3944. } i915_debugfs_files[] = {
  3945. {"i915_wedged", &i915_wedged_fops},
  3946. {"i915_cache_sharing", &i915_cache_sharing_fops},
  3947. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  3948. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  3949. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  3950. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  3951. {"i915_error_state", &i915_error_state_fops},
  3952. {"i915_gpu_info", &i915_gpu_info_fops},
  3953. #endif
  3954. {"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
  3955. {"i915_next_seqno", &i915_next_seqno_fops},
  3956. {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
  3957. {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
  3958. {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
  3959. {"i915_fbc_false_color", &i915_fbc_false_color_fops},
  3960. {"i915_dp_test_data", &i915_displayport_test_data_fops},
  3961. {"i915_dp_test_type", &i915_displayport_test_type_fops},
  3962. {"i915_dp_test_active", &i915_displayport_test_active_fops},
  3963. {"i915_guc_log_level", &i915_guc_log_level_fops},
  3964. {"i915_guc_log_relay", &i915_guc_log_relay_fops},
  3965. {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
  3966. {"i915_ipc_status", &i915_ipc_status_fops},
  3967. {"i915_drrs_ctl", &i915_drrs_ctl_fops},
  3968. {"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
  3969. };
  3970. int i915_debugfs_register(struct drm_i915_private *dev_priv)
  3971. {
  3972. struct drm_minor *minor = dev_priv->drm.primary;
  3973. struct dentry *ent;
  3974. int i;
  3975. ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
  3976. minor->debugfs_root, to_i915(minor->dev),
  3977. &i915_forcewake_fops);
  3978. if (!ent)
  3979. return -ENOMEM;
  3980. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  3981. ent = debugfs_create_file(i915_debugfs_files[i].name,
  3982. S_IRUGO | S_IWUSR,
  3983. minor->debugfs_root,
  3984. to_i915(minor->dev),
  3985. i915_debugfs_files[i].fops);
  3986. if (!ent)
  3987. return -ENOMEM;
  3988. }
  3989. return drm_debugfs_create_files(i915_debugfs_list,
  3990. I915_DEBUGFS_ENTRIES,
  3991. minor->debugfs_root, minor);
  3992. }
  3993. struct dpcd_block {
  3994. /* DPCD dump start address. */
  3995. unsigned int offset;
  3996. /* DPCD dump end address, inclusive. If unset, .size will be used. */
  3997. unsigned int end;
  3998. /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
  3999. size_t size;
  4000. /* Only valid for eDP. */
  4001. bool edp;
  4002. };
  4003. static const struct dpcd_block i915_dpcd_debug[] = {
  4004. { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
  4005. { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
  4006. { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
  4007. { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
  4008. { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
  4009. { .offset = DP_SET_POWER },
  4010. { .offset = DP_EDP_DPCD_REV },
  4011. { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
  4012. { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
  4013. { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
  4014. };
  4015. static int i915_dpcd_show(struct seq_file *m, void *data)
  4016. {
  4017. struct drm_connector *connector = m->private;
  4018. struct intel_dp *intel_dp =
  4019. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4020. uint8_t buf[16];
  4021. ssize_t err;
  4022. int i;
  4023. if (connector->status != connector_status_connected)
  4024. return -ENODEV;
  4025. for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
  4026. const struct dpcd_block *b = &i915_dpcd_debug[i];
  4027. size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
  4028. if (b->edp &&
  4029. connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  4030. continue;
  4031. /* low tech for now */
  4032. if (WARN_ON(size > sizeof(buf)))
  4033. continue;
  4034. err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
  4035. if (err <= 0) {
  4036. DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
  4037. size, b->offset, err);
  4038. continue;
  4039. }
  4040. seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
  4041. }
  4042. return 0;
  4043. }
  4044. DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
  4045. static int i915_panel_show(struct seq_file *m, void *data)
  4046. {
  4047. struct drm_connector *connector = m->private;
  4048. struct intel_dp *intel_dp =
  4049. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4050. if (connector->status != connector_status_connected)
  4051. return -ENODEV;
  4052. seq_printf(m, "Panel power up delay: %d\n",
  4053. intel_dp->panel_power_up_delay);
  4054. seq_printf(m, "Panel power down delay: %d\n",
  4055. intel_dp->panel_power_down_delay);
  4056. seq_printf(m, "Backlight on delay: %d\n",
  4057. intel_dp->backlight_on_delay);
  4058. seq_printf(m, "Backlight off delay: %d\n",
  4059. intel_dp->backlight_off_delay);
  4060. return 0;
  4061. }
  4062. DEFINE_SHOW_ATTRIBUTE(i915_panel);
  4063. /**
  4064. * i915_debugfs_connector_add - add i915 specific connector debugfs files
  4065. * @connector: pointer to a registered drm_connector
  4066. *
  4067. * Cleanup will be done by drm_connector_unregister() through a call to
  4068. * drm_debugfs_connector_remove().
  4069. *
  4070. * Returns 0 on success, negative error codes on error.
  4071. */
  4072. int i915_debugfs_connector_add(struct drm_connector *connector)
  4073. {
  4074. struct dentry *root = connector->debugfs_entry;
  4075. /* The connector must have been registered beforehands. */
  4076. if (!root)
  4077. return -ENODEV;
  4078. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
  4079. connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4080. debugfs_create_file("i915_dpcd", S_IRUGO, root,
  4081. connector, &i915_dpcd_fops);
  4082. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  4083. debugfs_create_file("i915_panel_timings", S_IRUGO, root,
  4084. connector, &i915_panel_fops);
  4085. debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
  4086. connector, &i915_psr_sink_status_fops);
  4087. }
  4088. return 0;
  4089. }