opregion.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #include <linux/acpi.h>
  24. #include "i915_drv.h"
  25. #include "gvt.h"
  26. /*
  27. * Note: Only for GVT-g virtual VBT generation, other usage must
  28. * not do like this.
  29. */
  30. #define _INTEL_BIOS_PRIVATE
  31. #include "intel_vbt_defs.h"
  32. #define OPREGION_SIGNATURE "IntelGraphicsMem"
  33. #define MBOX_VBT (1<<3)
  34. /* device handle */
  35. #define DEVICE_TYPE_CRT 0x01
  36. #define DEVICE_TYPE_EFP1 0x04
  37. #define DEVICE_TYPE_EFP2 0x40
  38. #define DEVICE_TYPE_EFP3 0x20
  39. #define DEVICE_TYPE_EFP4 0x10
  40. struct opregion_header {
  41. u8 signature[16];
  42. u32 size;
  43. u32 opregion_ver;
  44. u8 bios_ver[32];
  45. u8 vbios_ver[16];
  46. u8 driver_ver[16];
  47. u32 mboxes;
  48. u32 driver_model;
  49. u32 pcon;
  50. u8 dver[32];
  51. u8 rsvd[124];
  52. } __packed;
  53. struct bdb_data_header {
  54. u8 id;
  55. u16 size; /* data size */
  56. } __packed;
  57. /* For supporting windows guest with opregion, here hardcode the emulated
  58. * bdb header version as '186', and the corresponding child_device_config
  59. * length should be '33' but not '38'.
  60. */
  61. struct efp_child_device_config {
  62. u16 handle;
  63. u16 device_type;
  64. u16 device_class;
  65. u8 i2c_speed;
  66. u8 dp_onboard_redriver; /* 158 */
  67. u8 dp_ondock_redriver; /* 158 */
  68. u8 hdmi_level_shifter_value:4; /* 169 */
  69. u8 hdmi_max_data_rate:4; /* 204 */
  70. u16 dtd_buf_ptr; /* 161 */
  71. u8 edidless_efp:1; /* 161 */
  72. u8 compression_enable:1; /* 198 */
  73. u8 compression_method:1; /* 198 */
  74. u8 ganged_edp:1; /* 202 */
  75. u8 skip0:4;
  76. u8 compression_structure_index:4; /* 198 */
  77. u8 skip1:4;
  78. u8 slave_port; /* 202 */
  79. u8 skip2;
  80. u8 dvo_port;
  81. u8 i2c_pin; /* for add-in card */
  82. u8 slave_addr; /* for add-in card */
  83. u8 ddc_pin;
  84. u16 edid_ptr;
  85. u8 dvo_config;
  86. u8 efp_docked_port:1; /* 158 */
  87. u8 lane_reversal:1; /* 184 */
  88. u8 onboard_lspcon:1; /* 192 */
  89. u8 iboost_enable:1; /* 196 */
  90. u8 hpd_invert:1; /* BXT 196 */
  91. u8 slip3:3;
  92. u8 hdmi_compat:1;
  93. u8 dp_compat:1;
  94. u8 tmds_compat:1;
  95. u8 skip4:5;
  96. u8 aux_channel;
  97. u8 dongle_detect;
  98. u8 pipe_cap:2;
  99. u8 sdvo_stall:1; /* 158 */
  100. u8 hpd_status:2;
  101. u8 integrated_encoder:1;
  102. u8 skip5:2;
  103. u8 dvo_wiring;
  104. u8 mipi_bridge_type; /* 171 */
  105. u16 device_class_ext;
  106. u8 dvo_function;
  107. } __packed;
  108. struct vbt {
  109. /* header->bdb_offset point to bdb_header offset */
  110. struct vbt_header header;
  111. struct bdb_header bdb_header;
  112. struct bdb_data_header general_features_header;
  113. struct bdb_general_features general_features;
  114. struct bdb_data_header general_definitions_header;
  115. struct bdb_general_definitions general_definitions;
  116. struct efp_child_device_config child0;
  117. struct efp_child_device_config child1;
  118. struct efp_child_device_config child2;
  119. struct efp_child_device_config child3;
  120. struct bdb_data_header driver_features_header;
  121. struct bdb_driver_features driver_features;
  122. };
  123. static void virt_vbt_generation(struct vbt *v)
  124. {
  125. int num_child;
  126. memset(v, 0, sizeof(struct vbt));
  127. v->header.signature[0] = '$';
  128. v->header.signature[1] = 'V';
  129. v->header.signature[2] = 'B';
  130. v->header.signature[3] = 'T';
  131. /* there's features depending on version! */
  132. v->header.version = 155;
  133. v->header.header_size = sizeof(v->header);
  134. v->header.vbt_size = sizeof(struct vbt) - sizeof(v->header);
  135. v->header.bdb_offset = offsetof(struct vbt, bdb_header);
  136. strcpy(&v->bdb_header.signature[0], "BIOS_DATA_BLOCK");
  137. v->bdb_header.version = 186; /* child_dev_size = 33 */
  138. v->bdb_header.header_size = sizeof(v->bdb_header);
  139. v->bdb_header.bdb_size = sizeof(struct vbt) - sizeof(struct vbt_header)
  140. - sizeof(struct bdb_header);
  141. /* general features */
  142. v->general_features_header.id = BDB_GENERAL_FEATURES;
  143. v->general_features_header.size = sizeof(struct bdb_general_features);
  144. v->general_features.int_crt_support = 0;
  145. v->general_features.int_tv_support = 0;
  146. /* child device */
  147. num_child = 4; /* each port has one child */
  148. v->general_definitions.child_dev_size =
  149. sizeof(struct efp_child_device_config);
  150. v->general_definitions_header.id = BDB_GENERAL_DEFINITIONS;
  151. /* size will include child devices */
  152. v->general_definitions_header.size =
  153. sizeof(struct bdb_general_definitions) +
  154. num_child * v->general_definitions.child_dev_size;
  155. /* portA */
  156. v->child0.handle = DEVICE_TYPE_EFP1;
  157. v->child0.device_type = DEVICE_TYPE_DP;
  158. v->child0.dvo_port = DVO_PORT_DPA;
  159. v->child0.aux_channel = DP_AUX_A;
  160. v->child0.dp_compat = true;
  161. v->child0.integrated_encoder = true;
  162. /* portB */
  163. v->child1.handle = DEVICE_TYPE_EFP2;
  164. v->child1.device_type = DEVICE_TYPE_DP;
  165. v->child1.dvo_port = DVO_PORT_DPB;
  166. v->child1.aux_channel = DP_AUX_B;
  167. v->child1.dp_compat = true;
  168. v->child1.integrated_encoder = true;
  169. /* portC */
  170. v->child2.handle = DEVICE_TYPE_EFP3;
  171. v->child2.device_type = DEVICE_TYPE_DP;
  172. v->child2.dvo_port = DVO_PORT_DPC;
  173. v->child2.aux_channel = DP_AUX_C;
  174. v->child2.dp_compat = true;
  175. v->child2.integrated_encoder = true;
  176. /* portD */
  177. v->child3.handle = DEVICE_TYPE_EFP4;
  178. v->child3.device_type = DEVICE_TYPE_DP;
  179. v->child3.dvo_port = DVO_PORT_DPD;
  180. v->child3.aux_channel = DP_AUX_D;
  181. v->child3.dp_compat = true;
  182. v->child3.integrated_encoder = true;
  183. /* driver features */
  184. v->driver_features_header.id = BDB_DRIVER_FEATURES;
  185. v->driver_features_header.size = sizeof(struct bdb_driver_features);
  186. v->driver_features.lvds_config = BDB_DRIVER_FEATURE_NO_LVDS;
  187. }
  188. /**
  189. * intel_vgpu_init_opregion - initialize the stuff used to emulate opregion
  190. * @vgpu: a vGPU
  191. *
  192. * Returns:
  193. * Zero on success, negative error code if failed.
  194. */
  195. int intel_vgpu_init_opregion(struct intel_vgpu *vgpu)
  196. {
  197. u8 *buf;
  198. struct opregion_header *header;
  199. struct vbt v;
  200. const char opregion_signature[16] = OPREGION_SIGNATURE;
  201. gvt_dbg_core("init vgpu%d opregion\n", vgpu->id);
  202. vgpu_opregion(vgpu)->va = (void *)__get_free_pages(GFP_KERNEL |
  203. __GFP_ZERO,
  204. get_order(INTEL_GVT_OPREGION_SIZE));
  205. if (!vgpu_opregion(vgpu)->va) {
  206. gvt_err("fail to get memory for vgpu virt opregion\n");
  207. return -ENOMEM;
  208. }
  209. /* emulated opregion with VBT mailbox only */
  210. buf = (u8 *)vgpu_opregion(vgpu)->va;
  211. header = (struct opregion_header *)buf;
  212. memcpy(header->signature, opregion_signature,
  213. sizeof(opregion_signature));
  214. header->size = 0x8;
  215. header->opregion_ver = 0x02000000;
  216. header->mboxes = MBOX_VBT;
  217. /* for unknown reason, the value in LID field is incorrect
  218. * which block the windows guest, so workaround it by force
  219. * setting it to "OPEN"
  220. */
  221. buf[INTEL_GVT_OPREGION_CLID] = 0x3;
  222. /* emulated vbt from virt vbt generation */
  223. virt_vbt_generation(&v);
  224. memcpy(buf + INTEL_GVT_OPREGION_VBT_OFFSET, &v, sizeof(struct vbt));
  225. return 0;
  226. }
  227. static int map_vgpu_opregion(struct intel_vgpu *vgpu, bool map)
  228. {
  229. u64 mfn;
  230. int i, ret;
  231. for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++) {
  232. mfn = intel_gvt_hypervisor_virt_to_mfn(vgpu_opregion(vgpu)->va
  233. + i * PAGE_SIZE);
  234. if (mfn == INTEL_GVT_INVALID_ADDR) {
  235. gvt_vgpu_err("fail to get MFN from VA\n");
  236. return -EINVAL;
  237. }
  238. ret = intel_gvt_hypervisor_map_gfn_to_mfn(vgpu,
  239. vgpu_opregion(vgpu)->gfn[i],
  240. mfn, 1, map);
  241. if (ret) {
  242. gvt_vgpu_err("fail to map GFN to MFN, errno: %d\n",
  243. ret);
  244. return ret;
  245. }
  246. }
  247. vgpu_opregion(vgpu)->mapped = map;
  248. return 0;
  249. }
  250. /**
  251. * intel_vgpu_opregion_base_write_handler - Opregion base register write handler
  252. *
  253. * @vgpu: a vGPU
  254. * @gpa: guest physical address of opregion
  255. *
  256. * Returns:
  257. * Zero on success, negative error code if failed.
  258. */
  259. int intel_vgpu_opregion_base_write_handler(struct intel_vgpu *vgpu, u32 gpa)
  260. {
  261. int i, ret = 0;
  262. gvt_dbg_core("emulate opregion from kernel\n");
  263. switch (intel_gvt_host.hypervisor_type) {
  264. case INTEL_GVT_HYPERVISOR_KVM:
  265. for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++)
  266. vgpu_opregion(vgpu)->gfn[i] = (gpa >> PAGE_SHIFT) + i;
  267. break;
  268. case INTEL_GVT_HYPERVISOR_XEN:
  269. /**
  270. * Wins guest on Xengt will write this register twice: xen
  271. * hvmloader and windows graphic driver.
  272. */
  273. if (vgpu_opregion(vgpu)->mapped)
  274. map_vgpu_opregion(vgpu, false);
  275. for (i = 0; i < INTEL_GVT_OPREGION_PAGES; i++)
  276. vgpu_opregion(vgpu)->gfn[i] = (gpa >> PAGE_SHIFT) + i;
  277. ret = map_vgpu_opregion(vgpu, true);
  278. break;
  279. default:
  280. ret = -EINVAL;
  281. gvt_vgpu_err("not supported hypervisor\n");
  282. }
  283. return ret;
  284. }
  285. /**
  286. * intel_vgpu_clean_opregion - clean the stuff used to emulate opregion
  287. * @vgpu: a vGPU
  288. *
  289. */
  290. void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu)
  291. {
  292. gvt_dbg_core("vgpu%d: clean vgpu opregion\n", vgpu->id);
  293. if (!vgpu_opregion(vgpu)->va)
  294. return;
  295. if (intel_gvt_host.hypervisor_type == INTEL_GVT_HYPERVISOR_XEN) {
  296. if (vgpu_opregion(vgpu)->mapped)
  297. map_vgpu_opregion(vgpu, false);
  298. } else if (intel_gvt_host.hypervisor_type == INTEL_GVT_HYPERVISOR_KVM) {
  299. /* Guest opregion is released by VFIO */
  300. }
  301. free_pages((unsigned long)vgpu_opregion(vgpu)->va,
  302. get_order(INTEL_GVT_OPREGION_SIZE));
  303. vgpu_opregion(vgpu)->va = NULL;
  304. }
  305. #define GVT_OPREGION_FUNC(scic) \
  306. ({ \
  307. u32 __ret; \
  308. __ret = (scic & OPREGION_SCIC_FUNC_MASK) >> \
  309. OPREGION_SCIC_FUNC_SHIFT; \
  310. __ret; \
  311. })
  312. #define GVT_OPREGION_SUBFUNC(scic) \
  313. ({ \
  314. u32 __ret; \
  315. __ret = (scic & OPREGION_SCIC_SUBFUNC_MASK) >> \
  316. OPREGION_SCIC_SUBFUNC_SHIFT; \
  317. __ret; \
  318. })
  319. static const char *opregion_func_name(u32 func)
  320. {
  321. const char *name = NULL;
  322. switch (func) {
  323. case 0 ... 3:
  324. case 5:
  325. case 7 ... 15:
  326. name = "Reserved";
  327. break;
  328. case 4:
  329. name = "Get BIOS Data";
  330. break;
  331. case 6:
  332. name = "System BIOS Callbacks";
  333. break;
  334. default:
  335. name = "Unknown";
  336. break;
  337. }
  338. return name;
  339. }
  340. static const char *opregion_subfunc_name(u32 subfunc)
  341. {
  342. const char *name = NULL;
  343. switch (subfunc) {
  344. case 0:
  345. name = "Supported Calls";
  346. break;
  347. case 1:
  348. name = "Requested Callbacks";
  349. break;
  350. case 2 ... 3:
  351. case 8 ... 9:
  352. name = "Reserved";
  353. break;
  354. case 5:
  355. name = "Boot Display";
  356. break;
  357. case 6:
  358. name = "TV-Standard/Video-Connector";
  359. break;
  360. case 7:
  361. name = "Internal Graphics";
  362. break;
  363. case 10:
  364. name = "Spread Spectrum Clocks";
  365. break;
  366. case 11:
  367. name = "Get AKSV";
  368. break;
  369. default:
  370. name = "Unknown";
  371. break;
  372. }
  373. return name;
  374. };
  375. static bool querying_capabilities(u32 scic)
  376. {
  377. u32 func, subfunc;
  378. func = GVT_OPREGION_FUNC(scic);
  379. subfunc = GVT_OPREGION_SUBFUNC(scic);
  380. if ((func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA &&
  381. subfunc == INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS)
  382. || (func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSDATA &&
  383. subfunc == INTEL_GVT_OPREGION_SCIC_SF_REQEUSTEDCALLBACKS)
  384. || (func == INTEL_GVT_OPREGION_SCIC_F_GETBIOSCALLBACKS &&
  385. subfunc == INTEL_GVT_OPREGION_SCIC_SF_SUPPRTEDCALLS)) {
  386. return true;
  387. }
  388. return false;
  389. }
  390. /**
  391. * intel_vgpu_emulate_opregion_request - emulating OpRegion request
  392. * @vgpu: a vGPU
  393. * @swsci: SWSCI request
  394. *
  395. * Returns:
  396. * Zero on success, negative error code if failed
  397. */
  398. int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci)
  399. {
  400. u32 scic, parm;
  401. u32 func, subfunc;
  402. u64 scic_pa = 0, parm_pa = 0;
  403. int ret;
  404. switch (intel_gvt_host.hypervisor_type) {
  405. case INTEL_GVT_HYPERVISOR_XEN:
  406. scic = *((u32 *)vgpu_opregion(vgpu)->va +
  407. INTEL_GVT_OPREGION_SCIC);
  408. parm = *((u32 *)vgpu_opregion(vgpu)->va +
  409. INTEL_GVT_OPREGION_PARM);
  410. break;
  411. case INTEL_GVT_HYPERVISOR_KVM:
  412. scic_pa = (vgpu_opregion(vgpu)->gfn[0] << PAGE_SHIFT) +
  413. INTEL_GVT_OPREGION_SCIC;
  414. parm_pa = (vgpu_opregion(vgpu)->gfn[0] << PAGE_SHIFT) +
  415. INTEL_GVT_OPREGION_PARM;
  416. ret = intel_gvt_hypervisor_read_gpa(vgpu, scic_pa,
  417. &scic, sizeof(scic));
  418. if (ret) {
  419. gvt_vgpu_err("guest opregion read error %d, gpa 0x%llx, len %lu\n",
  420. ret, scic_pa, sizeof(scic));
  421. return ret;
  422. }
  423. ret = intel_gvt_hypervisor_read_gpa(vgpu, parm_pa,
  424. &parm, sizeof(parm));
  425. if (ret) {
  426. gvt_vgpu_err("guest opregion read error %d, gpa 0x%llx, len %lu\n",
  427. ret, scic_pa, sizeof(scic));
  428. return ret;
  429. }
  430. break;
  431. default:
  432. gvt_vgpu_err("not supported hypervisor\n");
  433. return -EINVAL;
  434. }
  435. if (!(swsci & SWSCI_SCI_SELECT)) {
  436. gvt_vgpu_err("requesting SMI service\n");
  437. return 0;
  438. }
  439. /* ignore non 0->1 trasitions */
  440. if ((vgpu_cfg_space(vgpu)[INTEL_GVT_PCI_SWSCI]
  441. & SWSCI_SCI_TRIGGER) ||
  442. !(swsci & SWSCI_SCI_TRIGGER)) {
  443. return 0;
  444. }
  445. func = GVT_OPREGION_FUNC(scic);
  446. subfunc = GVT_OPREGION_SUBFUNC(scic);
  447. if (!querying_capabilities(scic)) {
  448. gvt_vgpu_err("requesting runtime service: func \"%s\","
  449. " subfunc \"%s\"\n",
  450. opregion_func_name(func),
  451. opregion_subfunc_name(subfunc));
  452. /*
  453. * emulate exit status of function call, '0' means
  454. * "failure, generic, unsupported or unknown cause"
  455. */
  456. scic &= ~OPREGION_SCIC_EXIT_MASK;
  457. goto out;
  458. }
  459. scic = 0;
  460. parm = 0;
  461. out:
  462. switch (intel_gvt_host.hypervisor_type) {
  463. case INTEL_GVT_HYPERVISOR_XEN:
  464. *((u32 *)vgpu_opregion(vgpu)->va +
  465. INTEL_GVT_OPREGION_SCIC) = scic;
  466. *((u32 *)vgpu_opregion(vgpu)->va +
  467. INTEL_GVT_OPREGION_PARM) = parm;
  468. break;
  469. case INTEL_GVT_HYPERVISOR_KVM:
  470. ret = intel_gvt_hypervisor_write_gpa(vgpu, scic_pa,
  471. &scic, sizeof(scic));
  472. if (ret) {
  473. gvt_vgpu_err("guest opregion write error %d, gpa 0x%llx, len %lu\n",
  474. ret, scic_pa, sizeof(scic));
  475. return ret;
  476. }
  477. ret = intel_gvt_hypervisor_write_gpa(vgpu, parm_pa,
  478. &parm, sizeof(parm));
  479. if (ret) {
  480. gvt_vgpu_err("guest opregion write error %d, gpa 0x%llx, len %lu\n",
  481. ret, scic_pa, sizeof(scic));
  482. return ret;
  483. }
  484. break;
  485. default:
  486. gvt_vgpu_err("not supported hypervisor\n");
  487. return -EINVAL;
  488. }
  489. return 0;
  490. }