kvmgt.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886
  1. /*
  2. * KVMGT - the implementation of Intel mediated pass-through framework for KVM
  3. *
  4. * Copyright(c) 2014-2016 Intel Corporation. All rights reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  23. * SOFTWARE.
  24. *
  25. * Authors:
  26. * Kevin Tian <kevin.tian@intel.com>
  27. * Jike Song <jike.song@intel.com>
  28. * Xiaoguang Chen <xiaoguang.chen@intel.com>
  29. */
  30. #include <linux/init.h>
  31. #include <linux/device.h>
  32. #include <linux/mm.h>
  33. #include <linux/mmu_context.h>
  34. #include <linux/sched/mm.h>
  35. #include <linux/types.h>
  36. #include <linux/list.h>
  37. #include <linux/rbtree.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/eventfd.h>
  40. #include <linux/uuid.h>
  41. #include <linux/kvm_host.h>
  42. #include <linux/vfio.h>
  43. #include <linux/mdev.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/nospec.h>
  46. #include "i915_drv.h"
  47. #include "gvt.h"
  48. static const struct intel_gvt_ops *intel_gvt_ops;
  49. /* helper macros copied from vfio-pci */
  50. #define VFIO_PCI_OFFSET_SHIFT 40
  51. #define VFIO_PCI_OFFSET_TO_INDEX(off) (off >> VFIO_PCI_OFFSET_SHIFT)
  52. #define VFIO_PCI_INDEX_TO_OFFSET(index) ((u64)(index) << VFIO_PCI_OFFSET_SHIFT)
  53. #define VFIO_PCI_OFFSET_MASK (((u64)(1) << VFIO_PCI_OFFSET_SHIFT) - 1)
  54. #define OPREGION_SIGNATURE "IntelGraphicsMem"
  55. struct vfio_region;
  56. struct intel_vgpu_regops {
  57. size_t (*rw)(struct intel_vgpu *vgpu, char *buf,
  58. size_t count, loff_t *ppos, bool iswrite);
  59. void (*release)(struct intel_vgpu *vgpu,
  60. struct vfio_region *region);
  61. };
  62. struct vfio_region {
  63. u32 type;
  64. u32 subtype;
  65. size_t size;
  66. u32 flags;
  67. const struct intel_vgpu_regops *ops;
  68. void *data;
  69. };
  70. struct kvmgt_pgfn {
  71. gfn_t gfn;
  72. struct hlist_node hnode;
  73. };
  74. struct kvmgt_guest_info {
  75. struct kvm *kvm;
  76. struct intel_vgpu *vgpu;
  77. struct kvm_page_track_notifier_node track_node;
  78. #define NR_BKT (1 << 18)
  79. struct hlist_head ptable[NR_BKT];
  80. #undef NR_BKT
  81. struct dentry *debugfs_cache_entries;
  82. };
  83. struct gvt_dma {
  84. struct intel_vgpu *vgpu;
  85. struct rb_node gfn_node;
  86. struct rb_node dma_addr_node;
  87. gfn_t gfn;
  88. dma_addr_t dma_addr;
  89. unsigned long size;
  90. struct kref ref;
  91. };
  92. static inline bool handle_valid(unsigned long handle)
  93. {
  94. return !!(handle & ~0xff);
  95. }
  96. static int kvmgt_guest_init(struct mdev_device *mdev);
  97. static void intel_vgpu_release_work(struct work_struct *work);
  98. static bool kvmgt_guest_exit(struct kvmgt_guest_info *info);
  99. static void gvt_unpin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
  100. unsigned long size)
  101. {
  102. int total_pages;
  103. int npage;
  104. int ret;
  105. total_pages = roundup(size, PAGE_SIZE) / PAGE_SIZE;
  106. for (npage = 0; npage < total_pages; npage++) {
  107. unsigned long cur_gfn = gfn + npage;
  108. ret = vfio_unpin_pages(mdev_dev(vgpu->vdev.mdev), &cur_gfn, 1);
  109. WARN_ON(ret != 1);
  110. }
  111. }
  112. /* Pin a normal or compound guest page for dma. */
  113. static int gvt_pin_guest_page(struct intel_vgpu *vgpu, unsigned long gfn,
  114. unsigned long size, struct page **page)
  115. {
  116. unsigned long base_pfn = 0;
  117. int total_pages;
  118. int npage;
  119. int ret;
  120. total_pages = roundup(size, PAGE_SIZE) / PAGE_SIZE;
  121. /*
  122. * We pin the pages one-by-one to avoid allocating a big arrary
  123. * on stack to hold pfns.
  124. */
  125. for (npage = 0; npage < total_pages; npage++) {
  126. unsigned long cur_gfn = gfn + npage;
  127. unsigned long pfn;
  128. ret = vfio_pin_pages(mdev_dev(vgpu->vdev.mdev), &cur_gfn, 1,
  129. IOMMU_READ | IOMMU_WRITE, &pfn);
  130. if (ret != 1) {
  131. gvt_vgpu_err("vfio_pin_pages failed for gfn 0x%lx, ret %d\n",
  132. cur_gfn, ret);
  133. goto err;
  134. }
  135. if (!pfn_valid(pfn)) {
  136. gvt_vgpu_err("pfn 0x%lx is not mem backed\n", pfn);
  137. npage++;
  138. ret = -EFAULT;
  139. goto err;
  140. }
  141. if (npage == 0)
  142. base_pfn = pfn;
  143. else if (base_pfn + npage != pfn) {
  144. gvt_vgpu_err("The pages are not continuous\n");
  145. ret = -EINVAL;
  146. npage++;
  147. goto err;
  148. }
  149. }
  150. *page = pfn_to_page(base_pfn);
  151. return 0;
  152. err:
  153. gvt_unpin_guest_page(vgpu, gfn, npage * PAGE_SIZE);
  154. return ret;
  155. }
  156. static int gvt_dma_map_page(struct intel_vgpu *vgpu, unsigned long gfn,
  157. dma_addr_t *dma_addr, unsigned long size)
  158. {
  159. struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
  160. struct page *page = NULL;
  161. int ret;
  162. ret = gvt_pin_guest_page(vgpu, gfn, size, &page);
  163. if (ret)
  164. return ret;
  165. /* Setup DMA mapping. */
  166. *dma_addr = dma_map_page(dev, page, 0, size, PCI_DMA_BIDIRECTIONAL);
  167. if (dma_mapping_error(dev, *dma_addr)) {
  168. gvt_vgpu_err("DMA mapping failed for pfn 0x%lx, ret %d\n",
  169. page_to_pfn(page), ret);
  170. gvt_unpin_guest_page(vgpu, gfn, size);
  171. return -ENOMEM;
  172. }
  173. return 0;
  174. }
  175. static void gvt_dma_unmap_page(struct intel_vgpu *vgpu, unsigned long gfn,
  176. dma_addr_t dma_addr, unsigned long size)
  177. {
  178. struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
  179. dma_unmap_page(dev, dma_addr, size, PCI_DMA_BIDIRECTIONAL);
  180. gvt_unpin_guest_page(vgpu, gfn, size);
  181. }
  182. static struct gvt_dma *__gvt_cache_find_dma_addr(struct intel_vgpu *vgpu,
  183. dma_addr_t dma_addr)
  184. {
  185. struct rb_node *node = vgpu->vdev.dma_addr_cache.rb_node;
  186. struct gvt_dma *itr;
  187. while (node) {
  188. itr = rb_entry(node, struct gvt_dma, dma_addr_node);
  189. if (dma_addr < itr->dma_addr)
  190. node = node->rb_left;
  191. else if (dma_addr > itr->dma_addr)
  192. node = node->rb_right;
  193. else
  194. return itr;
  195. }
  196. return NULL;
  197. }
  198. static struct gvt_dma *__gvt_cache_find_gfn(struct intel_vgpu *vgpu, gfn_t gfn)
  199. {
  200. struct rb_node *node = vgpu->vdev.gfn_cache.rb_node;
  201. struct gvt_dma *itr;
  202. while (node) {
  203. itr = rb_entry(node, struct gvt_dma, gfn_node);
  204. if (gfn < itr->gfn)
  205. node = node->rb_left;
  206. else if (gfn > itr->gfn)
  207. node = node->rb_right;
  208. else
  209. return itr;
  210. }
  211. return NULL;
  212. }
  213. static int __gvt_cache_add(struct intel_vgpu *vgpu, gfn_t gfn,
  214. dma_addr_t dma_addr, unsigned long size)
  215. {
  216. struct gvt_dma *new, *itr;
  217. struct rb_node **link, *parent = NULL;
  218. new = kzalloc(sizeof(struct gvt_dma), GFP_KERNEL);
  219. if (!new)
  220. return -ENOMEM;
  221. new->vgpu = vgpu;
  222. new->gfn = gfn;
  223. new->dma_addr = dma_addr;
  224. new->size = size;
  225. kref_init(&new->ref);
  226. /* gfn_cache maps gfn to struct gvt_dma. */
  227. link = &vgpu->vdev.gfn_cache.rb_node;
  228. while (*link) {
  229. parent = *link;
  230. itr = rb_entry(parent, struct gvt_dma, gfn_node);
  231. if (gfn < itr->gfn)
  232. link = &parent->rb_left;
  233. else
  234. link = &parent->rb_right;
  235. }
  236. rb_link_node(&new->gfn_node, parent, link);
  237. rb_insert_color(&new->gfn_node, &vgpu->vdev.gfn_cache);
  238. /* dma_addr_cache maps dma addr to struct gvt_dma. */
  239. parent = NULL;
  240. link = &vgpu->vdev.dma_addr_cache.rb_node;
  241. while (*link) {
  242. parent = *link;
  243. itr = rb_entry(parent, struct gvt_dma, dma_addr_node);
  244. if (dma_addr < itr->dma_addr)
  245. link = &parent->rb_left;
  246. else
  247. link = &parent->rb_right;
  248. }
  249. rb_link_node(&new->dma_addr_node, parent, link);
  250. rb_insert_color(&new->dma_addr_node, &vgpu->vdev.dma_addr_cache);
  251. vgpu->vdev.nr_cache_entries++;
  252. return 0;
  253. }
  254. static void __gvt_cache_remove_entry(struct intel_vgpu *vgpu,
  255. struct gvt_dma *entry)
  256. {
  257. rb_erase(&entry->gfn_node, &vgpu->vdev.gfn_cache);
  258. rb_erase(&entry->dma_addr_node, &vgpu->vdev.dma_addr_cache);
  259. kfree(entry);
  260. vgpu->vdev.nr_cache_entries--;
  261. }
  262. static void gvt_cache_destroy(struct intel_vgpu *vgpu)
  263. {
  264. struct gvt_dma *dma;
  265. struct rb_node *node = NULL;
  266. for (;;) {
  267. mutex_lock(&vgpu->vdev.cache_lock);
  268. node = rb_first(&vgpu->vdev.gfn_cache);
  269. if (!node) {
  270. mutex_unlock(&vgpu->vdev.cache_lock);
  271. break;
  272. }
  273. dma = rb_entry(node, struct gvt_dma, gfn_node);
  274. gvt_dma_unmap_page(vgpu, dma->gfn, dma->dma_addr, dma->size);
  275. __gvt_cache_remove_entry(vgpu, dma);
  276. mutex_unlock(&vgpu->vdev.cache_lock);
  277. }
  278. }
  279. static void gvt_cache_init(struct intel_vgpu *vgpu)
  280. {
  281. vgpu->vdev.gfn_cache = RB_ROOT;
  282. vgpu->vdev.dma_addr_cache = RB_ROOT;
  283. vgpu->vdev.nr_cache_entries = 0;
  284. mutex_init(&vgpu->vdev.cache_lock);
  285. }
  286. static void kvmgt_protect_table_init(struct kvmgt_guest_info *info)
  287. {
  288. hash_init(info->ptable);
  289. }
  290. static void kvmgt_protect_table_destroy(struct kvmgt_guest_info *info)
  291. {
  292. struct kvmgt_pgfn *p;
  293. struct hlist_node *tmp;
  294. int i;
  295. hash_for_each_safe(info->ptable, i, tmp, p, hnode) {
  296. hash_del(&p->hnode);
  297. kfree(p);
  298. }
  299. }
  300. static struct kvmgt_pgfn *
  301. __kvmgt_protect_table_find(struct kvmgt_guest_info *info, gfn_t gfn)
  302. {
  303. struct kvmgt_pgfn *p, *res = NULL;
  304. hash_for_each_possible(info->ptable, p, hnode, gfn) {
  305. if (gfn == p->gfn) {
  306. res = p;
  307. break;
  308. }
  309. }
  310. return res;
  311. }
  312. static bool kvmgt_gfn_is_write_protected(struct kvmgt_guest_info *info,
  313. gfn_t gfn)
  314. {
  315. struct kvmgt_pgfn *p;
  316. p = __kvmgt_protect_table_find(info, gfn);
  317. return !!p;
  318. }
  319. static void kvmgt_protect_table_add(struct kvmgt_guest_info *info, gfn_t gfn)
  320. {
  321. struct kvmgt_pgfn *p;
  322. if (kvmgt_gfn_is_write_protected(info, gfn))
  323. return;
  324. p = kzalloc(sizeof(struct kvmgt_pgfn), GFP_ATOMIC);
  325. if (WARN(!p, "gfn: 0x%llx\n", gfn))
  326. return;
  327. p->gfn = gfn;
  328. hash_add(info->ptable, &p->hnode, gfn);
  329. }
  330. static void kvmgt_protect_table_del(struct kvmgt_guest_info *info,
  331. gfn_t gfn)
  332. {
  333. struct kvmgt_pgfn *p;
  334. p = __kvmgt_protect_table_find(info, gfn);
  335. if (p) {
  336. hash_del(&p->hnode);
  337. kfree(p);
  338. }
  339. }
  340. static size_t intel_vgpu_reg_rw_opregion(struct intel_vgpu *vgpu, char *buf,
  341. size_t count, loff_t *ppos, bool iswrite)
  342. {
  343. unsigned int i = VFIO_PCI_OFFSET_TO_INDEX(*ppos) -
  344. VFIO_PCI_NUM_REGIONS;
  345. void *base = vgpu->vdev.region[i].data;
  346. loff_t pos = *ppos & VFIO_PCI_OFFSET_MASK;
  347. if (pos >= vgpu->vdev.region[i].size || iswrite) {
  348. gvt_vgpu_err("invalid op or offset for Intel vgpu OpRegion\n");
  349. return -EINVAL;
  350. }
  351. count = min(count, (size_t)(vgpu->vdev.region[i].size - pos));
  352. memcpy(buf, base + pos, count);
  353. return count;
  354. }
  355. static void intel_vgpu_reg_release_opregion(struct intel_vgpu *vgpu,
  356. struct vfio_region *region)
  357. {
  358. }
  359. static const struct intel_vgpu_regops intel_vgpu_regops_opregion = {
  360. .rw = intel_vgpu_reg_rw_opregion,
  361. .release = intel_vgpu_reg_release_opregion,
  362. };
  363. static int intel_vgpu_register_reg(struct intel_vgpu *vgpu,
  364. unsigned int type, unsigned int subtype,
  365. const struct intel_vgpu_regops *ops,
  366. size_t size, u32 flags, void *data)
  367. {
  368. struct vfio_region *region;
  369. region = krealloc(vgpu->vdev.region,
  370. (vgpu->vdev.num_regions + 1) * sizeof(*region),
  371. GFP_KERNEL);
  372. if (!region)
  373. return -ENOMEM;
  374. vgpu->vdev.region = region;
  375. vgpu->vdev.region[vgpu->vdev.num_regions].type = type;
  376. vgpu->vdev.region[vgpu->vdev.num_regions].subtype = subtype;
  377. vgpu->vdev.region[vgpu->vdev.num_regions].ops = ops;
  378. vgpu->vdev.region[vgpu->vdev.num_regions].size = size;
  379. vgpu->vdev.region[vgpu->vdev.num_regions].flags = flags;
  380. vgpu->vdev.region[vgpu->vdev.num_regions].data = data;
  381. vgpu->vdev.num_regions++;
  382. return 0;
  383. }
  384. static int kvmgt_get_vfio_device(void *p_vgpu)
  385. {
  386. struct intel_vgpu *vgpu = (struct intel_vgpu *)p_vgpu;
  387. vgpu->vdev.vfio_device = vfio_device_get_from_dev(
  388. mdev_dev(vgpu->vdev.mdev));
  389. if (!vgpu->vdev.vfio_device) {
  390. gvt_vgpu_err("failed to get vfio device\n");
  391. return -ENODEV;
  392. }
  393. return 0;
  394. }
  395. static int kvmgt_set_opregion(void *p_vgpu)
  396. {
  397. struct intel_vgpu *vgpu = (struct intel_vgpu *)p_vgpu;
  398. void *base;
  399. int ret;
  400. /* Each vgpu has its own opregion, although VFIO would create another
  401. * one later. This one is used to expose opregion to VFIO. And the
  402. * other one created by VFIO later, is used by guest actually.
  403. */
  404. base = vgpu_opregion(vgpu)->va;
  405. if (!base)
  406. return -ENOMEM;
  407. if (memcmp(base, OPREGION_SIGNATURE, 16)) {
  408. memunmap(base);
  409. return -EINVAL;
  410. }
  411. ret = intel_vgpu_register_reg(vgpu,
  412. PCI_VENDOR_ID_INTEL | VFIO_REGION_TYPE_PCI_VENDOR_TYPE,
  413. VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION,
  414. &intel_vgpu_regops_opregion, OPREGION_SIZE,
  415. VFIO_REGION_INFO_FLAG_READ, base);
  416. return ret;
  417. }
  418. static void kvmgt_put_vfio_device(void *vgpu)
  419. {
  420. if (WARN_ON(!((struct intel_vgpu *)vgpu)->vdev.vfio_device))
  421. return;
  422. vfio_device_put(((struct intel_vgpu *)vgpu)->vdev.vfio_device);
  423. }
  424. static int intel_vgpu_create(struct kobject *kobj, struct mdev_device *mdev)
  425. {
  426. struct intel_vgpu *vgpu = NULL;
  427. struct intel_vgpu_type *type;
  428. struct device *pdev;
  429. void *gvt;
  430. int ret;
  431. pdev = mdev_parent_dev(mdev);
  432. gvt = kdev_to_i915(pdev)->gvt;
  433. type = intel_gvt_ops->gvt_find_vgpu_type(gvt, kobject_name(kobj));
  434. if (!type) {
  435. gvt_vgpu_err("failed to find type %s to create\n",
  436. kobject_name(kobj));
  437. ret = -EINVAL;
  438. goto out;
  439. }
  440. vgpu = intel_gvt_ops->vgpu_create(gvt, type);
  441. if (IS_ERR_OR_NULL(vgpu)) {
  442. ret = vgpu == NULL ? -EFAULT : PTR_ERR(vgpu);
  443. gvt_err("failed to create intel vgpu: %d\n", ret);
  444. goto out;
  445. }
  446. INIT_WORK(&vgpu->vdev.release_work, intel_vgpu_release_work);
  447. vgpu->vdev.mdev = mdev;
  448. mdev_set_drvdata(mdev, vgpu);
  449. gvt_dbg_core("intel_vgpu_create succeeded for mdev: %s\n",
  450. dev_name(mdev_dev(mdev)));
  451. ret = 0;
  452. out:
  453. return ret;
  454. }
  455. static int intel_vgpu_remove(struct mdev_device *mdev)
  456. {
  457. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  458. if (handle_valid(vgpu->handle))
  459. return -EBUSY;
  460. intel_gvt_ops->vgpu_destroy(vgpu);
  461. return 0;
  462. }
  463. static int intel_vgpu_iommu_notifier(struct notifier_block *nb,
  464. unsigned long action, void *data)
  465. {
  466. struct intel_vgpu *vgpu = container_of(nb,
  467. struct intel_vgpu,
  468. vdev.iommu_notifier);
  469. if (action == VFIO_IOMMU_NOTIFY_DMA_UNMAP) {
  470. struct vfio_iommu_type1_dma_unmap *unmap = data;
  471. struct gvt_dma *entry;
  472. unsigned long iov_pfn, end_iov_pfn;
  473. iov_pfn = unmap->iova >> PAGE_SHIFT;
  474. end_iov_pfn = iov_pfn + unmap->size / PAGE_SIZE;
  475. mutex_lock(&vgpu->vdev.cache_lock);
  476. for (; iov_pfn < end_iov_pfn; iov_pfn++) {
  477. entry = __gvt_cache_find_gfn(vgpu, iov_pfn);
  478. if (!entry)
  479. continue;
  480. gvt_dma_unmap_page(vgpu, entry->gfn, entry->dma_addr,
  481. entry->size);
  482. __gvt_cache_remove_entry(vgpu, entry);
  483. }
  484. mutex_unlock(&vgpu->vdev.cache_lock);
  485. }
  486. return NOTIFY_OK;
  487. }
  488. static int intel_vgpu_group_notifier(struct notifier_block *nb,
  489. unsigned long action, void *data)
  490. {
  491. struct intel_vgpu *vgpu = container_of(nb,
  492. struct intel_vgpu,
  493. vdev.group_notifier);
  494. /* the only action we care about */
  495. if (action == VFIO_GROUP_NOTIFY_SET_KVM) {
  496. vgpu->vdev.kvm = data;
  497. if (!data)
  498. schedule_work(&vgpu->vdev.release_work);
  499. }
  500. return NOTIFY_OK;
  501. }
  502. static int intel_vgpu_open(struct mdev_device *mdev)
  503. {
  504. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  505. unsigned long events;
  506. int ret;
  507. vgpu->vdev.iommu_notifier.notifier_call = intel_vgpu_iommu_notifier;
  508. vgpu->vdev.group_notifier.notifier_call = intel_vgpu_group_notifier;
  509. events = VFIO_IOMMU_NOTIFY_DMA_UNMAP;
  510. ret = vfio_register_notifier(mdev_dev(mdev), VFIO_IOMMU_NOTIFY, &events,
  511. &vgpu->vdev.iommu_notifier);
  512. if (ret != 0) {
  513. gvt_vgpu_err("vfio_register_notifier for iommu failed: %d\n",
  514. ret);
  515. goto out;
  516. }
  517. events = VFIO_GROUP_NOTIFY_SET_KVM;
  518. ret = vfio_register_notifier(mdev_dev(mdev), VFIO_GROUP_NOTIFY, &events,
  519. &vgpu->vdev.group_notifier);
  520. if (ret != 0) {
  521. gvt_vgpu_err("vfio_register_notifier for group failed: %d\n",
  522. ret);
  523. goto undo_iommu;
  524. }
  525. ret = kvmgt_guest_init(mdev);
  526. if (ret)
  527. goto undo_group;
  528. intel_gvt_ops->vgpu_activate(vgpu);
  529. atomic_set(&vgpu->vdev.released, 0);
  530. return ret;
  531. undo_group:
  532. vfio_unregister_notifier(mdev_dev(mdev), VFIO_GROUP_NOTIFY,
  533. &vgpu->vdev.group_notifier);
  534. undo_iommu:
  535. vfio_unregister_notifier(mdev_dev(mdev), VFIO_IOMMU_NOTIFY,
  536. &vgpu->vdev.iommu_notifier);
  537. out:
  538. return ret;
  539. }
  540. static void intel_vgpu_release_msi_eventfd_ctx(struct intel_vgpu *vgpu)
  541. {
  542. struct eventfd_ctx *trigger;
  543. trigger = vgpu->vdev.msi_trigger;
  544. if (trigger) {
  545. eventfd_ctx_put(trigger);
  546. vgpu->vdev.msi_trigger = NULL;
  547. }
  548. }
  549. static void __intel_vgpu_release(struct intel_vgpu *vgpu)
  550. {
  551. struct kvmgt_guest_info *info;
  552. int ret;
  553. if (!handle_valid(vgpu->handle))
  554. return;
  555. if (atomic_cmpxchg(&vgpu->vdev.released, 0, 1))
  556. return;
  557. intel_gvt_ops->vgpu_release(vgpu);
  558. ret = vfio_unregister_notifier(mdev_dev(vgpu->vdev.mdev), VFIO_IOMMU_NOTIFY,
  559. &vgpu->vdev.iommu_notifier);
  560. WARN(ret, "vfio_unregister_notifier for iommu failed: %d\n", ret);
  561. ret = vfio_unregister_notifier(mdev_dev(vgpu->vdev.mdev), VFIO_GROUP_NOTIFY,
  562. &vgpu->vdev.group_notifier);
  563. WARN(ret, "vfio_unregister_notifier for group failed: %d\n", ret);
  564. info = (struct kvmgt_guest_info *)vgpu->handle;
  565. kvmgt_guest_exit(info);
  566. intel_vgpu_release_msi_eventfd_ctx(vgpu);
  567. vgpu->vdev.kvm = NULL;
  568. vgpu->handle = 0;
  569. }
  570. static void intel_vgpu_release(struct mdev_device *mdev)
  571. {
  572. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  573. __intel_vgpu_release(vgpu);
  574. }
  575. static void intel_vgpu_release_work(struct work_struct *work)
  576. {
  577. struct intel_vgpu *vgpu = container_of(work, struct intel_vgpu,
  578. vdev.release_work);
  579. __intel_vgpu_release(vgpu);
  580. }
  581. static uint64_t intel_vgpu_get_bar_addr(struct intel_vgpu *vgpu, int bar)
  582. {
  583. u32 start_lo, start_hi;
  584. u32 mem_type;
  585. start_lo = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
  586. PCI_BASE_ADDRESS_MEM_MASK;
  587. mem_type = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
  588. PCI_BASE_ADDRESS_MEM_TYPE_MASK;
  589. switch (mem_type) {
  590. case PCI_BASE_ADDRESS_MEM_TYPE_64:
  591. start_hi = (*(u32 *)(vgpu->cfg_space.virtual_cfg_space
  592. + bar + 4));
  593. break;
  594. case PCI_BASE_ADDRESS_MEM_TYPE_32:
  595. case PCI_BASE_ADDRESS_MEM_TYPE_1M:
  596. /* 1M mem BAR treated as 32-bit BAR */
  597. default:
  598. /* mem unknown type treated as 32-bit BAR */
  599. start_hi = 0;
  600. break;
  601. }
  602. return ((u64)start_hi << 32) | start_lo;
  603. }
  604. static int intel_vgpu_bar_rw(struct intel_vgpu *vgpu, int bar, uint64_t off,
  605. void *buf, unsigned int count, bool is_write)
  606. {
  607. uint64_t bar_start = intel_vgpu_get_bar_addr(vgpu, bar);
  608. int ret;
  609. if (is_write)
  610. ret = intel_gvt_ops->emulate_mmio_write(vgpu,
  611. bar_start + off, buf, count);
  612. else
  613. ret = intel_gvt_ops->emulate_mmio_read(vgpu,
  614. bar_start + off, buf, count);
  615. return ret;
  616. }
  617. static inline bool intel_vgpu_in_aperture(struct intel_vgpu *vgpu, uint64_t off)
  618. {
  619. return off >= vgpu_aperture_offset(vgpu) &&
  620. off < vgpu_aperture_offset(vgpu) + vgpu_aperture_sz(vgpu);
  621. }
  622. static int intel_vgpu_aperture_rw(struct intel_vgpu *vgpu, uint64_t off,
  623. void *buf, unsigned long count, bool is_write)
  624. {
  625. void *aperture_va;
  626. if (!intel_vgpu_in_aperture(vgpu, off) ||
  627. !intel_vgpu_in_aperture(vgpu, off + count)) {
  628. gvt_vgpu_err("Invalid aperture offset %llu\n", off);
  629. return -EINVAL;
  630. }
  631. aperture_va = io_mapping_map_wc(&vgpu->gvt->dev_priv->ggtt.iomap,
  632. ALIGN_DOWN(off, PAGE_SIZE),
  633. count + offset_in_page(off));
  634. if (!aperture_va)
  635. return -EIO;
  636. if (is_write)
  637. memcpy(aperture_va + offset_in_page(off), buf, count);
  638. else
  639. memcpy(buf, aperture_va + offset_in_page(off), count);
  640. io_mapping_unmap(aperture_va);
  641. return 0;
  642. }
  643. static ssize_t intel_vgpu_rw(struct mdev_device *mdev, char *buf,
  644. size_t count, loff_t *ppos, bool is_write)
  645. {
  646. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  647. unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
  648. uint64_t pos = *ppos & VFIO_PCI_OFFSET_MASK;
  649. int ret = -EINVAL;
  650. if (index >= VFIO_PCI_NUM_REGIONS + vgpu->vdev.num_regions) {
  651. gvt_vgpu_err("invalid index: %u\n", index);
  652. return -EINVAL;
  653. }
  654. switch (index) {
  655. case VFIO_PCI_CONFIG_REGION_INDEX:
  656. if (is_write)
  657. ret = intel_gvt_ops->emulate_cfg_write(vgpu, pos,
  658. buf, count);
  659. else
  660. ret = intel_gvt_ops->emulate_cfg_read(vgpu, pos,
  661. buf, count);
  662. break;
  663. case VFIO_PCI_BAR0_REGION_INDEX:
  664. ret = intel_vgpu_bar_rw(vgpu, PCI_BASE_ADDRESS_0, pos,
  665. buf, count, is_write);
  666. break;
  667. case VFIO_PCI_BAR2_REGION_INDEX:
  668. ret = intel_vgpu_aperture_rw(vgpu, pos, buf, count, is_write);
  669. break;
  670. case VFIO_PCI_BAR1_REGION_INDEX:
  671. case VFIO_PCI_BAR3_REGION_INDEX:
  672. case VFIO_PCI_BAR4_REGION_INDEX:
  673. case VFIO_PCI_BAR5_REGION_INDEX:
  674. case VFIO_PCI_VGA_REGION_INDEX:
  675. case VFIO_PCI_ROM_REGION_INDEX:
  676. break;
  677. default:
  678. if (index >= VFIO_PCI_NUM_REGIONS + vgpu->vdev.num_regions)
  679. return -EINVAL;
  680. index -= VFIO_PCI_NUM_REGIONS;
  681. return vgpu->vdev.region[index].ops->rw(vgpu, buf, count,
  682. ppos, is_write);
  683. }
  684. return ret == 0 ? count : ret;
  685. }
  686. static bool gtt_entry(struct mdev_device *mdev, loff_t *ppos)
  687. {
  688. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  689. unsigned int index = VFIO_PCI_OFFSET_TO_INDEX(*ppos);
  690. struct intel_gvt *gvt = vgpu->gvt;
  691. int offset;
  692. /* Only allow MMIO GGTT entry access */
  693. if (index != PCI_BASE_ADDRESS_0)
  694. return false;
  695. offset = (u64)(*ppos & VFIO_PCI_OFFSET_MASK) -
  696. intel_vgpu_get_bar_gpa(vgpu, PCI_BASE_ADDRESS_0);
  697. return (offset >= gvt->device_info.gtt_start_offset &&
  698. offset < gvt->device_info.gtt_start_offset + gvt_ggtt_sz(gvt)) ?
  699. true : false;
  700. }
  701. static ssize_t intel_vgpu_read(struct mdev_device *mdev, char __user *buf,
  702. size_t count, loff_t *ppos)
  703. {
  704. unsigned int done = 0;
  705. int ret;
  706. while (count) {
  707. size_t filled;
  708. /* Only support GGTT entry 8 bytes read */
  709. if (count >= 8 && !(*ppos % 8) &&
  710. gtt_entry(mdev, ppos)) {
  711. u64 val;
  712. ret = intel_vgpu_rw(mdev, (char *)&val, sizeof(val),
  713. ppos, false);
  714. if (ret <= 0)
  715. goto read_err;
  716. if (copy_to_user(buf, &val, sizeof(val)))
  717. goto read_err;
  718. filled = 8;
  719. } else if (count >= 4 && !(*ppos % 4)) {
  720. u32 val;
  721. ret = intel_vgpu_rw(mdev, (char *)&val, sizeof(val),
  722. ppos, false);
  723. if (ret <= 0)
  724. goto read_err;
  725. if (copy_to_user(buf, &val, sizeof(val)))
  726. goto read_err;
  727. filled = 4;
  728. } else if (count >= 2 && !(*ppos % 2)) {
  729. u16 val;
  730. ret = intel_vgpu_rw(mdev, (char *)&val, sizeof(val),
  731. ppos, false);
  732. if (ret <= 0)
  733. goto read_err;
  734. if (copy_to_user(buf, &val, sizeof(val)))
  735. goto read_err;
  736. filled = 2;
  737. } else {
  738. u8 val;
  739. ret = intel_vgpu_rw(mdev, &val, sizeof(val), ppos,
  740. false);
  741. if (ret <= 0)
  742. goto read_err;
  743. if (copy_to_user(buf, &val, sizeof(val)))
  744. goto read_err;
  745. filled = 1;
  746. }
  747. count -= filled;
  748. done += filled;
  749. *ppos += filled;
  750. buf += filled;
  751. }
  752. return done;
  753. read_err:
  754. return -EFAULT;
  755. }
  756. static ssize_t intel_vgpu_write(struct mdev_device *mdev,
  757. const char __user *buf,
  758. size_t count, loff_t *ppos)
  759. {
  760. unsigned int done = 0;
  761. int ret;
  762. while (count) {
  763. size_t filled;
  764. /* Only support GGTT entry 8 bytes write */
  765. if (count >= 8 && !(*ppos % 8) &&
  766. gtt_entry(mdev, ppos)) {
  767. u64 val;
  768. if (copy_from_user(&val, buf, sizeof(val)))
  769. goto write_err;
  770. ret = intel_vgpu_rw(mdev, (char *)&val, sizeof(val),
  771. ppos, true);
  772. if (ret <= 0)
  773. goto write_err;
  774. filled = 8;
  775. } else if (count >= 4 && !(*ppos % 4)) {
  776. u32 val;
  777. if (copy_from_user(&val, buf, sizeof(val)))
  778. goto write_err;
  779. ret = intel_vgpu_rw(mdev, (char *)&val, sizeof(val),
  780. ppos, true);
  781. if (ret <= 0)
  782. goto write_err;
  783. filled = 4;
  784. } else if (count >= 2 && !(*ppos % 2)) {
  785. u16 val;
  786. if (copy_from_user(&val, buf, sizeof(val)))
  787. goto write_err;
  788. ret = intel_vgpu_rw(mdev, (char *)&val,
  789. sizeof(val), ppos, true);
  790. if (ret <= 0)
  791. goto write_err;
  792. filled = 2;
  793. } else {
  794. u8 val;
  795. if (copy_from_user(&val, buf, sizeof(val)))
  796. goto write_err;
  797. ret = intel_vgpu_rw(mdev, &val, sizeof(val),
  798. ppos, true);
  799. if (ret <= 0)
  800. goto write_err;
  801. filled = 1;
  802. }
  803. count -= filled;
  804. done += filled;
  805. *ppos += filled;
  806. buf += filled;
  807. }
  808. return done;
  809. write_err:
  810. return -EFAULT;
  811. }
  812. static int intel_vgpu_mmap(struct mdev_device *mdev, struct vm_area_struct *vma)
  813. {
  814. unsigned int index;
  815. u64 virtaddr;
  816. unsigned long req_size, pgoff = 0;
  817. pgprot_t pg_prot;
  818. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  819. index = vma->vm_pgoff >> (VFIO_PCI_OFFSET_SHIFT - PAGE_SHIFT);
  820. if (index >= VFIO_PCI_ROM_REGION_INDEX)
  821. return -EINVAL;
  822. if (vma->vm_end < vma->vm_start)
  823. return -EINVAL;
  824. if ((vma->vm_flags & VM_SHARED) == 0)
  825. return -EINVAL;
  826. if (index != VFIO_PCI_BAR2_REGION_INDEX)
  827. return -EINVAL;
  828. pg_prot = vma->vm_page_prot;
  829. virtaddr = vma->vm_start;
  830. req_size = vma->vm_end - vma->vm_start;
  831. pgoff = vgpu_aperture_pa_base(vgpu) >> PAGE_SHIFT;
  832. return remap_pfn_range(vma, virtaddr, pgoff, req_size, pg_prot);
  833. }
  834. static int intel_vgpu_get_irq_count(struct intel_vgpu *vgpu, int type)
  835. {
  836. if (type == VFIO_PCI_INTX_IRQ_INDEX || type == VFIO_PCI_MSI_IRQ_INDEX)
  837. return 1;
  838. return 0;
  839. }
  840. static int intel_vgpu_set_intx_mask(struct intel_vgpu *vgpu,
  841. unsigned int index, unsigned int start,
  842. unsigned int count, uint32_t flags,
  843. void *data)
  844. {
  845. return 0;
  846. }
  847. static int intel_vgpu_set_intx_unmask(struct intel_vgpu *vgpu,
  848. unsigned int index, unsigned int start,
  849. unsigned int count, uint32_t flags, void *data)
  850. {
  851. return 0;
  852. }
  853. static int intel_vgpu_set_intx_trigger(struct intel_vgpu *vgpu,
  854. unsigned int index, unsigned int start, unsigned int count,
  855. uint32_t flags, void *data)
  856. {
  857. return 0;
  858. }
  859. static int intel_vgpu_set_msi_trigger(struct intel_vgpu *vgpu,
  860. unsigned int index, unsigned int start, unsigned int count,
  861. uint32_t flags, void *data)
  862. {
  863. struct eventfd_ctx *trigger;
  864. if (flags & VFIO_IRQ_SET_DATA_EVENTFD) {
  865. int fd = *(int *)data;
  866. trigger = eventfd_ctx_fdget(fd);
  867. if (IS_ERR(trigger)) {
  868. gvt_vgpu_err("eventfd_ctx_fdget failed\n");
  869. return PTR_ERR(trigger);
  870. }
  871. vgpu->vdev.msi_trigger = trigger;
  872. } else if ((flags & VFIO_IRQ_SET_DATA_NONE) && !count)
  873. intel_vgpu_release_msi_eventfd_ctx(vgpu);
  874. return 0;
  875. }
  876. static int intel_vgpu_set_irqs(struct intel_vgpu *vgpu, uint32_t flags,
  877. unsigned int index, unsigned int start, unsigned int count,
  878. void *data)
  879. {
  880. int (*func)(struct intel_vgpu *vgpu, unsigned int index,
  881. unsigned int start, unsigned int count, uint32_t flags,
  882. void *data) = NULL;
  883. switch (index) {
  884. case VFIO_PCI_INTX_IRQ_INDEX:
  885. switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
  886. case VFIO_IRQ_SET_ACTION_MASK:
  887. func = intel_vgpu_set_intx_mask;
  888. break;
  889. case VFIO_IRQ_SET_ACTION_UNMASK:
  890. func = intel_vgpu_set_intx_unmask;
  891. break;
  892. case VFIO_IRQ_SET_ACTION_TRIGGER:
  893. func = intel_vgpu_set_intx_trigger;
  894. break;
  895. }
  896. break;
  897. case VFIO_PCI_MSI_IRQ_INDEX:
  898. switch (flags & VFIO_IRQ_SET_ACTION_TYPE_MASK) {
  899. case VFIO_IRQ_SET_ACTION_MASK:
  900. case VFIO_IRQ_SET_ACTION_UNMASK:
  901. /* XXX Need masking support exported */
  902. break;
  903. case VFIO_IRQ_SET_ACTION_TRIGGER:
  904. func = intel_vgpu_set_msi_trigger;
  905. break;
  906. }
  907. break;
  908. }
  909. if (!func)
  910. return -ENOTTY;
  911. return func(vgpu, index, start, count, flags, data);
  912. }
  913. static long intel_vgpu_ioctl(struct mdev_device *mdev, unsigned int cmd,
  914. unsigned long arg)
  915. {
  916. struct intel_vgpu *vgpu = mdev_get_drvdata(mdev);
  917. unsigned long minsz;
  918. gvt_dbg_core("vgpu%d ioctl, cmd: %d\n", vgpu->id, cmd);
  919. if (cmd == VFIO_DEVICE_GET_INFO) {
  920. struct vfio_device_info info;
  921. minsz = offsetofend(struct vfio_device_info, num_irqs);
  922. if (copy_from_user(&info, (void __user *)arg, minsz))
  923. return -EFAULT;
  924. if (info.argsz < minsz)
  925. return -EINVAL;
  926. info.flags = VFIO_DEVICE_FLAGS_PCI;
  927. info.flags |= VFIO_DEVICE_FLAGS_RESET;
  928. info.num_regions = VFIO_PCI_NUM_REGIONS +
  929. vgpu->vdev.num_regions;
  930. info.num_irqs = VFIO_PCI_NUM_IRQS;
  931. return copy_to_user((void __user *)arg, &info, minsz) ?
  932. -EFAULT : 0;
  933. } else if (cmd == VFIO_DEVICE_GET_REGION_INFO) {
  934. struct vfio_region_info info;
  935. struct vfio_info_cap caps = { .buf = NULL, .size = 0 };
  936. unsigned int i;
  937. int ret;
  938. struct vfio_region_info_cap_sparse_mmap *sparse = NULL;
  939. size_t size;
  940. int nr_areas = 1;
  941. int cap_type_id;
  942. minsz = offsetofend(struct vfio_region_info, offset);
  943. if (copy_from_user(&info, (void __user *)arg, minsz))
  944. return -EFAULT;
  945. if (info.argsz < minsz)
  946. return -EINVAL;
  947. switch (info.index) {
  948. case VFIO_PCI_CONFIG_REGION_INDEX:
  949. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  950. info.size = vgpu->gvt->device_info.cfg_space_size;
  951. info.flags = VFIO_REGION_INFO_FLAG_READ |
  952. VFIO_REGION_INFO_FLAG_WRITE;
  953. break;
  954. case VFIO_PCI_BAR0_REGION_INDEX:
  955. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  956. info.size = vgpu->cfg_space.bar[info.index].size;
  957. if (!info.size) {
  958. info.flags = 0;
  959. break;
  960. }
  961. info.flags = VFIO_REGION_INFO_FLAG_READ |
  962. VFIO_REGION_INFO_FLAG_WRITE;
  963. break;
  964. case VFIO_PCI_BAR1_REGION_INDEX:
  965. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  966. info.size = 0;
  967. info.flags = 0;
  968. break;
  969. case VFIO_PCI_BAR2_REGION_INDEX:
  970. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  971. info.flags = VFIO_REGION_INFO_FLAG_CAPS |
  972. VFIO_REGION_INFO_FLAG_MMAP |
  973. VFIO_REGION_INFO_FLAG_READ |
  974. VFIO_REGION_INFO_FLAG_WRITE;
  975. info.size = gvt_aperture_sz(vgpu->gvt);
  976. size = sizeof(*sparse) +
  977. (nr_areas * sizeof(*sparse->areas));
  978. sparse = kzalloc(size, GFP_KERNEL);
  979. if (!sparse)
  980. return -ENOMEM;
  981. sparse->header.id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
  982. sparse->header.version = 1;
  983. sparse->nr_areas = nr_areas;
  984. cap_type_id = VFIO_REGION_INFO_CAP_SPARSE_MMAP;
  985. sparse->areas[0].offset =
  986. PAGE_ALIGN(vgpu_aperture_offset(vgpu));
  987. sparse->areas[0].size = vgpu_aperture_sz(vgpu);
  988. break;
  989. case VFIO_PCI_BAR3_REGION_INDEX ... VFIO_PCI_BAR5_REGION_INDEX:
  990. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  991. info.size = 0;
  992. info.flags = 0;
  993. gvt_dbg_core("get region info bar:%d\n", info.index);
  994. break;
  995. case VFIO_PCI_ROM_REGION_INDEX:
  996. case VFIO_PCI_VGA_REGION_INDEX:
  997. info.offset = VFIO_PCI_INDEX_TO_OFFSET(info.index);
  998. info.size = 0;
  999. info.flags = 0;
  1000. gvt_dbg_core("get region info index:%d\n", info.index);
  1001. break;
  1002. default:
  1003. {
  1004. struct vfio_region_info_cap_type cap_type = {
  1005. .header.id = VFIO_REGION_INFO_CAP_TYPE,
  1006. .header.version = 1 };
  1007. if (info.index >= VFIO_PCI_NUM_REGIONS +
  1008. vgpu->vdev.num_regions)
  1009. return -EINVAL;
  1010. info.index =
  1011. array_index_nospec(info.index,
  1012. VFIO_PCI_NUM_REGIONS +
  1013. vgpu->vdev.num_regions);
  1014. i = info.index - VFIO_PCI_NUM_REGIONS;
  1015. info.offset =
  1016. VFIO_PCI_INDEX_TO_OFFSET(info.index);
  1017. info.size = vgpu->vdev.region[i].size;
  1018. info.flags = vgpu->vdev.region[i].flags;
  1019. cap_type.type = vgpu->vdev.region[i].type;
  1020. cap_type.subtype = vgpu->vdev.region[i].subtype;
  1021. ret = vfio_info_add_capability(&caps,
  1022. &cap_type.header,
  1023. sizeof(cap_type));
  1024. if (ret)
  1025. return ret;
  1026. }
  1027. }
  1028. if ((info.flags & VFIO_REGION_INFO_FLAG_CAPS) && sparse) {
  1029. switch (cap_type_id) {
  1030. case VFIO_REGION_INFO_CAP_SPARSE_MMAP:
  1031. ret = vfio_info_add_capability(&caps,
  1032. &sparse->header, sizeof(*sparse) +
  1033. (sparse->nr_areas *
  1034. sizeof(*sparse->areas)));
  1035. if (ret) {
  1036. kfree(sparse);
  1037. return ret;
  1038. }
  1039. break;
  1040. default:
  1041. kfree(sparse);
  1042. return -EINVAL;
  1043. }
  1044. }
  1045. if (caps.size) {
  1046. info.flags |= VFIO_REGION_INFO_FLAG_CAPS;
  1047. if (info.argsz < sizeof(info) + caps.size) {
  1048. info.argsz = sizeof(info) + caps.size;
  1049. info.cap_offset = 0;
  1050. } else {
  1051. vfio_info_cap_shift(&caps, sizeof(info));
  1052. if (copy_to_user((void __user *)arg +
  1053. sizeof(info), caps.buf,
  1054. caps.size)) {
  1055. kfree(caps.buf);
  1056. kfree(sparse);
  1057. return -EFAULT;
  1058. }
  1059. info.cap_offset = sizeof(info);
  1060. }
  1061. kfree(caps.buf);
  1062. }
  1063. kfree(sparse);
  1064. return copy_to_user((void __user *)arg, &info, minsz) ?
  1065. -EFAULT : 0;
  1066. } else if (cmd == VFIO_DEVICE_GET_IRQ_INFO) {
  1067. struct vfio_irq_info info;
  1068. minsz = offsetofend(struct vfio_irq_info, count);
  1069. if (copy_from_user(&info, (void __user *)arg, minsz))
  1070. return -EFAULT;
  1071. if (info.argsz < minsz || info.index >= VFIO_PCI_NUM_IRQS)
  1072. return -EINVAL;
  1073. switch (info.index) {
  1074. case VFIO_PCI_INTX_IRQ_INDEX:
  1075. case VFIO_PCI_MSI_IRQ_INDEX:
  1076. break;
  1077. default:
  1078. return -EINVAL;
  1079. }
  1080. info.flags = VFIO_IRQ_INFO_EVENTFD;
  1081. info.count = intel_vgpu_get_irq_count(vgpu, info.index);
  1082. if (info.index == VFIO_PCI_INTX_IRQ_INDEX)
  1083. info.flags |= (VFIO_IRQ_INFO_MASKABLE |
  1084. VFIO_IRQ_INFO_AUTOMASKED);
  1085. else
  1086. info.flags |= VFIO_IRQ_INFO_NORESIZE;
  1087. return copy_to_user((void __user *)arg, &info, minsz) ?
  1088. -EFAULT : 0;
  1089. } else if (cmd == VFIO_DEVICE_SET_IRQS) {
  1090. struct vfio_irq_set hdr;
  1091. u8 *data = NULL;
  1092. int ret = 0;
  1093. size_t data_size = 0;
  1094. minsz = offsetofend(struct vfio_irq_set, count);
  1095. if (copy_from_user(&hdr, (void __user *)arg, minsz))
  1096. return -EFAULT;
  1097. if (!(hdr.flags & VFIO_IRQ_SET_DATA_NONE)) {
  1098. int max = intel_vgpu_get_irq_count(vgpu, hdr.index);
  1099. ret = vfio_set_irqs_validate_and_prepare(&hdr, max,
  1100. VFIO_PCI_NUM_IRQS, &data_size);
  1101. if (ret) {
  1102. gvt_vgpu_err("intel:vfio_set_irqs_validate_and_prepare failed\n");
  1103. return -EINVAL;
  1104. }
  1105. if (data_size) {
  1106. data = memdup_user((void __user *)(arg + minsz),
  1107. data_size);
  1108. if (IS_ERR(data))
  1109. return PTR_ERR(data);
  1110. }
  1111. }
  1112. ret = intel_vgpu_set_irqs(vgpu, hdr.flags, hdr.index,
  1113. hdr.start, hdr.count, data);
  1114. kfree(data);
  1115. return ret;
  1116. } else if (cmd == VFIO_DEVICE_RESET) {
  1117. intel_gvt_ops->vgpu_reset(vgpu);
  1118. return 0;
  1119. } else if (cmd == VFIO_DEVICE_QUERY_GFX_PLANE) {
  1120. struct vfio_device_gfx_plane_info dmabuf;
  1121. int ret = 0;
  1122. minsz = offsetofend(struct vfio_device_gfx_plane_info,
  1123. dmabuf_id);
  1124. if (copy_from_user(&dmabuf, (void __user *)arg, minsz))
  1125. return -EFAULT;
  1126. if (dmabuf.argsz < minsz)
  1127. return -EINVAL;
  1128. ret = intel_gvt_ops->vgpu_query_plane(vgpu, &dmabuf);
  1129. if (ret != 0)
  1130. return ret;
  1131. return copy_to_user((void __user *)arg, &dmabuf, minsz) ?
  1132. -EFAULT : 0;
  1133. } else if (cmd == VFIO_DEVICE_GET_GFX_DMABUF) {
  1134. __u32 dmabuf_id;
  1135. __s32 dmabuf_fd;
  1136. if (get_user(dmabuf_id, (__u32 __user *)arg))
  1137. return -EFAULT;
  1138. dmabuf_fd = intel_gvt_ops->vgpu_get_dmabuf(vgpu, dmabuf_id);
  1139. return dmabuf_fd;
  1140. }
  1141. return -ENOTTY;
  1142. }
  1143. static ssize_t
  1144. vgpu_id_show(struct device *dev, struct device_attribute *attr,
  1145. char *buf)
  1146. {
  1147. struct mdev_device *mdev = mdev_from_dev(dev);
  1148. if (mdev) {
  1149. struct intel_vgpu *vgpu = (struct intel_vgpu *)
  1150. mdev_get_drvdata(mdev);
  1151. return sprintf(buf, "%d\n", vgpu->id);
  1152. }
  1153. return sprintf(buf, "\n");
  1154. }
  1155. static ssize_t
  1156. hw_id_show(struct device *dev, struct device_attribute *attr,
  1157. char *buf)
  1158. {
  1159. struct mdev_device *mdev = mdev_from_dev(dev);
  1160. if (mdev) {
  1161. struct intel_vgpu *vgpu = (struct intel_vgpu *)
  1162. mdev_get_drvdata(mdev);
  1163. return sprintf(buf, "%u\n",
  1164. vgpu->submission.shadow_ctx->hw_id);
  1165. }
  1166. return sprintf(buf, "\n");
  1167. }
  1168. static DEVICE_ATTR_RO(vgpu_id);
  1169. static DEVICE_ATTR_RO(hw_id);
  1170. static struct attribute *intel_vgpu_attrs[] = {
  1171. &dev_attr_vgpu_id.attr,
  1172. &dev_attr_hw_id.attr,
  1173. NULL
  1174. };
  1175. static const struct attribute_group intel_vgpu_group = {
  1176. .name = "intel_vgpu",
  1177. .attrs = intel_vgpu_attrs,
  1178. };
  1179. static const struct attribute_group *intel_vgpu_groups[] = {
  1180. &intel_vgpu_group,
  1181. NULL,
  1182. };
  1183. static struct mdev_parent_ops intel_vgpu_ops = {
  1184. .mdev_attr_groups = intel_vgpu_groups,
  1185. .create = intel_vgpu_create,
  1186. .remove = intel_vgpu_remove,
  1187. .open = intel_vgpu_open,
  1188. .release = intel_vgpu_release,
  1189. .read = intel_vgpu_read,
  1190. .write = intel_vgpu_write,
  1191. .mmap = intel_vgpu_mmap,
  1192. .ioctl = intel_vgpu_ioctl,
  1193. };
  1194. static int kvmgt_host_init(struct device *dev, void *gvt, const void *ops)
  1195. {
  1196. struct attribute **kvm_type_attrs;
  1197. struct attribute_group **kvm_vgpu_type_groups;
  1198. intel_gvt_ops = ops;
  1199. if (!intel_gvt_ops->get_gvt_attrs(&kvm_type_attrs,
  1200. &kvm_vgpu_type_groups))
  1201. return -EFAULT;
  1202. intel_vgpu_ops.supported_type_groups = kvm_vgpu_type_groups;
  1203. return mdev_register_device(dev, &intel_vgpu_ops);
  1204. }
  1205. static void kvmgt_host_exit(struct device *dev, void *gvt)
  1206. {
  1207. mdev_unregister_device(dev);
  1208. }
  1209. static int kvmgt_page_track_add(unsigned long handle, u64 gfn)
  1210. {
  1211. struct kvmgt_guest_info *info;
  1212. struct kvm *kvm;
  1213. struct kvm_memory_slot *slot;
  1214. int idx;
  1215. if (!handle_valid(handle))
  1216. return -ESRCH;
  1217. info = (struct kvmgt_guest_info *)handle;
  1218. kvm = info->kvm;
  1219. idx = srcu_read_lock(&kvm->srcu);
  1220. slot = gfn_to_memslot(kvm, gfn);
  1221. if (!slot) {
  1222. srcu_read_unlock(&kvm->srcu, idx);
  1223. return -EINVAL;
  1224. }
  1225. spin_lock(&kvm->mmu_lock);
  1226. if (kvmgt_gfn_is_write_protected(info, gfn))
  1227. goto out;
  1228. kvm_slot_page_track_add_page(kvm, slot, gfn, KVM_PAGE_TRACK_WRITE);
  1229. kvmgt_protect_table_add(info, gfn);
  1230. out:
  1231. spin_unlock(&kvm->mmu_lock);
  1232. srcu_read_unlock(&kvm->srcu, idx);
  1233. return 0;
  1234. }
  1235. static int kvmgt_page_track_remove(unsigned long handle, u64 gfn)
  1236. {
  1237. struct kvmgt_guest_info *info;
  1238. struct kvm *kvm;
  1239. struct kvm_memory_slot *slot;
  1240. int idx;
  1241. if (!handle_valid(handle))
  1242. return 0;
  1243. info = (struct kvmgt_guest_info *)handle;
  1244. kvm = info->kvm;
  1245. idx = srcu_read_lock(&kvm->srcu);
  1246. slot = gfn_to_memslot(kvm, gfn);
  1247. if (!slot) {
  1248. srcu_read_unlock(&kvm->srcu, idx);
  1249. return -EINVAL;
  1250. }
  1251. spin_lock(&kvm->mmu_lock);
  1252. if (!kvmgt_gfn_is_write_protected(info, gfn))
  1253. goto out;
  1254. kvm_slot_page_track_remove_page(kvm, slot, gfn, KVM_PAGE_TRACK_WRITE);
  1255. kvmgt_protect_table_del(info, gfn);
  1256. out:
  1257. spin_unlock(&kvm->mmu_lock);
  1258. srcu_read_unlock(&kvm->srcu, idx);
  1259. return 0;
  1260. }
  1261. static void kvmgt_page_track_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1262. const u8 *val, int len,
  1263. struct kvm_page_track_notifier_node *node)
  1264. {
  1265. struct kvmgt_guest_info *info = container_of(node,
  1266. struct kvmgt_guest_info, track_node);
  1267. if (kvmgt_gfn_is_write_protected(info, gpa_to_gfn(gpa)))
  1268. intel_gvt_ops->write_protect_handler(info->vgpu, gpa,
  1269. (void *)val, len);
  1270. }
  1271. static void kvmgt_page_track_flush_slot(struct kvm *kvm,
  1272. struct kvm_memory_slot *slot,
  1273. struct kvm_page_track_notifier_node *node)
  1274. {
  1275. int i;
  1276. gfn_t gfn;
  1277. struct kvmgt_guest_info *info = container_of(node,
  1278. struct kvmgt_guest_info, track_node);
  1279. spin_lock(&kvm->mmu_lock);
  1280. for (i = 0; i < slot->npages; i++) {
  1281. gfn = slot->base_gfn + i;
  1282. if (kvmgt_gfn_is_write_protected(info, gfn)) {
  1283. kvm_slot_page_track_remove_page(kvm, slot, gfn,
  1284. KVM_PAGE_TRACK_WRITE);
  1285. kvmgt_protect_table_del(info, gfn);
  1286. }
  1287. }
  1288. spin_unlock(&kvm->mmu_lock);
  1289. }
  1290. static bool __kvmgt_vgpu_exist(struct intel_vgpu *vgpu, struct kvm *kvm)
  1291. {
  1292. struct intel_vgpu *itr;
  1293. struct kvmgt_guest_info *info;
  1294. int id;
  1295. bool ret = false;
  1296. mutex_lock(&vgpu->gvt->lock);
  1297. for_each_active_vgpu(vgpu->gvt, itr, id) {
  1298. if (!handle_valid(itr->handle))
  1299. continue;
  1300. info = (struct kvmgt_guest_info *)itr->handle;
  1301. if (kvm && kvm == info->kvm) {
  1302. ret = true;
  1303. goto out;
  1304. }
  1305. }
  1306. out:
  1307. mutex_unlock(&vgpu->gvt->lock);
  1308. return ret;
  1309. }
  1310. static int kvmgt_guest_init(struct mdev_device *mdev)
  1311. {
  1312. struct kvmgt_guest_info *info;
  1313. struct intel_vgpu *vgpu;
  1314. struct kvm *kvm;
  1315. vgpu = mdev_get_drvdata(mdev);
  1316. if (handle_valid(vgpu->handle))
  1317. return -EEXIST;
  1318. kvm = vgpu->vdev.kvm;
  1319. if (!kvm || kvm->mm != current->mm) {
  1320. gvt_vgpu_err("KVM is required to use Intel vGPU\n");
  1321. return -ESRCH;
  1322. }
  1323. if (__kvmgt_vgpu_exist(vgpu, kvm))
  1324. return -EEXIST;
  1325. info = vzalloc(sizeof(struct kvmgt_guest_info));
  1326. if (!info)
  1327. return -ENOMEM;
  1328. vgpu->handle = (unsigned long)info;
  1329. info->vgpu = vgpu;
  1330. info->kvm = kvm;
  1331. kvm_get_kvm(info->kvm);
  1332. kvmgt_protect_table_init(info);
  1333. gvt_cache_init(vgpu);
  1334. init_completion(&vgpu->vblank_done);
  1335. info->track_node.track_write = kvmgt_page_track_write;
  1336. info->track_node.track_flush_slot = kvmgt_page_track_flush_slot;
  1337. kvm_page_track_register_notifier(kvm, &info->track_node);
  1338. info->debugfs_cache_entries = debugfs_create_ulong(
  1339. "kvmgt_nr_cache_entries",
  1340. 0444, vgpu->debugfs,
  1341. &vgpu->vdev.nr_cache_entries);
  1342. if (!info->debugfs_cache_entries)
  1343. gvt_vgpu_err("Cannot create kvmgt debugfs entry\n");
  1344. return 0;
  1345. }
  1346. static bool kvmgt_guest_exit(struct kvmgt_guest_info *info)
  1347. {
  1348. debugfs_remove(info->debugfs_cache_entries);
  1349. kvm_page_track_unregister_notifier(info->kvm, &info->track_node);
  1350. kvm_put_kvm(info->kvm);
  1351. kvmgt_protect_table_destroy(info);
  1352. gvt_cache_destroy(info->vgpu);
  1353. vfree(info);
  1354. return true;
  1355. }
  1356. static int kvmgt_attach_vgpu(void *vgpu, unsigned long *handle)
  1357. {
  1358. /* nothing to do here */
  1359. return 0;
  1360. }
  1361. static void kvmgt_detach_vgpu(unsigned long handle)
  1362. {
  1363. /* nothing to do here */
  1364. }
  1365. static int kvmgt_inject_msi(unsigned long handle, u32 addr, u16 data)
  1366. {
  1367. struct kvmgt_guest_info *info;
  1368. struct intel_vgpu *vgpu;
  1369. if (!handle_valid(handle))
  1370. return -ESRCH;
  1371. info = (struct kvmgt_guest_info *)handle;
  1372. vgpu = info->vgpu;
  1373. /*
  1374. * When guest is poweroff, msi_trigger is set to NULL, but vgpu's
  1375. * config and mmio register isn't restored to default during guest
  1376. * poweroff. If this vgpu is still used in next vm, this vgpu's pipe
  1377. * may be enabled, then once this vgpu is active, it will get inject
  1378. * vblank interrupt request. But msi_trigger is null until msi is
  1379. * enabled by guest. so if msi_trigger is null, success is still
  1380. * returned and don't inject interrupt into guest.
  1381. */
  1382. if (vgpu->vdev.msi_trigger == NULL)
  1383. return 0;
  1384. if (eventfd_signal(vgpu->vdev.msi_trigger, 1) == 1)
  1385. return 0;
  1386. return -EFAULT;
  1387. }
  1388. static unsigned long kvmgt_gfn_to_pfn(unsigned long handle, unsigned long gfn)
  1389. {
  1390. struct kvmgt_guest_info *info;
  1391. kvm_pfn_t pfn;
  1392. if (!handle_valid(handle))
  1393. return INTEL_GVT_INVALID_ADDR;
  1394. info = (struct kvmgt_guest_info *)handle;
  1395. pfn = gfn_to_pfn(info->kvm, gfn);
  1396. if (is_error_noslot_pfn(pfn))
  1397. return INTEL_GVT_INVALID_ADDR;
  1398. return pfn;
  1399. }
  1400. static int kvmgt_dma_map_guest_page(unsigned long handle, unsigned long gfn,
  1401. unsigned long size, dma_addr_t *dma_addr)
  1402. {
  1403. struct kvmgt_guest_info *info;
  1404. struct intel_vgpu *vgpu;
  1405. struct gvt_dma *entry;
  1406. int ret;
  1407. if (!handle_valid(handle))
  1408. return -EINVAL;
  1409. info = (struct kvmgt_guest_info *)handle;
  1410. vgpu = info->vgpu;
  1411. mutex_lock(&info->vgpu->vdev.cache_lock);
  1412. entry = __gvt_cache_find_gfn(info->vgpu, gfn);
  1413. if (!entry) {
  1414. ret = gvt_dma_map_page(vgpu, gfn, dma_addr, size);
  1415. if (ret)
  1416. goto err_unlock;
  1417. ret = __gvt_cache_add(info->vgpu, gfn, *dma_addr, size);
  1418. if (ret)
  1419. goto err_unmap;
  1420. } else {
  1421. kref_get(&entry->ref);
  1422. *dma_addr = entry->dma_addr;
  1423. }
  1424. mutex_unlock(&info->vgpu->vdev.cache_lock);
  1425. return 0;
  1426. err_unmap:
  1427. gvt_dma_unmap_page(vgpu, gfn, *dma_addr, size);
  1428. err_unlock:
  1429. mutex_unlock(&info->vgpu->vdev.cache_lock);
  1430. return ret;
  1431. }
  1432. static void __gvt_dma_release(struct kref *ref)
  1433. {
  1434. struct gvt_dma *entry = container_of(ref, typeof(*entry), ref);
  1435. gvt_dma_unmap_page(entry->vgpu, entry->gfn, entry->dma_addr,
  1436. entry->size);
  1437. __gvt_cache_remove_entry(entry->vgpu, entry);
  1438. }
  1439. static void kvmgt_dma_unmap_guest_page(unsigned long handle, dma_addr_t dma_addr)
  1440. {
  1441. struct kvmgt_guest_info *info;
  1442. struct gvt_dma *entry;
  1443. if (!handle_valid(handle))
  1444. return;
  1445. info = (struct kvmgt_guest_info *)handle;
  1446. mutex_lock(&info->vgpu->vdev.cache_lock);
  1447. entry = __gvt_cache_find_dma_addr(info->vgpu, dma_addr);
  1448. if (entry)
  1449. kref_put(&entry->ref, __gvt_dma_release);
  1450. mutex_unlock(&info->vgpu->vdev.cache_lock);
  1451. }
  1452. static int kvmgt_rw_gpa(unsigned long handle, unsigned long gpa,
  1453. void *buf, unsigned long len, bool write)
  1454. {
  1455. struct kvmgt_guest_info *info;
  1456. struct kvm *kvm;
  1457. int idx, ret;
  1458. bool kthread = current->mm == NULL;
  1459. if (!handle_valid(handle))
  1460. return -ESRCH;
  1461. info = (struct kvmgt_guest_info *)handle;
  1462. kvm = info->kvm;
  1463. if (kthread) {
  1464. if (!mmget_not_zero(kvm->mm))
  1465. return -EFAULT;
  1466. use_mm(kvm->mm);
  1467. }
  1468. idx = srcu_read_lock(&kvm->srcu);
  1469. ret = write ? kvm_write_guest(kvm, gpa, buf, len) :
  1470. kvm_read_guest(kvm, gpa, buf, len);
  1471. srcu_read_unlock(&kvm->srcu, idx);
  1472. if (kthread) {
  1473. unuse_mm(kvm->mm);
  1474. mmput(kvm->mm);
  1475. }
  1476. return ret;
  1477. }
  1478. static int kvmgt_read_gpa(unsigned long handle, unsigned long gpa,
  1479. void *buf, unsigned long len)
  1480. {
  1481. return kvmgt_rw_gpa(handle, gpa, buf, len, false);
  1482. }
  1483. static int kvmgt_write_gpa(unsigned long handle, unsigned long gpa,
  1484. void *buf, unsigned long len)
  1485. {
  1486. return kvmgt_rw_gpa(handle, gpa, buf, len, true);
  1487. }
  1488. static unsigned long kvmgt_virt_to_pfn(void *addr)
  1489. {
  1490. return PFN_DOWN(__pa(addr));
  1491. }
  1492. static bool kvmgt_is_valid_gfn(unsigned long handle, unsigned long gfn)
  1493. {
  1494. struct kvmgt_guest_info *info;
  1495. struct kvm *kvm;
  1496. int idx;
  1497. bool ret;
  1498. if (!handle_valid(handle))
  1499. return false;
  1500. info = (struct kvmgt_guest_info *)handle;
  1501. kvm = info->kvm;
  1502. idx = srcu_read_lock(&kvm->srcu);
  1503. ret = kvm_is_visible_gfn(kvm, gfn);
  1504. srcu_read_unlock(&kvm->srcu, idx);
  1505. return ret;
  1506. }
  1507. struct intel_gvt_mpt kvmgt_mpt = {
  1508. .host_init = kvmgt_host_init,
  1509. .host_exit = kvmgt_host_exit,
  1510. .attach_vgpu = kvmgt_attach_vgpu,
  1511. .detach_vgpu = kvmgt_detach_vgpu,
  1512. .inject_msi = kvmgt_inject_msi,
  1513. .from_virt_to_mfn = kvmgt_virt_to_pfn,
  1514. .enable_page_track = kvmgt_page_track_add,
  1515. .disable_page_track = kvmgt_page_track_remove,
  1516. .read_gpa = kvmgt_read_gpa,
  1517. .write_gpa = kvmgt_write_gpa,
  1518. .gfn_to_mfn = kvmgt_gfn_to_pfn,
  1519. .dma_map_guest_page = kvmgt_dma_map_guest_page,
  1520. .dma_unmap_guest_page = kvmgt_dma_unmap_guest_page,
  1521. .set_opregion = kvmgt_set_opregion,
  1522. .get_vfio_device = kvmgt_get_vfio_device,
  1523. .put_vfio_device = kvmgt_put_vfio_device,
  1524. .is_valid_gfn = kvmgt_is_valid_gfn,
  1525. };
  1526. EXPORT_SYMBOL_GPL(kvmgt_mpt);
  1527. static int __init kvmgt_init(void)
  1528. {
  1529. return 0;
  1530. }
  1531. static void __exit kvmgt_exit(void)
  1532. {
  1533. }
  1534. module_init(kvmgt_init);
  1535. module_exit(kvmgt_exit);
  1536. MODULE_LICENSE("GPL and additional rights");
  1537. MODULE_AUTHOR("Intel Corporation");