gvt.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. *
  27. * Contributors:
  28. * Niu Bing <bing.niu@intel.com>
  29. * Zhi Wang <zhi.a.wang@intel.com>
  30. *
  31. */
  32. #ifndef _GVT_H_
  33. #define _GVT_H_
  34. #include "debug.h"
  35. #include "hypercall.h"
  36. #include "mmio.h"
  37. #include "reg.h"
  38. #include "interrupt.h"
  39. #include "gtt.h"
  40. #include "display.h"
  41. #include "edid.h"
  42. #include "execlist.h"
  43. #include "scheduler.h"
  44. #include "sched_policy.h"
  45. #include "mmio_context.h"
  46. #include "cmd_parser.h"
  47. #include "fb_decoder.h"
  48. #include "dmabuf.h"
  49. #include "page_track.h"
  50. #define GVT_MAX_VGPU 8
  51. enum {
  52. INTEL_GVT_HYPERVISOR_XEN = 0,
  53. INTEL_GVT_HYPERVISOR_KVM,
  54. };
  55. struct intel_gvt_host {
  56. bool initialized;
  57. int hypervisor_type;
  58. struct intel_gvt_mpt *mpt;
  59. };
  60. extern struct intel_gvt_host intel_gvt_host;
  61. /* Describe per-platform limitations. */
  62. struct intel_gvt_device_info {
  63. u32 max_support_vgpus;
  64. u32 cfg_space_size;
  65. u32 mmio_size;
  66. u32 mmio_bar;
  67. unsigned long msi_cap_offset;
  68. u32 gtt_start_offset;
  69. u32 gtt_entry_size;
  70. u32 gtt_entry_size_shift;
  71. int gmadr_bytes_in_cmd;
  72. u32 max_surface_size;
  73. };
  74. /* GM resources owned by a vGPU */
  75. struct intel_vgpu_gm {
  76. u64 aperture_sz;
  77. u64 hidden_sz;
  78. struct drm_mm_node low_gm_node;
  79. struct drm_mm_node high_gm_node;
  80. };
  81. #define INTEL_GVT_MAX_NUM_FENCES 32
  82. /* Fences owned by a vGPU */
  83. struct intel_vgpu_fence {
  84. struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
  85. u32 base;
  86. u32 size;
  87. };
  88. struct intel_vgpu_mmio {
  89. void *vreg;
  90. void *sreg;
  91. };
  92. #define INTEL_GVT_MAX_BAR_NUM 4
  93. struct intel_vgpu_pci_bar {
  94. u64 size;
  95. bool tracked;
  96. };
  97. struct intel_vgpu_cfg_space {
  98. unsigned char virtual_cfg_space[PCI_CFG_SPACE_EXP_SIZE];
  99. struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
  100. };
  101. #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
  102. #define INTEL_GVT_MAX_PIPE 4
  103. struct intel_vgpu_irq {
  104. bool irq_warn_once[INTEL_GVT_EVENT_MAX];
  105. DECLARE_BITMAP(flip_done_event[INTEL_GVT_MAX_PIPE],
  106. INTEL_GVT_EVENT_MAX);
  107. };
  108. struct intel_vgpu_opregion {
  109. bool mapped;
  110. void *va;
  111. u32 gfn[INTEL_GVT_OPREGION_PAGES];
  112. };
  113. #define vgpu_opregion(vgpu) (&(vgpu->opregion))
  114. struct intel_vgpu_display {
  115. struct intel_vgpu_i2c_edid i2c_edid;
  116. struct intel_vgpu_port ports[I915_MAX_PORTS];
  117. struct intel_vgpu_sbi sbi;
  118. };
  119. struct vgpu_sched_ctl {
  120. int weight;
  121. };
  122. enum {
  123. INTEL_VGPU_EXECLIST_SUBMISSION = 1,
  124. INTEL_VGPU_GUC_SUBMISSION,
  125. };
  126. struct intel_vgpu_submission_ops {
  127. const char *name;
  128. int (*init)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  129. void (*clean)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  130. void (*reset)(struct intel_vgpu *vgpu, unsigned long engine_mask);
  131. };
  132. struct intel_vgpu_submission {
  133. struct intel_vgpu_execlist execlist[I915_NUM_ENGINES];
  134. struct list_head workload_q_head[I915_NUM_ENGINES];
  135. struct kmem_cache *workloads;
  136. atomic_t running_workload_num;
  137. struct i915_gem_context *shadow_ctx;
  138. DECLARE_BITMAP(shadow_ctx_desc_updated, I915_NUM_ENGINES);
  139. DECLARE_BITMAP(tlb_handle_pending, I915_NUM_ENGINES);
  140. void *ring_scan_buffer[I915_NUM_ENGINES];
  141. int ring_scan_buffer_size[I915_NUM_ENGINES];
  142. const struct intel_vgpu_submission_ops *ops;
  143. int virtual_submission_interface;
  144. bool active;
  145. };
  146. struct intel_vgpu {
  147. struct intel_gvt *gvt;
  148. struct mutex vgpu_lock;
  149. int id;
  150. unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
  151. bool active;
  152. bool pv_notified;
  153. bool failsafe;
  154. unsigned int resetting_eng;
  155. /* Both sched_data and sched_ctl can be seen a part of the global gvt
  156. * scheduler structure. So below 2 vgpu data are protected
  157. * by sched_lock, not vgpu_lock.
  158. */
  159. void *sched_data;
  160. struct vgpu_sched_ctl sched_ctl;
  161. struct intel_vgpu_fence fence;
  162. struct intel_vgpu_gm gm;
  163. struct intel_vgpu_cfg_space cfg_space;
  164. struct intel_vgpu_mmio mmio;
  165. struct intel_vgpu_irq irq;
  166. struct intel_vgpu_gtt gtt;
  167. struct intel_vgpu_opregion opregion;
  168. struct intel_vgpu_display display;
  169. struct intel_vgpu_submission submission;
  170. struct radix_tree_root page_track_tree;
  171. u32 hws_pga[I915_NUM_ENGINES];
  172. struct dentry *debugfs;
  173. #if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT)
  174. struct {
  175. struct mdev_device *mdev;
  176. struct vfio_region *region;
  177. int num_regions;
  178. struct eventfd_ctx *intx_trigger;
  179. struct eventfd_ctx *msi_trigger;
  180. /*
  181. * Two caches are used to avoid mapping duplicated pages (eg.
  182. * scratch pages). This help to reduce dma setup overhead.
  183. */
  184. struct rb_root gfn_cache;
  185. struct rb_root dma_addr_cache;
  186. unsigned long nr_cache_entries;
  187. struct mutex cache_lock;
  188. struct notifier_block iommu_notifier;
  189. struct notifier_block group_notifier;
  190. struct kvm *kvm;
  191. struct work_struct release_work;
  192. atomic_t released;
  193. struct vfio_device *vfio_device;
  194. } vdev;
  195. #endif
  196. struct list_head dmabuf_obj_list_head;
  197. struct mutex dmabuf_lock;
  198. struct idr object_idr;
  199. struct completion vblank_done;
  200. u32 scan_nonprivbb;
  201. };
  202. /* validating GM healthy status*/
  203. #define vgpu_is_vm_unhealthy(ret_val) \
  204. (((ret_val) == -EBADRQC) || ((ret_val) == -EFAULT))
  205. struct intel_gvt_gm {
  206. unsigned long vgpu_allocated_low_gm_size;
  207. unsigned long vgpu_allocated_high_gm_size;
  208. };
  209. struct intel_gvt_fence {
  210. unsigned long vgpu_allocated_fence_num;
  211. };
  212. /* Special MMIO blocks. */
  213. struct gvt_mmio_block {
  214. unsigned int device;
  215. i915_reg_t offset;
  216. unsigned int size;
  217. gvt_mmio_func read;
  218. gvt_mmio_func write;
  219. };
  220. #define INTEL_GVT_MMIO_HASH_BITS 11
  221. struct intel_gvt_mmio {
  222. u8 *mmio_attribute;
  223. /* Register contains RO bits */
  224. #define F_RO (1 << 0)
  225. /* Register contains graphics address */
  226. #define F_GMADR (1 << 1)
  227. /* Mode mask registers with high 16 bits as the mask bits */
  228. #define F_MODE_MASK (1 << 2)
  229. /* This reg can be accessed by GPU commands */
  230. #define F_CMD_ACCESS (1 << 3)
  231. /* This reg has been accessed by a VM */
  232. #define F_ACCESSED (1 << 4)
  233. /* This reg has been accessed through GPU commands */
  234. #define F_CMD_ACCESSED (1 << 5)
  235. /* This reg could be accessed by unaligned address */
  236. #define F_UNALIGN (1 << 6)
  237. /* This reg is saved/restored in context */
  238. #define F_IN_CTX (1 << 7)
  239. struct gvt_mmio_block *mmio_block;
  240. unsigned int num_mmio_block;
  241. DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
  242. unsigned long num_tracked_mmio;
  243. };
  244. struct intel_gvt_firmware {
  245. void *cfg_space;
  246. void *mmio;
  247. bool firmware_loaded;
  248. };
  249. #define NR_MAX_INTEL_VGPU_TYPES 20
  250. struct intel_vgpu_type {
  251. char name[16];
  252. unsigned int avail_instance;
  253. unsigned int low_gm_size;
  254. unsigned int high_gm_size;
  255. unsigned int fence;
  256. unsigned int weight;
  257. enum intel_vgpu_edid resolution;
  258. };
  259. struct intel_gvt {
  260. /* GVT scope lock, protect GVT itself, and all resource currently
  261. * not yet protected by special locks(vgpu and scheduler lock).
  262. */
  263. struct mutex lock;
  264. /* scheduler scope lock, protect gvt and vgpu schedule related data */
  265. struct mutex sched_lock;
  266. struct drm_i915_private *dev_priv;
  267. struct idr vgpu_idr; /* vGPU IDR pool */
  268. struct intel_gvt_device_info device_info;
  269. struct intel_gvt_gm gm;
  270. struct intel_gvt_fence fence;
  271. struct intel_gvt_mmio mmio;
  272. struct intel_gvt_firmware firmware;
  273. struct intel_gvt_irq irq;
  274. struct intel_gvt_gtt gtt;
  275. struct intel_gvt_workload_scheduler scheduler;
  276. struct notifier_block shadow_ctx_notifier_block[I915_NUM_ENGINES];
  277. DECLARE_HASHTABLE(cmd_table, GVT_CMD_HASH_BITS);
  278. struct intel_vgpu_type *types;
  279. unsigned int num_types;
  280. struct intel_vgpu *idle_vgpu;
  281. struct task_struct *service_thread;
  282. wait_queue_head_t service_thread_wq;
  283. /* service_request is always used in bit operation, we should always
  284. * use it with atomic bit ops so that no need to use gvt big lock.
  285. */
  286. unsigned long service_request;
  287. struct {
  288. struct engine_mmio *mmio;
  289. int ctx_mmio_count[I915_NUM_ENGINES];
  290. } engine_mmio_list;
  291. struct dentry *debugfs_root;
  292. };
  293. static inline struct intel_gvt *to_gvt(struct drm_i915_private *i915)
  294. {
  295. return i915->gvt;
  296. }
  297. enum {
  298. INTEL_GVT_REQUEST_EMULATE_VBLANK = 0,
  299. /* Scheduling trigger by timer */
  300. INTEL_GVT_REQUEST_SCHED = 1,
  301. /* Scheduling trigger by event */
  302. INTEL_GVT_REQUEST_EVENT_SCHED = 2,
  303. };
  304. static inline void intel_gvt_request_service(struct intel_gvt *gvt,
  305. int service)
  306. {
  307. set_bit(service, (void *)&gvt->service_request);
  308. wake_up(&gvt->service_thread_wq);
  309. }
  310. void intel_gvt_free_firmware(struct intel_gvt *gvt);
  311. int intel_gvt_load_firmware(struct intel_gvt *gvt);
  312. /* Aperture/GM space definitions for GVT device */
  313. #define MB_TO_BYTES(mb) ((mb) << 20ULL)
  314. #define BYTES_TO_MB(b) ((b) >> 20ULL)
  315. #define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
  316. #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
  317. #define HOST_FENCE 4
  318. /* Aperture/GM space definitions for GVT device */
  319. #define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
  320. #define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.gmadr.start)
  321. #define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.vm.total)
  322. #define gvt_ggtt_sz(gvt) \
  323. ((gvt->dev_priv->ggtt.vm.total >> PAGE_SHIFT) << 3)
  324. #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
  325. #define gvt_aperture_gmadr_base(gvt) (0)
  326. #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
  327. + gvt_aperture_sz(gvt) - 1)
  328. #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
  329. + gvt_aperture_sz(gvt))
  330. #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
  331. + gvt_hidden_sz(gvt) - 1)
  332. #define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
  333. /* Aperture/GM space definitions for vGPU */
  334. #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
  335. #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
  336. #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
  337. #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
  338. #define vgpu_aperture_pa_base(vgpu) \
  339. (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
  340. #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
  341. #define vgpu_aperture_pa_end(vgpu) \
  342. (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  343. #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
  344. #define vgpu_aperture_gmadr_end(vgpu) \
  345. (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
  346. #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
  347. #define vgpu_hidden_gmadr_end(vgpu) \
  348. (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
  349. #define vgpu_fence_base(vgpu) (vgpu->fence.base)
  350. #define vgpu_fence_sz(vgpu) (vgpu->fence.size)
  351. struct intel_vgpu_creation_params {
  352. __u64 handle;
  353. __u64 low_gm_sz; /* in MB */
  354. __u64 high_gm_sz; /* in MB */
  355. __u64 fence_sz;
  356. __u64 resolution;
  357. __s32 primary;
  358. __u64 vgpu_id;
  359. __u32 weight;
  360. };
  361. int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
  362. struct intel_vgpu_creation_params *param);
  363. void intel_vgpu_reset_resource(struct intel_vgpu *vgpu);
  364. void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
  365. void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
  366. u32 fence, u64 value);
  367. /* Macros for easily accessing vGPU virtual/shadow register.
  368. Explicitly seperate use for typed MMIO reg or real offset.*/
  369. #define vgpu_vreg_t(vgpu, reg) \
  370. (*(u32 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
  371. #define vgpu_vreg(vgpu, offset) \
  372. (*(u32 *)(vgpu->mmio.vreg + (offset)))
  373. #define vgpu_vreg64_t(vgpu, reg) \
  374. (*(u64 *)(vgpu->mmio.vreg + i915_mmio_reg_offset(reg)))
  375. #define vgpu_vreg64(vgpu, offset) \
  376. (*(u64 *)(vgpu->mmio.vreg + (offset)))
  377. #define vgpu_sreg_t(vgpu, reg) \
  378. (*(u32 *)(vgpu->mmio.sreg + i915_mmio_reg_offset(reg)))
  379. #define vgpu_sreg(vgpu, offset) \
  380. (*(u32 *)(vgpu->mmio.sreg + (offset)))
  381. #define for_each_active_vgpu(gvt, vgpu, id) \
  382. idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
  383. for_each_if(vgpu->active)
  384. static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
  385. u32 offset, u32 val, bool low)
  386. {
  387. u32 *pval;
  388. /* BAR offset should be 32 bits algiend */
  389. offset = rounddown(offset, 4);
  390. pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
  391. if (low) {
  392. /*
  393. * only update bit 31 - bit 4,
  394. * leave the bit 3 - bit 0 unchanged.
  395. */
  396. *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
  397. } else {
  398. *pval = val;
  399. }
  400. }
  401. int intel_gvt_init_vgpu_types(struct intel_gvt *gvt);
  402. void intel_gvt_clean_vgpu_types(struct intel_gvt *gvt);
  403. struct intel_vgpu *intel_gvt_create_idle_vgpu(struct intel_gvt *gvt);
  404. void intel_gvt_destroy_idle_vgpu(struct intel_vgpu *vgpu);
  405. struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
  406. struct intel_vgpu_type *type);
  407. void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
  408. void intel_gvt_release_vgpu(struct intel_vgpu *vgpu);
  409. void intel_gvt_reset_vgpu_locked(struct intel_vgpu *vgpu, bool dmlr,
  410. unsigned int engine_mask);
  411. void intel_gvt_reset_vgpu(struct intel_vgpu *vgpu);
  412. void intel_gvt_activate_vgpu(struct intel_vgpu *vgpu);
  413. void intel_gvt_deactivate_vgpu(struct intel_vgpu *vgpu);
  414. /* validating GM functions */
  415. #define vgpu_gmadr_is_aperture(vgpu, gmadr) \
  416. ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
  417. (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
  418. #define vgpu_gmadr_is_hidden(vgpu, gmadr) \
  419. ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
  420. (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
  421. #define vgpu_gmadr_is_valid(vgpu, gmadr) \
  422. ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
  423. (vgpu_gmadr_is_hidden(vgpu, gmadr))))
  424. #define gvt_gmadr_is_aperture(gvt, gmadr) \
  425. ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
  426. (gmadr <= gvt_aperture_gmadr_end(gvt)))
  427. #define gvt_gmadr_is_hidden(gvt, gmadr) \
  428. ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
  429. (gmadr <= gvt_hidden_gmadr_end(gvt)))
  430. #define gvt_gmadr_is_valid(gvt, gmadr) \
  431. (gvt_gmadr_is_aperture(gvt, gmadr) || \
  432. gvt_gmadr_is_hidden(gvt, gmadr))
  433. bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
  434. int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
  435. int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
  436. int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
  437. unsigned long *h_index);
  438. int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
  439. unsigned long *g_index);
  440. void intel_vgpu_init_cfg_space(struct intel_vgpu *vgpu,
  441. bool primary);
  442. void intel_vgpu_reset_cfg_space(struct intel_vgpu *vgpu);
  443. int intel_vgpu_emulate_cfg_read(struct intel_vgpu *vgpu, unsigned int offset,
  444. void *p_data, unsigned int bytes);
  445. int intel_vgpu_emulate_cfg_write(struct intel_vgpu *vgpu, unsigned int offset,
  446. void *p_data, unsigned int bytes);
  447. static inline u64 intel_vgpu_get_bar_gpa(struct intel_vgpu *vgpu, int bar)
  448. {
  449. /* We are 64bit bar. */
  450. return (*(u64 *)(vgpu->cfg_space.virtual_cfg_space + bar)) &
  451. PCI_BASE_ADDRESS_MEM_MASK;
  452. }
  453. void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
  454. int intel_vgpu_init_opregion(struct intel_vgpu *vgpu);
  455. int intel_vgpu_opregion_base_write_handler(struct intel_vgpu *vgpu, u32 gpa);
  456. int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
  457. void populate_pvinfo_page(struct intel_vgpu *vgpu);
  458. int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload);
  459. void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason);
  460. struct intel_gvt_ops {
  461. int (*emulate_cfg_read)(struct intel_vgpu *, unsigned int, void *,
  462. unsigned int);
  463. int (*emulate_cfg_write)(struct intel_vgpu *, unsigned int, void *,
  464. unsigned int);
  465. int (*emulate_mmio_read)(struct intel_vgpu *, u64, void *,
  466. unsigned int);
  467. int (*emulate_mmio_write)(struct intel_vgpu *, u64, void *,
  468. unsigned int);
  469. struct intel_vgpu *(*vgpu_create)(struct intel_gvt *,
  470. struct intel_vgpu_type *);
  471. void (*vgpu_destroy)(struct intel_vgpu *vgpu);
  472. void (*vgpu_release)(struct intel_vgpu *vgpu);
  473. void (*vgpu_reset)(struct intel_vgpu *);
  474. void (*vgpu_activate)(struct intel_vgpu *);
  475. void (*vgpu_deactivate)(struct intel_vgpu *);
  476. struct intel_vgpu_type *(*gvt_find_vgpu_type)(struct intel_gvt *gvt,
  477. const char *name);
  478. bool (*get_gvt_attrs)(struct attribute ***type_attrs,
  479. struct attribute_group ***intel_vgpu_type_groups);
  480. int (*vgpu_query_plane)(struct intel_vgpu *vgpu, void *);
  481. int (*vgpu_get_dmabuf)(struct intel_vgpu *vgpu, unsigned int);
  482. int (*write_protect_handler)(struct intel_vgpu *, u64, void *,
  483. unsigned int);
  484. };
  485. enum {
  486. GVT_FAILSAFE_UNSUPPORTED_GUEST,
  487. GVT_FAILSAFE_INSUFFICIENT_RESOURCE,
  488. GVT_FAILSAFE_GUEST_ERR,
  489. };
  490. static inline void mmio_hw_access_pre(struct drm_i915_private *dev_priv)
  491. {
  492. intel_runtime_pm_get(dev_priv);
  493. }
  494. static inline void mmio_hw_access_post(struct drm_i915_private *dev_priv)
  495. {
  496. intel_runtime_pm_put(dev_priv);
  497. }
  498. /**
  499. * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
  500. * @gvt: a GVT device
  501. * @offset: register offset
  502. *
  503. */
  504. static inline void intel_gvt_mmio_set_accessed(
  505. struct intel_gvt *gvt, unsigned int offset)
  506. {
  507. gvt->mmio.mmio_attribute[offset >> 2] |= F_ACCESSED;
  508. }
  509. /**
  510. * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
  511. * @gvt: a GVT device
  512. * @offset: register offset
  513. *
  514. */
  515. static inline bool intel_gvt_mmio_is_cmd_access(
  516. struct intel_gvt *gvt, unsigned int offset)
  517. {
  518. return gvt->mmio.mmio_attribute[offset >> 2] & F_CMD_ACCESS;
  519. }
  520. /**
  521. * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
  522. * @gvt: a GVT device
  523. * @offset: register offset
  524. *
  525. */
  526. static inline bool intel_gvt_mmio_is_unalign(
  527. struct intel_gvt *gvt, unsigned int offset)
  528. {
  529. return gvt->mmio.mmio_attribute[offset >> 2] & F_UNALIGN;
  530. }
  531. /**
  532. * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
  533. * @gvt: a GVT device
  534. * @offset: register offset
  535. *
  536. */
  537. static inline void intel_gvt_mmio_set_cmd_accessed(
  538. struct intel_gvt *gvt, unsigned int offset)
  539. {
  540. gvt->mmio.mmio_attribute[offset >> 2] |= F_CMD_ACCESSED;
  541. }
  542. /**
  543. * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
  544. * @gvt: a GVT device
  545. * @offset: register offset
  546. *
  547. * Returns:
  548. * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
  549. *
  550. */
  551. static inline bool intel_gvt_mmio_has_mode_mask(
  552. struct intel_gvt *gvt, unsigned int offset)
  553. {
  554. return gvt->mmio.mmio_attribute[offset >> 2] & F_MODE_MASK;
  555. }
  556. /**
  557. * intel_gvt_mmio_is_in_ctx - check if a MMIO has in-ctx mask
  558. * @gvt: a GVT device
  559. * @offset: register offset
  560. *
  561. * Returns:
  562. * True if a MMIO has a in-context mask, false if it isn't.
  563. *
  564. */
  565. static inline bool intel_gvt_mmio_is_in_ctx(
  566. struct intel_gvt *gvt, unsigned int offset)
  567. {
  568. return gvt->mmio.mmio_attribute[offset >> 2] & F_IN_CTX;
  569. }
  570. /**
  571. * intel_gvt_mmio_set_in_ctx - mask a MMIO in logical context
  572. * @gvt: a GVT device
  573. * @offset: register offset
  574. *
  575. */
  576. static inline void intel_gvt_mmio_set_in_ctx(
  577. struct intel_gvt *gvt, unsigned int offset)
  578. {
  579. gvt->mmio.mmio_attribute[offset >> 2] |= F_IN_CTX;
  580. }
  581. int intel_gvt_debugfs_add_vgpu(struct intel_vgpu *vgpu);
  582. void intel_gvt_debugfs_remove_vgpu(struct intel_vgpu *vgpu);
  583. int intel_gvt_debugfs_init(struct intel_gvt *gvt);
  584. void intel_gvt_debugfs_clean(struct intel_gvt *gvt);
  585. #include "trace.h"
  586. #include "mpt.h"
  587. #endif