psb_intel_sdvo.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/module.h>
  29. #include <linux/i2c.h>
  30. #include <linux/slab.h>
  31. #include <linux/delay.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_edid.h>
  35. #include "psb_intel_drv.h"
  36. #include <drm/gma_drm.h>
  37. #include "psb_drv.h"
  38. #include "psb_intel_sdvo_regs.h"
  39. #include "psb_intel_reg.h"
  40. #include <linux/kernel.h>
  41. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  42. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  43. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  44. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
  45. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  46. SDVO_TV_MASK)
  47. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  48. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  49. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  50. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  51. static const char *tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. struct psb_intel_sdvo {
  61. struct gma_encoder base;
  62. struct i2c_adapter *i2c;
  63. u8 slave_addr;
  64. struct i2c_adapter ddc;
  65. /* Register for the SDVO device: SDVOB or SDVOC */
  66. int sdvo_reg;
  67. /* Active outputs controlled by this SDVO output */
  68. uint16_t controlled_output;
  69. /*
  70. * Capabilities of the SDVO device returned by
  71. * i830_sdvo_get_capabilities()
  72. */
  73. struct psb_intel_sdvo_caps caps;
  74. /* Pixel clock limitations reported by the SDVO device, in kHz */
  75. int pixel_clock_min, pixel_clock_max;
  76. /*
  77. * For multiple function SDVO device,
  78. * this is for current attached outputs.
  79. */
  80. uint16_t attached_output;
  81. /**
  82. * This is used to select the color range of RBG outputs in HDMI mode.
  83. * It is only valid when using TMDS encoding and 8 bit per color mode.
  84. */
  85. uint32_t color_range;
  86. /**
  87. * This is set if we're going to treat the device as TV-out.
  88. *
  89. * While we have these nice friendly flags for output types that ought
  90. * to decide this for us, the S-Video output on our HDMI+S-Video card
  91. * shows up as RGB1 (VGA).
  92. */
  93. bool is_tv;
  94. /* This is for current tv format name */
  95. int tv_format_index;
  96. /**
  97. * This is set if we treat the device as HDMI, instead of DVI.
  98. */
  99. bool is_hdmi;
  100. bool has_hdmi_monitor;
  101. bool has_hdmi_audio;
  102. /**
  103. * This is set if we detect output of sdvo device as LVDS and
  104. * have a valid fixed mode to use with the panel.
  105. */
  106. bool is_lvds;
  107. /**
  108. * This is sdvo fixed pannel mode pointer
  109. */
  110. struct drm_display_mode *sdvo_lvds_fixed_mode;
  111. /* DDC bus used by this SDVO encoder */
  112. uint8_t ddc_bus;
  113. /* Input timings for adjusted_mode */
  114. struct psb_intel_sdvo_dtd input_dtd;
  115. /* Saved SDVO output states */
  116. uint32_t saveSDVO; /* Can be SDVOB or SDVOC depending on sdvo_reg */
  117. };
  118. struct psb_intel_sdvo_connector {
  119. struct gma_connector base;
  120. /* Mark the type of connector */
  121. uint16_t output_flag;
  122. int force_audio;
  123. /* This contains all current supported TV format */
  124. u8 tv_format_supported[ARRAY_SIZE(tv_format_names)];
  125. int format_supported_num;
  126. struct drm_property *tv_format;
  127. /* add the property for the SDVO-TV */
  128. struct drm_property *left;
  129. struct drm_property *right;
  130. struct drm_property *top;
  131. struct drm_property *bottom;
  132. struct drm_property *hpos;
  133. struct drm_property *vpos;
  134. struct drm_property *contrast;
  135. struct drm_property *saturation;
  136. struct drm_property *hue;
  137. struct drm_property *sharpness;
  138. struct drm_property *flicker_filter;
  139. struct drm_property *flicker_filter_adaptive;
  140. struct drm_property *flicker_filter_2d;
  141. struct drm_property *tv_chroma_filter;
  142. struct drm_property *tv_luma_filter;
  143. struct drm_property *dot_crawl;
  144. /* add the property for the SDVO-TV/LVDS */
  145. struct drm_property *brightness;
  146. /* Add variable to record current setting for the above property */
  147. u32 left_margin, right_margin, top_margin, bottom_margin;
  148. /* this is to get the range of margin.*/
  149. u32 max_hscan, max_vscan;
  150. u32 max_hpos, cur_hpos;
  151. u32 max_vpos, cur_vpos;
  152. u32 cur_brightness, max_brightness;
  153. u32 cur_contrast, max_contrast;
  154. u32 cur_saturation, max_saturation;
  155. u32 cur_hue, max_hue;
  156. u32 cur_sharpness, max_sharpness;
  157. u32 cur_flicker_filter, max_flicker_filter;
  158. u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
  159. u32 cur_flicker_filter_2d, max_flicker_filter_2d;
  160. u32 cur_tv_chroma_filter, max_tv_chroma_filter;
  161. u32 cur_tv_luma_filter, max_tv_luma_filter;
  162. u32 cur_dot_crawl, max_dot_crawl;
  163. };
  164. static struct psb_intel_sdvo *to_psb_intel_sdvo(struct drm_encoder *encoder)
  165. {
  166. return container_of(encoder, struct psb_intel_sdvo, base.base);
  167. }
  168. static struct psb_intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  169. {
  170. return container_of(gma_attached_encoder(connector),
  171. struct psb_intel_sdvo, base);
  172. }
  173. static struct psb_intel_sdvo_connector *to_psb_intel_sdvo_connector(struct drm_connector *connector)
  174. {
  175. return container_of(to_gma_connector(connector), struct psb_intel_sdvo_connector, base);
  176. }
  177. static bool
  178. psb_intel_sdvo_output_setup(struct psb_intel_sdvo *psb_intel_sdvo, uint16_t flags);
  179. static bool
  180. psb_intel_sdvo_tv_create_property(struct psb_intel_sdvo *psb_intel_sdvo,
  181. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
  182. int type);
  183. static bool
  184. psb_intel_sdvo_create_enhance_property(struct psb_intel_sdvo *psb_intel_sdvo,
  185. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector);
  186. /**
  187. * Writes the SDVOB or SDVOC with the given value, but always writes both
  188. * SDVOB and SDVOC to work around apparent hardware issues (according to
  189. * comments in the BIOS).
  190. */
  191. static void psb_intel_sdvo_write_sdvox(struct psb_intel_sdvo *psb_intel_sdvo, u32 val)
  192. {
  193. struct drm_device *dev = psb_intel_sdvo->base.base.dev;
  194. u32 bval = val, cval = val;
  195. int i, j;
  196. int need_aux = IS_MRST(dev) ? 1 : 0;
  197. for (j = 0; j <= need_aux; j++) {
  198. if (psb_intel_sdvo->sdvo_reg == SDVOB)
  199. cval = REG_READ_WITH_AUX(SDVOC, j);
  200. else
  201. bval = REG_READ_WITH_AUX(SDVOB, j);
  202. /*
  203. * Write the registers twice for luck. Sometimes,
  204. * writing them only once doesn't appear to 'stick'.
  205. * The BIOS does this too. Yay, magic
  206. */
  207. for (i = 0; i < 2; i++) {
  208. REG_WRITE_WITH_AUX(SDVOB, bval, j);
  209. REG_READ_WITH_AUX(SDVOB, j);
  210. REG_WRITE_WITH_AUX(SDVOC, cval, j);
  211. REG_READ_WITH_AUX(SDVOC, j);
  212. }
  213. }
  214. }
  215. static bool psb_intel_sdvo_read_byte(struct psb_intel_sdvo *psb_intel_sdvo, u8 addr, u8 *ch)
  216. {
  217. struct i2c_msg msgs[] = {
  218. {
  219. .addr = psb_intel_sdvo->slave_addr,
  220. .flags = 0,
  221. .len = 1,
  222. .buf = &addr,
  223. },
  224. {
  225. .addr = psb_intel_sdvo->slave_addr,
  226. .flags = I2C_M_RD,
  227. .len = 1,
  228. .buf = ch,
  229. }
  230. };
  231. int ret;
  232. if ((ret = i2c_transfer(psb_intel_sdvo->i2c, msgs, 2)) == 2)
  233. return true;
  234. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  235. return false;
  236. }
  237. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  238. /** Mapping of command numbers to names, for debug output */
  239. static const struct _sdvo_cmd_name {
  240. u8 cmd;
  241. const char *name;
  242. } sdvo_cmd_names[] = {
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  245. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  246. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  286. /* Add the op code for SDVO enhancements */
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  331. /* HDMI op code */
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  337. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  338. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  341. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  345. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  346. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  347. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  348. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  349. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  350. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  351. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  352. };
  353. #define IS_SDVOB(reg) (reg == SDVOB)
  354. #define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
  355. static void psb_intel_sdvo_debug_write(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
  356. const void *args, int args_len)
  357. {
  358. int i;
  359. DRM_DEBUG_KMS("%s: W: %02X ",
  360. SDVO_NAME(psb_intel_sdvo), cmd);
  361. for (i = 0; i < args_len; i++)
  362. DRM_DEBUG_KMS("%02X ", ((u8 *)args)[i]);
  363. for (; i < 8; i++)
  364. DRM_DEBUG_KMS(" ");
  365. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  366. if (cmd == sdvo_cmd_names[i].cmd) {
  367. DRM_DEBUG_KMS("(%s)", sdvo_cmd_names[i].name);
  368. break;
  369. }
  370. }
  371. if (i == ARRAY_SIZE(sdvo_cmd_names))
  372. DRM_DEBUG_KMS("(%02X)", cmd);
  373. DRM_DEBUG_KMS("\n");
  374. }
  375. static const char *cmd_status_names[] = {
  376. "Power on",
  377. "Success",
  378. "Not supported",
  379. "Invalid arg",
  380. "Pending",
  381. "Target not specified",
  382. "Scaling not supported"
  383. };
  384. #define MAX_ARG_LEN 32
  385. static bool psb_intel_sdvo_write_cmd(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
  386. const void *args, int args_len)
  387. {
  388. u8 buf[MAX_ARG_LEN*2 + 2], status;
  389. struct i2c_msg msgs[MAX_ARG_LEN + 3];
  390. int i, ret;
  391. if (args_len > MAX_ARG_LEN) {
  392. DRM_ERROR("Need to increase arg length\n");
  393. return false;
  394. }
  395. psb_intel_sdvo_debug_write(psb_intel_sdvo, cmd, args, args_len);
  396. for (i = 0; i < args_len; i++) {
  397. msgs[i].addr = psb_intel_sdvo->slave_addr;
  398. msgs[i].flags = 0;
  399. msgs[i].len = 2;
  400. msgs[i].buf = buf + 2 *i;
  401. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  402. buf[2*i + 1] = ((u8*)args)[i];
  403. }
  404. msgs[i].addr = psb_intel_sdvo->slave_addr;
  405. msgs[i].flags = 0;
  406. msgs[i].len = 2;
  407. msgs[i].buf = buf + 2*i;
  408. buf[2*i + 0] = SDVO_I2C_OPCODE;
  409. buf[2*i + 1] = cmd;
  410. /* the following two are to read the response */
  411. status = SDVO_I2C_CMD_STATUS;
  412. msgs[i+1].addr = psb_intel_sdvo->slave_addr;
  413. msgs[i+1].flags = 0;
  414. msgs[i+1].len = 1;
  415. msgs[i+1].buf = &status;
  416. msgs[i+2].addr = psb_intel_sdvo->slave_addr;
  417. msgs[i+2].flags = I2C_M_RD;
  418. msgs[i+2].len = 1;
  419. msgs[i+2].buf = &status;
  420. ret = i2c_transfer(psb_intel_sdvo->i2c, msgs, i+3);
  421. if (ret < 0) {
  422. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  423. return false;
  424. }
  425. if (ret != i+3) {
  426. /* failure in I2C transfer */
  427. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  428. return false;
  429. }
  430. return true;
  431. }
  432. static bool psb_intel_sdvo_read_response(struct psb_intel_sdvo *psb_intel_sdvo,
  433. void *response, int response_len)
  434. {
  435. u8 retry = 5;
  436. u8 status;
  437. int i;
  438. DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(psb_intel_sdvo));
  439. /*
  440. * The documentation states that all commands will be
  441. * processed within 15µs, and that we need only poll
  442. * the status byte a maximum of 3 times in order for the
  443. * command to be complete.
  444. *
  445. * Check 5 times in case the hardware failed to read the docs.
  446. */
  447. if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
  448. SDVO_I2C_CMD_STATUS,
  449. &status))
  450. goto log_fail;
  451. while ((status == SDVO_CMD_STATUS_PENDING ||
  452. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && retry--) {
  453. udelay(15);
  454. if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
  455. SDVO_I2C_CMD_STATUS,
  456. &status))
  457. goto log_fail;
  458. }
  459. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  460. DRM_DEBUG_KMS("(%s)", cmd_status_names[status]);
  461. else
  462. DRM_DEBUG_KMS("(??? %d)", status);
  463. if (status != SDVO_CMD_STATUS_SUCCESS)
  464. goto log_fail;
  465. /* Read the command response */
  466. for (i = 0; i < response_len; i++) {
  467. if (!psb_intel_sdvo_read_byte(psb_intel_sdvo,
  468. SDVO_I2C_RETURN_0 + i,
  469. &((u8 *)response)[i]))
  470. goto log_fail;
  471. DRM_DEBUG_KMS(" %02X", ((u8 *)response)[i]);
  472. }
  473. DRM_DEBUG_KMS("\n");
  474. return true;
  475. log_fail:
  476. DRM_DEBUG_KMS("... failed\n");
  477. return false;
  478. }
  479. static int psb_intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  480. {
  481. if (mode->clock >= 100000)
  482. return 1;
  483. else if (mode->clock >= 50000)
  484. return 2;
  485. else
  486. return 4;
  487. }
  488. static bool psb_intel_sdvo_set_control_bus_switch(struct psb_intel_sdvo *psb_intel_sdvo,
  489. u8 ddc_bus)
  490. {
  491. /* This must be the immediately preceding write before the i2c xfer */
  492. return psb_intel_sdvo_write_cmd(psb_intel_sdvo,
  493. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  494. &ddc_bus, 1);
  495. }
  496. static bool psb_intel_sdvo_set_value(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd, const void *data, int len)
  497. {
  498. if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo, cmd, data, len))
  499. return false;
  500. return psb_intel_sdvo_read_response(psb_intel_sdvo, NULL, 0);
  501. }
  502. static bool
  503. psb_intel_sdvo_get_value(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd, void *value, int len)
  504. {
  505. if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo, cmd, NULL, 0))
  506. return false;
  507. return psb_intel_sdvo_read_response(psb_intel_sdvo, value, len);
  508. }
  509. static bool psb_intel_sdvo_set_target_input(struct psb_intel_sdvo *psb_intel_sdvo)
  510. {
  511. struct psb_intel_sdvo_set_target_input_args targets = {0};
  512. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  513. SDVO_CMD_SET_TARGET_INPUT,
  514. &targets, sizeof(targets));
  515. }
  516. /**
  517. * Return whether each input is trained.
  518. *
  519. * This function is making an assumption about the layout of the response,
  520. * which should be checked against the docs.
  521. */
  522. static bool psb_intel_sdvo_get_trained_inputs(struct psb_intel_sdvo *psb_intel_sdvo, bool *input_1, bool *input_2)
  523. {
  524. struct psb_intel_sdvo_get_trained_inputs_response response;
  525. BUILD_BUG_ON(sizeof(response) != 1);
  526. if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  527. &response, sizeof(response)))
  528. return false;
  529. *input_1 = response.input0_trained;
  530. *input_2 = response.input1_trained;
  531. return true;
  532. }
  533. static bool psb_intel_sdvo_set_active_outputs(struct psb_intel_sdvo *psb_intel_sdvo,
  534. u16 outputs)
  535. {
  536. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  537. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  538. &outputs, sizeof(outputs));
  539. }
  540. static bool psb_intel_sdvo_set_encoder_power_state(struct psb_intel_sdvo *psb_intel_sdvo,
  541. int mode)
  542. {
  543. u8 state = SDVO_ENCODER_STATE_ON;
  544. switch (mode) {
  545. case DRM_MODE_DPMS_ON:
  546. state = SDVO_ENCODER_STATE_ON;
  547. break;
  548. case DRM_MODE_DPMS_STANDBY:
  549. state = SDVO_ENCODER_STATE_STANDBY;
  550. break;
  551. case DRM_MODE_DPMS_SUSPEND:
  552. state = SDVO_ENCODER_STATE_SUSPEND;
  553. break;
  554. case DRM_MODE_DPMS_OFF:
  555. state = SDVO_ENCODER_STATE_OFF;
  556. break;
  557. }
  558. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  559. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  560. }
  561. static bool psb_intel_sdvo_get_input_pixel_clock_range(struct psb_intel_sdvo *psb_intel_sdvo,
  562. int *clock_min,
  563. int *clock_max)
  564. {
  565. struct psb_intel_sdvo_pixel_clock_range clocks;
  566. BUILD_BUG_ON(sizeof(clocks) != 4);
  567. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  568. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  569. &clocks, sizeof(clocks)))
  570. return false;
  571. /* Convert the values from units of 10 kHz to kHz. */
  572. *clock_min = clocks.min * 10;
  573. *clock_max = clocks.max * 10;
  574. return true;
  575. }
  576. static bool psb_intel_sdvo_set_target_output(struct psb_intel_sdvo *psb_intel_sdvo,
  577. u16 outputs)
  578. {
  579. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  580. SDVO_CMD_SET_TARGET_OUTPUT,
  581. &outputs, sizeof(outputs));
  582. }
  583. static bool psb_intel_sdvo_set_timing(struct psb_intel_sdvo *psb_intel_sdvo, u8 cmd,
  584. struct psb_intel_sdvo_dtd *dtd)
  585. {
  586. return psb_intel_sdvo_set_value(psb_intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  587. psb_intel_sdvo_set_value(psb_intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  588. }
  589. static bool psb_intel_sdvo_set_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
  590. struct psb_intel_sdvo_dtd *dtd)
  591. {
  592. return psb_intel_sdvo_set_timing(psb_intel_sdvo,
  593. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  594. }
  595. static bool psb_intel_sdvo_set_output_timing(struct psb_intel_sdvo *psb_intel_sdvo,
  596. struct psb_intel_sdvo_dtd *dtd)
  597. {
  598. return psb_intel_sdvo_set_timing(psb_intel_sdvo,
  599. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  600. }
  601. static bool
  602. psb_intel_sdvo_create_preferred_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
  603. uint16_t clock,
  604. uint16_t width,
  605. uint16_t height)
  606. {
  607. struct psb_intel_sdvo_preferred_input_timing_args args;
  608. memset(&args, 0, sizeof(args));
  609. args.clock = clock;
  610. args.width = width;
  611. args.height = height;
  612. args.interlace = 0;
  613. if (psb_intel_sdvo->is_lvds &&
  614. (psb_intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  615. psb_intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  616. args.scaled = 1;
  617. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  618. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  619. &args, sizeof(args));
  620. }
  621. static bool psb_intel_sdvo_get_preferred_input_timing(struct psb_intel_sdvo *psb_intel_sdvo,
  622. struct psb_intel_sdvo_dtd *dtd)
  623. {
  624. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  625. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  626. return psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  627. &dtd->part1, sizeof(dtd->part1)) &&
  628. psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  629. &dtd->part2, sizeof(dtd->part2));
  630. }
  631. static bool psb_intel_sdvo_set_clock_rate_mult(struct psb_intel_sdvo *psb_intel_sdvo, u8 val)
  632. {
  633. return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  634. }
  635. static void psb_intel_sdvo_get_dtd_from_mode(struct psb_intel_sdvo_dtd *dtd,
  636. const struct drm_display_mode *mode)
  637. {
  638. uint16_t width, height;
  639. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  640. uint16_t h_sync_offset, v_sync_offset;
  641. width = mode->crtc_hdisplay;
  642. height = mode->crtc_vdisplay;
  643. /* do some mode translations */
  644. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  645. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  646. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  647. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  648. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  649. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  650. dtd->part1.clock = mode->clock / 10;
  651. dtd->part1.h_active = width & 0xff;
  652. dtd->part1.h_blank = h_blank_len & 0xff;
  653. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  654. ((h_blank_len >> 8) & 0xf);
  655. dtd->part1.v_active = height & 0xff;
  656. dtd->part1.v_blank = v_blank_len & 0xff;
  657. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  658. ((v_blank_len >> 8) & 0xf);
  659. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  660. dtd->part2.h_sync_width = h_sync_len & 0xff;
  661. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  662. (v_sync_len & 0xf);
  663. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  664. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  665. ((v_sync_len & 0x30) >> 4);
  666. dtd->part2.dtd_flags = 0x18;
  667. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  668. dtd->part2.dtd_flags |= 0x2;
  669. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  670. dtd->part2.dtd_flags |= 0x4;
  671. dtd->part2.sdvo_flags = 0;
  672. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  673. dtd->part2.reserved = 0;
  674. }
  675. static void psb_intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  676. const struct psb_intel_sdvo_dtd *dtd)
  677. {
  678. mode->hdisplay = dtd->part1.h_active;
  679. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  680. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  681. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  682. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  683. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  684. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  685. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  686. mode->vdisplay = dtd->part1.v_active;
  687. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  688. mode->vsync_start = mode->vdisplay;
  689. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  690. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  691. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  692. mode->vsync_end = mode->vsync_start +
  693. (dtd->part2.v_sync_off_width & 0xf);
  694. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  695. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  696. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  697. mode->clock = dtd->part1.clock * 10;
  698. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  699. if (dtd->part2.dtd_flags & 0x2)
  700. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  701. if (dtd->part2.dtd_flags & 0x4)
  702. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  703. }
  704. static bool psb_intel_sdvo_check_supp_encode(struct psb_intel_sdvo *psb_intel_sdvo)
  705. {
  706. struct psb_intel_sdvo_encode encode;
  707. BUILD_BUG_ON(sizeof(encode) != 2);
  708. return psb_intel_sdvo_get_value(psb_intel_sdvo,
  709. SDVO_CMD_GET_SUPP_ENCODE,
  710. &encode, sizeof(encode));
  711. }
  712. static bool psb_intel_sdvo_set_encode(struct psb_intel_sdvo *psb_intel_sdvo,
  713. uint8_t mode)
  714. {
  715. return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  716. }
  717. static bool psb_intel_sdvo_set_colorimetry(struct psb_intel_sdvo *psb_intel_sdvo,
  718. uint8_t mode)
  719. {
  720. return psb_intel_sdvo_set_value(psb_intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  721. }
  722. #if 0
  723. static void psb_intel_sdvo_dump_hdmi_buf(struct psb_intel_sdvo *psb_intel_sdvo)
  724. {
  725. int i, j;
  726. uint8_t set_buf_index[2];
  727. uint8_t av_split;
  728. uint8_t buf_size;
  729. uint8_t buf[48];
  730. uint8_t *pos;
  731. psb_intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  732. for (i = 0; i <= av_split; i++) {
  733. set_buf_index[0] = i; set_buf_index[1] = 0;
  734. psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  735. set_buf_index, 2);
  736. psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  737. psb_intel_sdvo_read_response(encoder, &buf_size, 1);
  738. pos = buf;
  739. for (j = 0; j <= buf_size; j += 8) {
  740. psb_intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  741. NULL, 0);
  742. psb_intel_sdvo_read_response(encoder, pos, 8);
  743. pos += 8;
  744. }
  745. }
  746. }
  747. #endif
  748. static bool psb_intel_sdvo_set_avi_infoframe(struct psb_intel_sdvo *psb_intel_sdvo)
  749. {
  750. DRM_INFO("HDMI is not supported yet");
  751. return false;
  752. #if 0
  753. struct dip_infoframe avi_if = {
  754. .type = DIP_TYPE_AVI,
  755. .ver = DIP_VERSION_AVI,
  756. .len = DIP_LEN_AVI,
  757. };
  758. uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
  759. uint8_t set_buf_index[2] = { 1, 0 };
  760. uint64_t *data = (uint64_t *)&avi_if;
  761. unsigned i;
  762. intel_dip_infoframe_csum(&avi_if);
  763. if (!psb_intel_sdvo_set_value(psb_intel_sdvo,
  764. SDVO_CMD_SET_HBUF_INDEX,
  765. set_buf_index, 2))
  766. return false;
  767. for (i = 0; i < sizeof(avi_if); i += 8) {
  768. if (!psb_intel_sdvo_set_value(psb_intel_sdvo,
  769. SDVO_CMD_SET_HBUF_DATA,
  770. data, 8))
  771. return false;
  772. data++;
  773. }
  774. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  775. SDVO_CMD_SET_HBUF_TXRATE,
  776. &tx_rate, 1);
  777. #endif
  778. }
  779. static bool psb_intel_sdvo_set_tv_format(struct psb_intel_sdvo *psb_intel_sdvo)
  780. {
  781. struct psb_intel_sdvo_tv_format format;
  782. uint32_t format_map;
  783. format_map = 1 << psb_intel_sdvo->tv_format_index;
  784. memset(&format, 0, sizeof(format));
  785. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  786. BUILD_BUG_ON(sizeof(format) != 6);
  787. return psb_intel_sdvo_set_value(psb_intel_sdvo,
  788. SDVO_CMD_SET_TV_FORMAT,
  789. &format, sizeof(format));
  790. }
  791. static bool
  792. psb_intel_sdvo_set_output_timings_from_mode(struct psb_intel_sdvo *psb_intel_sdvo,
  793. const struct drm_display_mode *mode)
  794. {
  795. struct psb_intel_sdvo_dtd output_dtd;
  796. if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
  797. psb_intel_sdvo->attached_output))
  798. return false;
  799. psb_intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  800. if (!psb_intel_sdvo_set_output_timing(psb_intel_sdvo, &output_dtd))
  801. return false;
  802. return true;
  803. }
  804. static bool
  805. psb_intel_sdvo_set_input_timings_for_mode(struct psb_intel_sdvo *psb_intel_sdvo,
  806. const struct drm_display_mode *mode,
  807. struct drm_display_mode *adjusted_mode)
  808. {
  809. /* Reset the input timing to the screen. Assume always input 0. */
  810. if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
  811. return false;
  812. if (!psb_intel_sdvo_create_preferred_input_timing(psb_intel_sdvo,
  813. mode->clock / 10,
  814. mode->hdisplay,
  815. mode->vdisplay))
  816. return false;
  817. if (!psb_intel_sdvo_get_preferred_input_timing(psb_intel_sdvo,
  818. &psb_intel_sdvo->input_dtd))
  819. return false;
  820. psb_intel_sdvo_get_mode_from_dtd(adjusted_mode, &psb_intel_sdvo->input_dtd);
  821. drm_mode_set_crtcinfo(adjusted_mode, 0);
  822. return true;
  823. }
  824. static bool psb_intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  825. const struct drm_display_mode *mode,
  826. struct drm_display_mode *adjusted_mode)
  827. {
  828. struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
  829. int multiplier;
  830. /* We need to construct preferred input timings based on our
  831. * output timings. To do that, we have to set the output
  832. * timings, even though this isn't really the right place in
  833. * the sequence to do it. Oh well.
  834. */
  835. if (psb_intel_sdvo->is_tv) {
  836. if (!psb_intel_sdvo_set_output_timings_from_mode(psb_intel_sdvo, mode))
  837. return false;
  838. (void) psb_intel_sdvo_set_input_timings_for_mode(psb_intel_sdvo,
  839. mode,
  840. adjusted_mode);
  841. } else if (psb_intel_sdvo->is_lvds) {
  842. if (!psb_intel_sdvo_set_output_timings_from_mode(psb_intel_sdvo,
  843. psb_intel_sdvo->sdvo_lvds_fixed_mode))
  844. return false;
  845. (void) psb_intel_sdvo_set_input_timings_for_mode(psb_intel_sdvo,
  846. mode,
  847. adjusted_mode);
  848. }
  849. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  850. * SDVO device will factor out the multiplier during mode_set.
  851. */
  852. multiplier = psb_intel_sdvo_get_pixel_multiplier(adjusted_mode);
  853. psb_intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
  854. return true;
  855. }
  856. static void psb_intel_sdvo_mode_set(struct drm_encoder *encoder,
  857. struct drm_display_mode *mode,
  858. struct drm_display_mode *adjusted_mode)
  859. {
  860. struct drm_device *dev = encoder->dev;
  861. struct drm_crtc *crtc = encoder->crtc;
  862. struct gma_crtc *gma_crtc = to_gma_crtc(crtc);
  863. struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
  864. u32 sdvox;
  865. struct psb_intel_sdvo_in_out_map in_out;
  866. struct psb_intel_sdvo_dtd input_dtd;
  867. int pixel_multiplier = psb_intel_mode_get_pixel_multiplier(adjusted_mode);
  868. int rate;
  869. int need_aux = IS_MRST(dev) ? 1 : 0;
  870. if (!mode)
  871. return;
  872. /* First, set the input mapping for the first input to our controlled
  873. * output. This is only correct if we're a single-input device, in
  874. * which case the first input is the output from the appropriate SDVO
  875. * channel on the motherboard. In a two-input device, the first input
  876. * will be SDVOB and the second SDVOC.
  877. */
  878. in_out.in0 = psb_intel_sdvo->attached_output;
  879. in_out.in1 = 0;
  880. psb_intel_sdvo_set_value(psb_intel_sdvo,
  881. SDVO_CMD_SET_IN_OUT_MAP,
  882. &in_out, sizeof(in_out));
  883. /* Set the output timings to the screen */
  884. if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
  885. psb_intel_sdvo->attached_output))
  886. return;
  887. /* We have tried to get input timing in mode_fixup, and filled into
  888. * adjusted_mode.
  889. */
  890. if (psb_intel_sdvo->is_tv || psb_intel_sdvo->is_lvds) {
  891. input_dtd = psb_intel_sdvo->input_dtd;
  892. } else {
  893. /* Set the output timing to the screen */
  894. if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo,
  895. psb_intel_sdvo->attached_output))
  896. return;
  897. psb_intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  898. (void) psb_intel_sdvo_set_output_timing(psb_intel_sdvo, &input_dtd);
  899. }
  900. /* Set the input timing to the screen. Assume always input 0. */
  901. if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
  902. return;
  903. if (psb_intel_sdvo->has_hdmi_monitor) {
  904. psb_intel_sdvo_set_encode(psb_intel_sdvo, SDVO_ENCODE_HDMI);
  905. psb_intel_sdvo_set_colorimetry(psb_intel_sdvo,
  906. SDVO_COLORIMETRY_RGB256);
  907. psb_intel_sdvo_set_avi_infoframe(psb_intel_sdvo);
  908. } else
  909. psb_intel_sdvo_set_encode(psb_intel_sdvo, SDVO_ENCODE_DVI);
  910. if (psb_intel_sdvo->is_tv &&
  911. !psb_intel_sdvo_set_tv_format(psb_intel_sdvo))
  912. return;
  913. (void) psb_intel_sdvo_set_input_timing(psb_intel_sdvo, &input_dtd);
  914. switch (pixel_multiplier) {
  915. default:
  916. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  917. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  918. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  919. }
  920. if (!psb_intel_sdvo_set_clock_rate_mult(psb_intel_sdvo, rate))
  921. return;
  922. /* Set the SDVO control regs. */
  923. if (need_aux)
  924. sdvox = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
  925. else
  926. sdvox = REG_READ(psb_intel_sdvo->sdvo_reg);
  927. switch (psb_intel_sdvo->sdvo_reg) {
  928. case SDVOB:
  929. sdvox &= SDVOB_PRESERVE_MASK;
  930. break;
  931. case SDVOC:
  932. sdvox &= SDVOC_PRESERVE_MASK;
  933. break;
  934. }
  935. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  936. if (gma_crtc->pipe == 1)
  937. sdvox |= SDVO_PIPE_B_SELECT;
  938. if (psb_intel_sdvo->has_hdmi_audio)
  939. sdvox |= SDVO_AUDIO_ENABLE;
  940. /* FIXME: Check if this is needed for PSB
  941. sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  942. */
  943. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL)
  944. sdvox |= SDVO_STALL_SELECT;
  945. psb_intel_sdvo_write_sdvox(psb_intel_sdvo, sdvox);
  946. }
  947. static void psb_intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  948. {
  949. struct drm_device *dev = encoder->dev;
  950. struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
  951. u32 temp;
  952. int i;
  953. int need_aux = IS_MRST(dev) ? 1 : 0;
  954. switch (mode) {
  955. case DRM_MODE_DPMS_ON:
  956. DRM_DEBUG("DPMS_ON");
  957. break;
  958. case DRM_MODE_DPMS_OFF:
  959. DRM_DEBUG("DPMS_OFF");
  960. break;
  961. default:
  962. DRM_DEBUG("DPMS: %d", mode);
  963. }
  964. if (mode != DRM_MODE_DPMS_ON) {
  965. psb_intel_sdvo_set_active_outputs(psb_intel_sdvo, 0);
  966. if (0)
  967. psb_intel_sdvo_set_encoder_power_state(psb_intel_sdvo, mode);
  968. if (mode == DRM_MODE_DPMS_OFF) {
  969. if (need_aux)
  970. temp = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
  971. else
  972. temp = REG_READ(psb_intel_sdvo->sdvo_reg);
  973. if ((temp & SDVO_ENABLE) != 0) {
  974. psb_intel_sdvo_write_sdvox(psb_intel_sdvo, temp & ~SDVO_ENABLE);
  975. }
  976. }
  977. } else {
  978. bool input1, input2;
  979. u8 status;
  980. if (need_aux)
  981. temp = REG_READ_AUX(psb_intel_sdvo->sdvo_reg);
  982. else
  983. temp = REG_READ(psb_intel_sdvo->sdvo_reg);
  984. if ((temp & SDVO_ENABLE) == 0)
  985. psb_intel_sdvo_write_sdvox(psb_intel_sdvo, temp | SDVO_ENABLE);
  986. for (i = 0; i < 2; i++)
  987. gma_wait_for_vblank(dev);
  988. status = psb_intel_sdvo_get_trained_inputs(psb_intel_sdvo, &input1, &input2);
  989. /* Warn if the device reported failure to sync.
  990. * A lot of SDVO devices fail to notify of sync, but it's
  991. * a given it the status is a success, we succeeded.
  992. */
  993. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  994. DRM_DEBUG_KMS("First %s output reported failure to "
  995. "sync\n", SDVO_NAME(psb_intel_sdvo));
  996. }
  997. if (0)
  998. psb_intel_sdvo_set_encoder_power_state(psb_intel_sdvo, mode);
  999. psb_intel_sdvo_set_active_outputs(psb_intel_sdvo, psb_intel_sdvo->attached_output);
  1000. }
  1001. return;
  1002. }
  1003. static enum drm_mode_status psb_intel_sdvo_mode_valid(struct drm_connector *connector,
  1004. struct drm_display_mode *mode)
  1005. {
  1006. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1007. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1008. return MODE_NO_DBLESCAN;
  1009. if (psb_intel_sdvo->pixel_clock_min > mode->clock)
  1010. return MODE_CLOCK_LOW;
  1011. if (psb_intel_sdvo->pixel_clock_max < mode->clock)
  1012. return MODE_CLOCK_HIGH;
  1013. if (psb_intel_sdvo->is_lvds) {
  1014. if (mode->hdisplay > psb_intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1015. return MODE_PANEL;
  1016. if (mode->vdisplay > psb_intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1017. return MODE_PANEL;
  1018. }
  1019. return MODE_OK;
  1020. }
  1021. static bool psb_intel_sdvo_get_capabilities(struct psb_intel_sdvo *psb_intel_sdvo, struct psb_intel_sdvo_caps *caps)
  1022. {
  1023. BUILD_BUG_ON(sizeof(*caps) != 8);
  1024. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  1025. SDVO_CMD_GET_DEVICE_CAPS,
  1026. caps, sizeof(*caps)))
  1027. return false;
  1028. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1029. " vendor_id: %d\n"
  1030. " device_id: %d\n"
  1031. " device_rev_id: %d\n"
  1032. " sdvo_version_major: %d\n"
  1033. " sdvo_version_minor: %d\n"
  1034. " sdvo_inputs_mask: %d\n"
  1035. " smooth_scaling: %d\n"
  1036. " sharp_scaling: %d\n"
  1037. " up_scaling: %d\n"
  1038. " down_scaling: %d\n"
  1039. " stall_support: %d\n"
  1040. " output_flags: %d\n",
  1041. caps->vendor_id,
  1042. caps->device_id,
  1043. caps->device_rev_id,
  1044. caps->sdvo_version_major,
  1045. caps->sdvo_version_minor,
  1046. caps->sdvo_inputs_mask,
  1047. caps->smooth_scaling,
  1048. caps->sharp_scaling,
  1049. caps->up_scaling,
  1050. caps->down_scaling,
  1051. caps->stall_support,
  1052. caps->output_flags);
  1053. return true;
  1054. }
  1055. /* No use! */
  1056. #if 0
  1057. struct drm_connector* psb_intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1058. {
  1059. struct drm_connector *connector = NULL;
  1060. struct psb_intel_sdvo *iout = NULL;
  1061. struct psb_intel_sdvo *sdvo;
  1062. /* find the sdvo connector */
  1063. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1064. iout = to_psb_intel_sdvo(connector);
  1065. if (iout->type != INTEL_OUTPUT_SDVO)
  1066. continue;
  1067. sdvo = iout->dev_priv;
  1068. if (sdvo->sdvo_reg == SDVOB && sdvoB)
  1069. return connector;
  1070. if (sdvo->sdvo_reg == SDVOC && !sdvoB)
  1071. return connector;
  1072. }
  1073. return NULL;
  1074. }
  1075. int psb_intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1076. {
  1077. u8 response[2];
  1078. u8 status;
  1079. struct psb_intel_sdvo *psb_intel_sdvo;
  1080. DRM_DEBUG_KMS("\n");
  1081. if (!connector)
  1082. return 0;
  1083. psb_intel_sdvo = to_psb_intel_sdvo(connector);
  1084. return psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1085. &response, 2) && response[0];
  1086. }
  1087. void psb_intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1088. {
  1089. u8 response[2];
  1090. u8 status;
  1091. struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(connector);
  1092. psb_intel_sdvo_write_cmd(psb_intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1093. psb_intel_sdvo_read_response(psb_intel_sdvo, &response, 2);
  1094. if (on) {
  1095. psb_intel_sdvo_write_cmd(psb_intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1096. status = psb_intel_sdvo_read_response(psb_intel_sdvo, &response, 2);
  1097. psb_intel_sdvo_write_cmd(psb_intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1098. } else {
  1099. response[0] = 0;
  1100. response[1] = 0;
  1101. psb_intel_sdvo_write_cmd(psb_intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1102. }
  1103. psb_intel_sdvo_write_cmd(psb_intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1104. psb_intel_sdvo_read_response(psb_intel_sdvo, &response, 2);
  1105. }
  1106. #endif
  1107. static bool
  1108. psb_intel_sdvo_multifunc_encoder(struct psb_intel_sdvo *psb_intel_sdvo)
  1109. {
  1110. /* Is there more than one type of output? */
  1111. int caps = psb_intel_sdvo->caps.output_flags & 0xf;
  1112. return caps & -caps;
  1113. }
  1114. static struct edid *
  1115. psb_intel_sdvo_get_edid(struct drm_connector *connector)
  1116. {
  1117. struct psb_intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1118. return drm_get_edid(connector, &sdvo->ddc);
  1119. }
  1120. /* Mac mini hack -- use the same DDC as the analog connector */
  1121. static struct edid *
  1122. psb_intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1123. {
  1124. struct drm_psb_private *dev_priv = connector->dev->dev_private;
  1125. return drm_get_edid(connector,
  1126. &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
  1127. }
  1128. static enum drm_connector_status
  1129. psb_intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
  1130. {
  1131. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1132. enum drm_connector_status status;
  1133. struct edid *edid;
  1134. edid = psb_intel_sdvo_get_edid(connector);
  1135. if (edid == NULL && psb_intel_sdvo_multifunc_encoder(psb_intel_sdvo)) {
  1136. u8 ddc, saved_ddc = psb_intel_sdvo->ddc_bus;
  1137. /*
  1138. * Don't use the 1 as the argument of DDC bus switch to get
  1139. * the EDID. It is used for SDVO SPD ROM.
  1140. */
  1141. for (ddc = psb_intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1142. psb_intel_sdvo->ddc_bus = ddc;
  1143. edid = psb_intel_sdvo_get_edid(connector);
  1144. if (edid)
  1145. break;
  1146. }
  1147. /*
  1148. * If we found the EDID on the other bus,
  1149. * assume that is the correct DDC bus.
  1150. */
  1151. if (edid == NULL)
  1152. psb_intel_sdvo->ddc_bus = saved_ddc;
  1153. }
  1154. /*
  1155. * When there is no edid and no monitor is connected with VGA
  1156. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1157. */
  1158. if (edid == NULL)
  1159. edid = psb_intel_sdvo_get_analog_edid(connector);
  1160. status = connector_status_unknown;
  1161. if (edid != NULL) {
  1162. /* DDC bus is shared, match EDID to connector type */
  1163. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1164. status = connector_status_connected;
  1165. if (psb_intel_sdvo->is_hdmi) {
  1166. psb_intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1167. psb_intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1168. }
  1169. } else
  1170. status = connector_status_disconnected;
  1171. kfree(edid);
  1172. }
  1173. if (status == connector_status_connected) {
  1174. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
  1175. if (psb_intel_sdvo_connector->force_audio)
  1176. psb_intel_sdvo->has_hdmi_audio = psb_intel_sdvo_connector->force_audio > 0;
  1177. }
  1178. return status;
  1179. }
  1180. static enum drm_connector_status
  1181. psb_intel_sdvo_detect(struct drm_connector *connector, bool force)
  1182. {
  1183. uint16_t response;
  1184. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1185. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
  1186. enum drm_connector_status ret;
  1187. if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo,
  1188. SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
  1189. return connector_status_unknown;
  1190. /* add 30ms delay when the output type might be TV */
  1191. if (psb_intel_sdvo->caps.output_flags &
  1192. (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_CVBS0))
  1193. mdelay(30);
  1194. if (!psb_intel_sdvo_read_response(psb_intel_sdvo, &response, 2))
  1195. return connector_status_unknown;
  1196. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1197. response & 0xff, response >> 8,
  1198. psb_intel_sdvo_connector->output_flag);
  1199. if (response == 0)
  1200. return connector_status_disconnected;
  1201. psb_intel_sdvo->attached_output = response;
  1202. psb_intel_sdvo->has_hdmi_monitor = false;
  1203. psb_intel_sdvo->has_hdmi_audio = false;
  1204. if ((psb_intel_sdvo_connector->output_flag & response) == 0)
  1205. ret = connector_status_disconnected;
  1206. else if (IS_TMDS(psb_intel_sdvo_connector))
  1207. ret = psb_intel_sdvo_hdmi_sink_detect(connector);
  1208. else {
  1209. struct edid *edid;
  1210. /* if we have an edid check it matches the connection */
  1211. edid = psb_intel_sdvo_get_edid(connector);
  1212. if (edid == NULL)
  1213. edid = psb_intel_sdvo_get_analog_edid(connector);
  1214. if (edid != NULL) {
  1215. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  1216. ret = connector_status_disconnected;
  1217. else
  1218. ret = connector_status_connected;
  1219. kfree(edid);
  1220. } else
  1221. ret = connector_status_connected;
  1222. }
  1223. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1224. if (ret == connector_status_connected) {
  1225. psb_intel_sdvo->is_tv = false;
  1226. psb_intel_sdvo->is_lvds = false;
  1227. psb_intel_sdvo->base.needs_tv_clock = false;
  1228. if (response & SDVO_TV_MASK) {
  1229. psb_intel_sdvo->is_tv = true;
  1230. psb_intel_sdvo->base.needs_tv_clock = true;
  1231. }
  1232. if (response & SDVO_LVDS_MASK)
  1233. psb_intel_sdvo->is_lvds = psb_intel_sdvo->sdvo_lvds_fixed_mode != NULL;
  1234. }
  1235. return ret;
  1236. }
  1237. static void psb_intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1238. {
  1239. struct edid *edid;
  1240. /* set the bus switch and get the modes */
  1241. edid = psb_intel_sdvo_get_edid(connector);
  1242. /*
  1243. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1244. * link between analog and digital outputs. So, if the regular SDVO
  1245. * DDC fails, check to see if the analog output is disconnected, in
  1246. * which case we'll look there for the digital DDC data.
  1247. */
  1248. if (edid == NULL)
  1249. edid = psb_intel_sdvo_get_analog_edid(connector);
  1250. if (edid != NULL) {
  1251. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
  1252. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1253. bool connector_is_digital = !!IS_TMDS(psb_intel_sdvo_connector);
  1254. if (connector_is_digital == monitor_is_digital) {
  1255. drm_connector_update_edid_property(connector, edid);
  1256. drm_add_edid_modes(connector, edid);
  1257. }
  1258. kfree(edid);
  1259. }
  1260. }
  1261. /*
  1262. * Set of SDVO TV modes.
  1263. * Note! This is in reply order (see loop in get_tv_modes).
  1264. * XXX: all 60Hz refresh?
  1265. */
  1266. static const struct drm_display_mode sdvo_tv_modes[] = {
  1267. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1268. 416, 0, 200, 201, 232, 233, 0,
  1269. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1270. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1271. 416, 0, 240, 241, 272, 273, 0,
  1272. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1273. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1274. 496, 0, 300, 301, 332, 333, 0,
  1275. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1276. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1277. 736, 0, 350, 351, 382, 383, 0,
  1278. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1279. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1280. 736, 0, 400, 401, 432, 433, 0,
  1281. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1282. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1283. 736, 0, 480, 481, 512, 513, 0,
  1284. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1285. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1286. 800, 0, 480, 481, 512, 513, 0,
  1287. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1288. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1289. 800, 0, 576, 577, 608, 609, 0,
  1290. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1291. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1292. 816, 0, 350, 351, 382, 383, 0,
  1293. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1294. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1295. 816, 0, 400, 401, 432, 433, 0,
  1296. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1297. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1298. 816, 0, 480, 481, 512, 513, 0,
  1299. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1300. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1301. 816, 0, 540, 541, 572, 573, 0,
  1302. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1303. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1304. 816, 0, 576, 577, 608, 609, 0,
  1305. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1306. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1307. 864, 0, 576, 577, 608, 609, 0,
  1308. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1309. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1310. 896, 0, 600, 601, 632, 633, 0,
  1311. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1312. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1313. 928, 0, 624, 625, 656, 657, 0,
  1314. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1315. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1316. 1016, 0, 766, 767, 798, 799, 0,
  1317. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1318. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1319. 1120, 0, 768, 769, 800, 801, 0,
  1320. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1321. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1322. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1323. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1324. };
  1325. static void psb_intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1326. {
  1327. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1328. struct psb_intel_sdvo_sdtv_resolution_request tv_res;
  1329. uint32_t reply = 0, format_map = 0;
  1330. int i;
  1331. /* Read the list of supported input resolutions for the selected TV
  1332. * format.
  1333. */
  1334. format_map = 1 << psb_intel_sdvo->tv_format_index;
  1335. memcpy(&tv_res, &format_map,
  1336. min(sizeof(format_map), sizeof(struct psb_intel_sdvo_sdtv_resolution_request)));
  1337. if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo, psb_intel_sdvo->attached_output))
  1338. return;
  1339. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1340. if (!psb_intel_sdvo_write_cmd(psb_intel_sdvo,
  1341. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1342. &tv_res, sizeof(tv_res)))
  1343. return;
  1344. if (!psb_intel_sdvo_read_response(psb_intel_sdvo, &reply, 3))
  1345. return;
  1346. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1347. if (reply & (1 << i)) {
  1348. struct drm_display_mode *nmode;
  1349. nmode = drm_mode_duplicate(connector->dev,
  1350. &sdvo_tv_modes[i]);
  1351. if (nmode)
  1352. drm_mode_probed_add(connector, nmode);
  1353. }
  1354. }
  1355. static void psb_intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1356. {
  1357. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1358. struct drm_psb_private *dev_priv = connector->dev->dev_private;
  1359. struct drm_display_mode *newmode;
  1360. /*
  1361. * Attempt to get the mode list from DDC.
  1362. * Assume that the preferred modes are
  1363. * arranged in priority order.
  1364. */
  1365. psb_intel_ddc_get_modes(connector, psb_intel_sdvo->i2c);
  1366. if (list_empty(&connector->probed_modes) == false)
  1367. goto end;
  1368. /* Fetch modes from VBT */
  1369. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1370. newmode = drm_mode_duplicate(connector->dev,
  1371. dev_priv->sdvo_lvds_vbt_mode);
  1372. if (newmode != NULL) {
  1373. /* Guarantee the mode is preferred */
  1374. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1375. DRM_MODE_TYPE_DRIVER);
  1376. drm_mode_probed_add(connector, newmode);
  1377. }
  1378. }
  1379. end:
  1380. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1381. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1382. psb_intel_sdvo->sdvo_lvds_fixed_mode =
  1383. drm_mode_duplicate(connector->dev, newmode);
  1384. drm_mode_set_crtcinfo(psb_intel_sdvo->sdvo_lvds_fixed_mode,
  1385. 0);
  1386. psb_intel_sdvo->is_lvds = true;
  1387. break;
  1388. }
  1389. }
  1390. }
  1391. static int psb_intel_sdvo_get_modes(struct drm_connector *connector)
  1392. {
  1393. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
  1394. if (IS_TV(psb_intel_sdvo_connector))
  1395. psb_intel_sdvo_get_tv_modes(connector);
  1396. else if (IS_LVDS(psb_intel_sdvo_connector))
  1397. psb_intel_sdvo_get_lvds_modes(connector);
  1398. else
  1399. psb_intel_sdvo_get_ddc_modes(connector);
  1400. return !list_empty(&connector->probed_modes);
  1401. }
  1402. static void psb_intel_sdvo_destroy(struct drm_connector *connector)
  1403. {
  1404. drm_connector_unregister(connector);
  1405. drm_connector_cleanup(connector);
  1406. kfree(connector);
  1407. }
  1408. static bool psb_intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
  1409. {
  1410. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1411. struct edid *edid;
  1412. bool has_audio = false;
  1413. if (!psb_intel_sdvo->is_hdmi)
  1414. return false;
  1415. edid = psb_intel_sdvo_get_edid(connector);
  1416. if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
  1417. has_audio = drm_detect_monitor_audio(edid);
  1418. return has_audio;
  1419. }
  1420. static int
  1421. psb_intel_sdvo_set_property(struct drm_connector *connector,
  1422. struct drm_property *property,
  1423. uint64_t val)
  1424. {
  1425. struct psb_intel_sdvo *psb_intel_sdvo = intel_attached_sdvo(connector);
  1426. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector = to_psb_intel_sdvo_connector(connector);
  1427. struct drm_psb_private *dev_priv = connector->dev->dev_private;
  1428. uint16_t temp_value;
  1429. uint8_t cmd;
  1430. int ret;
  1431. ret = drm_object_property_set_value(&connector->base, property, val);
  1432. if (ret)
  1433. return ret;
  1434. if (property == dev_priv->force_audio_property) {
  1435. int i = val;
  1436. bool has_audio;
  1437. if (i == psb_intel_sdvo_connector->force_audio)
  1438. return 0;
  1439. psb_intel_sdvo_connector->force_audio = i;
  1440. if (i == 0)
  1441. has_audio = psb_intel_sdvo_detect_hdmi_audio(connector);
  1442. else
  1443. has_audio = i > 0;
  1444. if (has_audio == psb_intel_sdvo->has_hdmi_audio)
  1445. return 0;
  1446. psb_intel_sdvo->has_hdmi_audio = has_audio;
  1447. goto done;
  1448. }
  1449. if (property == dev_priv->broadcast_rgb_property) {
  1450. if (val == !!psb_intel_sdvo->color_range)
  1451. return 0;
  1452. psb_intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  1453. goto done;
  1454. }
  1455. #define CHECK_PROPERTY(name, NAME) \
  1456. if (psb_intel_sdvo_connector->name == property) { \
  1457. if (psb_intel_sdvo_connector->cur_##name == temp_value) return 0; \
  1458. if (psb_intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
  1459. cmd = SDVO_CMD_SET_##NAME; \
  1460. psb_intel_sdvo_connector->cur_##name = temp_value; \
  1461. goto set_value; \
  1462. }
  1463. if (property == psb_intel_sdvo_connector->tv_format) {
  1464. if (val >= ARRAY_SIZE(tv_format_names))
  1465. return -EINVAL;
  1466. if (psb_intel_sdvo->tv_format_index ==
  1467. psb_intel_sdvo_connector->tv_format_supported[val])
  1468. return 0;
  1469. psb_intel_sdvo->tv_format_index = psb_intel_sdvo_connector->tv_format_supported[val];
  1470. goto done;
  1471. } else if (IS_TV_OR_LVDS(psb_intel_sdvo_connector)) {
  1472. temp_value = val;
  1473. if (psb_intel_sdvo_connector->left == property) {
  1474. drm_object_property_set_value(&connector->base,
  1475. psb_intel_sdvo_connector->right, val);
  1476. if (psb_intel_sdvo_connector->left_margin == temp_value)
  1477. return 0;
  1478. psb_intel_sdvo_connector->left_margin = temp_value;
  1479. psb_intel_sdvo_connector->right_margin = temp_value;
  1480. temp_value = psb_intel_sdvo_connector->max_hscan -
  1481. psb_intel_sdvo_connector->left_margin;
  1482. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1483. goto set_value;
  1484. } else if (psb_intel_sdvo_connector->right == property) {
  1485. drm_object_property_set_value(&connector->base,
  1486. psb_intel_sdvo_connector->left, val);
  1487. if (psb_intel_sdvo_connector->right_margin == temp_value)
  1488. return 0;
  1489. psb_intel_sdvo_connector->left_margin = temp_value;
  1490. psb_intel_sdvo_connector->right_margin = temp_value;
  1491. temp_value = psb_intel_sdvo_connector->max_hscan -
  1492. psb_intel_sdvo_connector->left_margin;
  1493. cmd = SDVO_CMD_SET_OVERSCAN_H;
  1494. goto set_value;
  1495. } else if (psb_intel_sdvo_connector->top == property) {
  1496. drm_object_property_set_value(&connector->base,
  1497. psb_intel_sdvo_connector->bottom, val);
  1498. if (psb_intel_sdvo_connector->top_margin == temp_value)
  1499. return 0;
  1500. psb_intel_sdvo_connector->top_margin = temp_value;
  1501. psb_intel_sdvo_connector->bottom_margin = temp_value;
  1502. temp_value = psb_intel_sdvo_connector->max_vscan -
  1503. psb_intel_sdvo_connector->top_margin;
  1504. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1505. goto set_value;
  1506. } else if (psb_intel_sdvo_connector->bottom == property) {
  1507. drm_object_property_set_value(&connector->base,
  1508. psb_intel_sdvo_connector->top, val);
  1509. if (psb_intel_sdvo_connector->bottom_margin == temp_value)
  1510. return 0;
  1511. psb_intel_sdvo_connector->top_margin = temp_value;
  1512. psb_intel_sdvo_connector->bottom_margin = temp_value;
  1513. temp_value = psb_intel_sdvo_connector->max_vscan -
  1514. psb_intel_sdvo_connector->top_margin;
  1515. cmd = SDVO_CMD_SET_OVERSCAN_V;
  1516. goto set_value;
  1517. }
  1518. CHECK_PROPERTY(hpos, HPOS)
  1519. CHECK_PROPERTY(vpos, VPOS)
  1520. CHECK_PROPERTY(saturation, SATURATION)
  1521. CHECK_PROPERTY(contrast, CONTRAST)
  1522. CHECK_PROPERTY(hue, HUE)
  1523. CHECK_PROPERTY(brightness, BRIGHTNESS)
  1524. CHECK_PROPERTY(sharpness, SHARPNESS)
  1525. CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
  1526. CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
  1527. CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
  1528. CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
  1529. CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
  1530. CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
  1531. }
  1532. return -EINVAL; /* unknown property */
  1533. set_value:
  1534. if (!psb_intel_sdvo_set_value(psb_intel_sdvo, cmd, &temp_value, 2))
  1535. return -EIO;
  1536. done:
  1537. if (psb_intel_sdvo->base.base.crtc) {
  1538. struct drm_crtc *crtc = psb_intel_sdvo->base.base.crtc;
  1539. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
  1540. crtc->y, crtc->primary->fb);
  1541. }
  1542. return 0;
  1543. #undef CHECK_PROPERTY
  1544. }
  1545. static void psb_intel_sdvo_save(struct drm_connector *connector)
  1546. {
  1547. struct drm_device *dev = connector->dev;
  1548. struct gma_encoder *gma_encoder = gma_attached_encoder(connector);
  1549. struct psb_intel_sdvo *sdvo = to_psb_intel_sdvo(&gma_encoder->base);
  1550. sdvo->saveSDVO = REG_READ(sdvo->sdvo_reg);
  1551. }
  1552. static void psb_intel_sdvo_restore(struct drm_connector *connector)
  1553. {
  1554. struct drm_device *dev = connector->dev;
  1555. struct drm_encoder *encoder = &gma_attached_encoder(connector)->base;
  1556. struct psb_intel_sdvo *sdvo = to_psb_intel_sdvo(encoder);
  1557. struct drm_crtc *crtc = encoder->crtc;
  1558. REG_WRITE(sdvo->sdvo_reg, sdvo->saveSDVO);
  1559. /* Force a full mode set on the crtc. We're supposed to have the
  1560. mode_config lock already. */
  1561. if (connector->status == connector_status_connected)
  1562. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  1563. NULL);
  1564. }
  1565. static const struct drm_encoder_helper_funcs psb_intel_sdvo_helper_funcs = {
  1566. .dpms = psb_intel_sdvo_dpms,
  1567. .mode_fixup = psb_intel_sdvo_mode_fixup,
  1568. .prepare = gma_encoder_prepare,
  1569. .mode_set = psb_intel_sdvo_mode_set,
  1570. .commit = gma_encoder_commit,
  1571. };
  1572. static const struct drm_connector_funcs psb_intel_sdvo_connector_funcs = {
  1573. .dpms = drm_helper_connector_dpms,
  1574. .detect = psb_intel_sdvo_detect,
  1575. .fill_modes = drm_helper_probe_single_connector_modes,
  1576. .set_property = psb_intel_sdvo_set_property,
  1577. .destroy = psb_intel_sdvo_destroy,
  1578. };
  1579. static const struct drm_connector_helper_funcs psb_intel_sdvo_connector_helper_funcs = {
  1580. .get_modes = psb_intel_sdvo_get_modes,
  1581. .mode_valid = psb_intel_sdvo_mode_valid,
  1582. .best_encoder = gma_best_encoder,
  1583. };
  1584. static void psb_intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1585. {
  1586. struct psb_intel_sdvo *psb_intel_sdvo = to_psb_intel_sdvo(encoder);
  1587. if (psb_intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1588. drm_mode_destroy(encoder->dev,
  1589. psb_intel_sdvo->sdvo_lvds_fixed_mode);
  1590. i2c_del_adapter(&psb_intel_sdvo->ddc);
  1591. gma_encoder_destroy(encoder);
  1592. }
  1593. static const struct drm_encoder_funcs psb_intel_sdvo_enc_funcs = {
  1594. .destroy = psb_intel_sdvo_enc_destroy,
  1595. };
  1596. static void
  1597. psb_intel_sdvo_guess_ddc_bus(struct psb_intel_sdvo *sdvo)
  1598. {
  1599. /* FIXME: At the moment, ddc_bus = 2 is the only thing that works.
  1600. * We need to figure out if this is true for all available poulsbo
  1601. * hardware, or if we need to fiddle with the guessing code above.
  1602. * The problem might go away if we can parse sdvo mappings from bios */
  1603. sdvo->ddc_bus = 2;
  1604. #if 0
  1605. uint16_t mask = 0;
  1606. unsigned int num_bits;
  1607. /* Make a mask of outputs less than or equal to our own priority in the
  1608. * list.
  1609. */
  1610. switch (sdvo->controlled_output) {
  1611. case SDVO_OUTPUT_LVDS1:
  1612. mask |= SDVO_OUTPUT_LVDS1;
  1613. case SDVO_OUTPUT_LVDS0:
  1614. mask |= SDVO_OUTPUT_LVDS0;
  1615. case SDVO_OUTPUT_TMDS1:
  1616. mask |= SDVO_OUTPUT_TMDS1;
  1617. case SDVO_OUTPUT_TMDS0:
  1618. mask |= SDVO_OUTPUT_TMDS0;
  1619. case SDVO_OUTPUT_RGB1:
  1620. mask |= SDVO_OUTPUT_RGB1;
  1621. case SDVO_OUTPUT_RGB0:
  1622. mask |= SDVO_OUTPUT_RGB0;
  1623. break;
  1624. }
  1625. /* Count bits to find what number we are in the priority list. */
  1626. mask &= sdvo->caps.output_flags;
  1627. num_bits = hweight16(mask);
  1628. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1629. if (num_bits > 3)
  1630. num_bits = 3;
  1631. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1632. sdvo->ddc_bus = 1 << num_bits;
  1633. #endif
  1634. }
  1635. /**
  1636. * Choose the appropriate DDC bus for control bus switch command for this
  1637. * SDVO output based on the controlled output.
  1638. *
  1639. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1640. * outputs, then LVDS outputs.
  1641. */
  1642. static void
  1643. psb_intel_sdvo_select_ddc_bus(struct drm_psb_private *dev_priv,
  1644. struct psb_intel_sdvo *sdvo, u32 reg)
  1645. {
  1646. struct sdvo_device_mapping *mapping;
  1647. if (IS_SDVOB(reg))
  1648. mapping = &(dev_priv->sdvo_mappings[0]);
  1649. else
  1650. mapping = &(dev_priv->sdvo_mappings[1]);
  1651. if (mapping->initialized)
  1652. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1653. else
  1654. psb_intel_sdvo_guess_ddc_bus(sdvo);
  1655. }
  1656. static void
  1657. psb_intel_sdvo_select_i2c_bus(struct drm_psb_private *dev_priv,
  1658. struct psb_intel_sdvo *sdvo, u32 reg)
  1659. {
  1660. struct sdvo_device_mapping *mapping;
  1661. u8 pin, speed;
  1662. if (IS_SDVOB(reg))
  1663. mapping = &dev_priv->sdvo_mappings[0];
  1664. else
  1665. mapping = &dev_priv->sdvo_mappings[1];
  1666. pin = GMBUS_PORT_DPB;
  1667. speed = GMBUS_RATE_1MHZ >> 8;
  1668. if (mapping->initialized) {
  1669. pin = mapping->i2c_pin;
  1670. speed = mapping->i2c_speed;
  1671. }
  1672. if (pin < GMBUS_NUM_PORTS) {
  1673. sdvo->i2c = &dev_priv->gmbus[pin].adapter;
  1674. gma_intel_gmbus_set_speed(sdvo->i2c, speed);
  1675. gma_intel_gmbus_force_bit(sdvo->i2c, true);
  1676. } else
  1677. sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
  1678. }
  1679. static bool
  1680. psb_intel_sdvo_is_hdmi_connector(struct psb_intel_sdvo *psb_intel_sdvo, int device)
  1681. {
  1682. return psb_intel_sdvo_check_supp_encode(psb_intel_sdvo);
  1683. }
  1684. static u8
  1685. psb_intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
  1686. {
  1687. struct drm_psb_private *dev_priv = dev->dev_private;
  1688. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1689. if (IS_SDVOB(sdvo_reg)) {
  1690. my_mapping = &dev_priv->sdvo_mappings[0];
  1691. other_mapping = &dev_priv->sdvo_mappings[1];
  1692. } else {
  1693. my_mapping = &dev_priv->sdvo_mappings[1];
  1694. other_mapping = &dev_priv->sdvo_mappings[0];
  1695. }
  1696. /* If the BIOS described our SDVO device, take advantage of it. */
  1697. if (my_mapping->slave_addr)
  1698. return my_mapping->slave_addr;
  1699. /* If the BIOS only described a different SDVO device, use the
  1700. * address that it isn't using.
  1701. */
  1702. if (other_mapping->slave_addr) {
  1703. if (other_mapping->slave_addr == 0x70)
  1704. return 0x72;
  1705. else
  1706. return 0x70;
  1707. }
  1708. /* No SDVO device info is found for another DVO port,
  1709. * so use mapping assumption we had before BIOS parsing.
  1710. */
  1711. if (IS_SDVOB(sdvo_reg))
  1712. return 0x70;
  1713. else
  1714. return 0x72;
  1715. }
  1716. static void
  1717. psb_intel_sdvo_connector_init(struct psb_intel_sdvo_connector *connector,
  1718. struct psb_intel_sdvo *encoder)
  1719. {
  1720. drm_connector_init(encoder->base.base.dev,
  1721. &connector->base.base,
  1722. &psb_intel_sdvo_connector_funcs,
  1723. connector->base.base.connector_type);
  1724. drm_connector_helper_add(&connector->base.base,
  1725. &psb_intel_sdvo_connector_helper_funcs);
  1726. connector->base.base.interlace_allowed = 0;
  1727. connector->base.base.doublescan_allowed = 0;
  1728. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  1729. connector->base.save = psb_intel_sdvo_save;
  1730. connector->base.restore = psb_intel_sdvo_restore;
  1731. gma_connector_attach_encoder(&connector->base, &encoder->base);
  1732. drm_connector_register(&connector->base.base);
  1733. }
  1734. static void
  1735. psb_intel_sdvo_add_hdmi_properties(struct psb_intel_sdvo_connector *connector)
  1736. {
  1737. /* FIXME: We don't support HDMI at the moment
  1738. struct drm_device *dev = connector->base.base.dev;
  1739. intel_attach_force_audio_property(&connector->base.base);
  1740. intel_attach_broadcast_rgb_property(&connector->base.base);
  1741. */
  1742. }
  1743. static bool
  1744. psb_intel_sdvo_dvi_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
  1745. {
  1746. struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
  1747. struct drm_connector *connector;
  1748. struct gma_connector *intel_connector;
  1749. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
  1750. psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
  1751. if (!psb_intel_sdvo_connector)
  1752. return false;
  1753. if (device == 0) {
  1754. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  1755. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  1756. } else if (device == 1) {
  1757. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  1758. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  1759. }
  1760. intel_connector = &psb_intel_sdvo_connector->base;
  1761. connector = &intel_connector->base;
  1762. // connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  1763. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  1764. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  1765. if (psb_intel_sdvo_is_hdmi_connector(psb_intel_sdvo, device)) {
  1766. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1767. psb_intel_sdvo->is_hdmi = true;
  1768. }
  1769. psb_intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1770. (1 << INTEL_ANALOG_CLONE_BIT));
  1771. psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
  1772. if (psb_intel_sdvo->is_hdmi)
  1773. psb_intel_sdvo_add_hdmi_properties(psb_intel_sdvo_connector);
  1774. return true;
  1775. }
  1776. static bool
  1777. psb_intel_sdvo_tv_init(struct psb_intel_sdvo *psb_intel_sdvo, int type)
  1778. {
  1779. struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
  1780. struct drm_connector *connector;
  1781. struct gma_connector *intel_connector;
  1782. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
  1783. psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
  1784. if (!psb_intel_sdvo_connector)
  1785. return false;
  1786. intel_connector = &psb_intel_sdvo_connector->base;
  1787. connector = &intel_connector->base;
  1788. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  1789. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1790. psb_intel_sdvo->controlled_output |= type;
  1791. psb_intel_sdvo_connector->output_flag = type;
  1792. psb_intel_sdvo->is_tv = true;
  1793. psb_intel_sdvo->base.needs_tv_clock = true;
  1794. psb_intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  1795. psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
  1796. if (!psb_intel_sdvo_tv_create_property(psb_intel_sdvo, psb_intel_sdvo_connector, type))
  1797. goto err;
  1798. if (!psb_intel_sdvo_create_enhance_property(psb_intel_sdvo, psb_intel_sdvo_connector))
  1799. goto err;
  1800. return true;
  1801. err:
  1802. psb_intel_sdvo_destroy(connector);
  1803. return false;
  1804. }
  1805. static bool
  1806. psb_intel_sdvo_analog_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
  1807. {
  1808. struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
  1809. struct drm_connector *connector;
  1810. struct gma_connector *intel_connector;
  1811. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
  1812. psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
  1813. if (!psb_intel_sdvo_connector)
  1814. return false;
  1815. intel_connector = &psb_intel_sdvo_connector->base;
  1816. connector = &intel_connector->base;
  1817. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  1818. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1819. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1820. if (device == 0) {
  1821. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  1822. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  1823. } else if (device == 1) {
  1824. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  1825. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  1826. }
  1827. psb_intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1828. (1 << INTEL_ANALOG_CLONE_BIT));
  1829. psb_intel_sdvo_connector_init(psb_intel_sdvo_connector,
  1830. psb_intel_sdvo);
  1831. return true;
  1832. }
  1833. static bool
  1834. psb_intel_sdvo_lvds_init(struct psb_intel_sdvo *psb_intel_sdvo, int device)
  1835. {
  1836. struct drm_encoder *encoder = &psb_intel_sdvo->base.base;
  1837. struct drm_connector *connector;
  1838. struct gma_connector *intel_connector;
  1839. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector;
  1840. psb_intel_sdvo_connector = kzalloc(sizeof(struct psb_intel_sdvo_connector), GFP_KERNEL);
  1841. if (!psb_intel_sdvo_connector)
  1842. return false;
  1843. intel_connector = &psb_intel_sdvo_connector->base;
  1844. connector = &intel_connector->base;
  1845. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1846. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1847. if (device == 0) {
  1848. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  1849. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  1850. } else if (device == 1) {
  1851. psb_intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  1852. psb_intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  1853. }
  1854. psb_intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
  1855. (1 << INTEL_SDVO_LVDS_CLONE_BIT));
  1856. psb_intel_sdvo_connector_init(psb_intel_sdvo_connector, psb_intel_sdvo);
  1857. if (!psb_intel_sdvo_create_enhance_property(psb_intel_sdvo, psb_intel_sdvo_connector))
  1858. goto err;
  1859. return true;
  1860. err:
  1861. psb_intel_sdvo_destroy(connector);
  1862. return false;
  1863. }
  1864. static bool
  1865. psb_intel_sdvo_output_setup(struct psb_intel_sdvo *psb_intel_sdvo, uint16_t flags)
  1866. {
  1867. psb_intel_sdvo->is_tv = false;
  1868. psb_intel_sdvo->base.needs_tv_clock = false;
  1869. psb_intel_sdvo->is_lvds = false;
  1870. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  1871. if (flags & SDVO_OUTPUT_TMDS0)
  1872. if (!psb_intel_sdvo_dvi_init(psb_intel_sdvo, 0))
  1873. return false;
  1874. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  1875. if (!psb_intel_sdvo_dvi_init(psb_intel_sdvo, 1))
  1876. return false;
  1877. /* TV has no XXX1 function block */
  1878. if (flags & SDVO_OUTPUT_SVID0)
  1879. if (!psb_intel_sdvo_tv_init(psb_intel_sdvo, SDVO_OUTPUT_SVID0))
  1880. return false;
  1881. if (flags & SDVO_OUTPUT_CVBS0)
  1882. if (!psb_intel_sdvo_tv_init(psb_intel_sdvo, SDVO_OUTPUT_CVBS0))
  1883. return false;
  1884. if (flags & SDVO_OUTPUT_RGB0)
  1885. if (!psb_intel_sdvo_analog_init(psb_intel_sdvo, 0))
  1886. return false;
  1887. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  1888. if (!psb_intel_sdvo_analog_init(psb_intel_sdvo, 1))
  1889. return false;
  1890. if (flags & SDVO_OUTPUT_LVDS0)
  1891. if (!psb_intel_sdvo_lvds_init(psb_intel_sdvo, 0))
  1892. return false;
  1893. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  1894. if (!psb_intel_sdvo_lvds_init(psb_intel_sdvo, 1))
  1895. return false;
  1896. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  1897. unsigned char bytes[2];
  1898. psb_intel_sdvo->controlled_output = 0;
  1899. memcpy(bytes, &psb_intel_sdvo->caps.output_flags, 2);
  1900. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  1901. SDVO_NAME(psb_intel_sdvo),
  1902. bytes[0], bytes[1]);
  1903. return false;
  1904. }
  1905. psb_intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
  1906. return true;
  1907. }
  1908. static bool psb_intel_sdvo_tv_create_property(struct psb_intel_sdvo *psb_intel_sdvo,
  1909. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
  1910. int type)
  1911. {
  1912. struct drm_device *dev = psb_intel_sdvo->base.base.dev;
  1913. struct psb_intel_sdvo_tv_format format;
  1914. uint32_t format_map, i;
  1915. if (!psb_intel_sdvo_set_target_output(psb_intel_sdvo, type))
  1916. return false;
  1917. BUILD_BUG_ON(sizeof(format) != 6);
  1918. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  1919. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  1920. &format, sizeof(format)))
  1921. return false;
  1922. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  1923. if (format_map == 0)
  1924. return false;
  1925. psb_intel_sdvo_connector->format_supported_num = 0;
  1926. for (i = 0 ; i < ARRAY_SIZE(tv_format_names); i++)
  1927. if (format_map & (1 << i))
  1928. psb_intel_sdvo_connector->tv_format_supported[psb_intel_sdvo_connector->format_supported_num++] = i;
  1929. psb_intel_sdvo_connector->tv_format =
  1930. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  1931. "mode", psb_intel_sdvo_connector->format_supported_num);
  1932. if (!psb_intel_sdvo_connector->tv_format)
  1933. return false;
  1934. for (i = 0; i < psb_intel_sdvo_connector->format_supported_num; i++)
  1935. drm_property_add_enum(
  1936. psb_intel_sdvo_connector->tv_format,
  1937. i, tv_format_names[psb_intel_sdvo_connector->tv_format_supported[i]]);
  1938. psb_intel_sdvo->tv_format_index = psb_intel_sdvo_connector->tv_format_supported[0];
  1939. drm_object_attach_property(&psb_intel_sdvo_connector->base.base.base,
  1940. psb_intel_sdvo_connector->tv_format, 0);
  1941. return true;
  1942. }
  1943. #define ENHANCEMENT(name, NAME) do { \
  1944. if (enhancements.name) { \
  1945. if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  1946. !psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  1947. return false; \
  1948. psb_intel_sdvo_connector->max_##name = data_value[0]; \
  1949. psb_intel_sdvo_connector->cur_##name = response; \
  1950. psb_intel_sdvo_connector->name = \
  1951. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  1952. if (!psb_intel_sdvo_connector->name) return false; \
  1953. drm_object_attach_property(&connector->base, \
  1954. psb_intel_sdvo_connector->name, \
  1955. psb_intel_sdvo_connector->cur_##name); \
  1956. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  1957. data_value[0], data_value[1], response); \
  1958. } \
  1959. } while(0)
  1960. static bool
  1961. psb_intel_sdvo_create_enhance_property_tv(struct psb_intel_sdvo *psb_intel_sdvo,
  1962. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
  1963. struct psb_intel_sdvo_enhancements_reply enhancements)
  1964. {
  1965. struct drm_device *dev = psb_intel_sdvo->base.base.dev;
  1966. struct drm_connector *connector = &psb_intel_sdvo_connector->base.base;
  1967. uint16_t response, data_value[2];
  1968. /* when horizontal overscan is supported, Add the left/right property */
  1969. if (enhancements.overscan_h) {
  1970. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  1971. SDVO_CMD_GET_MAX_OVERSCAN_H,
  1972. &data_value, 4))
  1973. return false;
  1974. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  1975. SDVO_CMD_GET_OVERSCAN_H,
  1976. &response, 2))
  1977. return false;
  1978. psb_intel_sdvo_connector->max_hscan = data_value[0];
  1979. psb_intel_sdvo_connector->left_margin = data_value[0] - response;
  1980. psb_intel_sdvo_connector->right_margin = psb_intel_sdvo_connector->left_margin;
  1981. psb_intel_sdvo_connector->left =
  1982. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  1983. if (!psb_intel_sdvo_connector->left)
  1984. return false;
  1985. drm_object_attach_property(&connector->base,
  1986. psb_intel_sdvo_connector->left,
  1987. psb_intel_sdvo_connector->left_margin);
  1988. psb_intel_sdvo_connector->right =
  1989. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  1990. if (!psb_intel_sdvo_connector->right)
  1991. return false;
  1992. drm_object_attach_property(&connector->base,
  1993. psb_intel_sdvo_connector->right,
  1994. psb_intel_sdvo_connector->right_margin);
  1995. DRM_DEBUG_KMS("h_overscan: max %d, "
  1996. "default %d, current %d\n",
  1997. data_value[0], data_value[1], response);
  1998. }
  1999. if (enhancements.overscan_v) {
  2000. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  2001. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2002. &data_value, 4))
  2003. return false;
  2004. if (!psb_intel_sdvo_get_value(psb_intel_sdvo,
  2005. SDVO_CMD_GET_OVERSCAN_V,
  2006. &response, 2))
  2007. return false;
  2008. psb_intel_sdvo_connector->max_vscan = data_value[0];
  2009. psb_intel_sdvo_connector->top_margin = data_value[0] - response;
  2010. psb_intel_sdvo_connector->bottom_margin = psb_intel_sdvo_connector->top_margin;
  2011. psb_intel_sdvo_connector->top =
  2012. drm_property_create_range(dev, 0, "top_margin", 0, data_value[0]);
  2013. if (!psb_intel_sdvo_connector->top)
  2014. return false;
  2015. drm_object_attach_property(&connector->base,
  2016. psb_intel_sdvo_connector->top,
  2017. psb_intel_sdvo_connector->top_margin);
  2018. psb_intel_sdvo_connector->bottom =
  2019. drm_property_create_range(dev, 0, "bottom_margin", 0, data_value[0]);
  2020. if (!psb_intel_sdvo_connector->bottom)
  2021. return false;
  2022. drm_object_attach_property(&connector->base,
  2023. psb_intel_sdvo_connector->bottom,
  2024. psb_intel_sdvo_connector->bottom_margin);
  2025. DRM_DEBUG_KMS("v_overscan: max %d, "
  2026. "default %d, current %d\n",
  2027. data_value[0], data_value[1], response);
  2028. }
  2029. ENHANCEMENT(hpos, HPOS);
  2030. ENHANCEMENT(vpos, VPOS);
  2031. ENHANCEMENT(saturation, SATURATION);
  2032. ENHANCEMENT(contrast, CONTRAST);
  2033. ENHANCEMENT(hue, HUE);
  2034. ENHANCEMENT(sharpness, SHARPNESS);
  2035. ENHANCEMENT(brightness, BRIGHTNESS);
  2036. ENHANCEMENT(flicker_filter, FLICKER_FILTER);
  2037. ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2038. ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
  2039. ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
  2040. ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
  2041. if (enhancements.dot_crawl) {
  2042. if (!psb_intel_sdvo_get_value(psb_intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2043. return false;
  2044. psb_intel_sdvo_connector->max_dot_crawl = 1;
  2045. psb_intel_sdvo_connector->cur_dot_crawl = response & 0x1;
  2046. psb_intel_sdvo_connector->dot_crawl =
  2047. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2048. if (!psb_intel_sdvo_connector->dot_crawl)
  2049. return false;
  2050. drm_object_attach_property(&connector->base,
  2051. psb_intel_sdvo_connector->dot_crawl,
  2052. psb_intel_sdvo_connector->cur_dot_crawl);
  2053. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2054. }
  2055. return true;
  2056. }
  2057. static bool
  2058. psb_intel_sdvo_create_enhance_property_lvds(struct psb_intel_sdvo *psb_intel_sdvo,
  2059. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector,
  2060. struct psb_intel_sdvo_enhancements_reply enhancements)
  2061. {
  2062. struct drm_device *dev = psb_intel_sdvo->base.base.dev;
  2063. struct drm_connector *connector = &psb_intel_sdvo_connector->base.base;
  2064. uint16_t response, data_value[2];
  2065. ENHANCEMENT(brightness, BRIGHTNESS);
  2066. return true;
  2067. }
  2068. #undef ENHANCEMENT
  2069. static bool psb_intel_sdvo_create_enhance_property(struct psb_intel_sdvo *psb_intel_sdvo,
  2070. struct psb_intel_sdvo_connector *psb_intel_sdvo_connector)
  2071. {
  2072. union {
  2073. struct psb_intel_sdvo_enhancements_reply reply;
  2074. uint16_t response;
  2075. } enhancements;
  2076. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2077. enhancements.response = 0;
  2078. psb_intel_sdvo_get_value(psb_intel_sdvo,
  2079. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2080. &enhancements, sizeof(enhancements));
  2081. if (enhancements.response == 0) {
  2082. DRM_DEBUG_KMS("No enhancement is supported\n");
  2083. return true;
  2084. }
  2085. if (IS_TV(psb_intel_sdvo_connector))
  2086. return psb_intel_sdvo_create_enhance_property_tv(psb_intel_sdvo, psb_intel_sdvo_connector, enhancements.reply);
  2087. else if(IS_LVDS(psb_intel_sdvo_connector))
  2088. return psb_intel_sdvo_create_enhance_property_lvds(psb_intel_sdvo, psb_intel_sdvo_connector, enhancements.reply);
  2089. else
  2090. return true;
  2091. }
  2092. static int psb_intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2093. struct i2c_msg *msgs,
  2094. int num)
  2095. {
  2096. struct psb_intel_sdvo *sdvo = adapter->algo_data;
  2097. if (!psb_intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2098. return -EIO;
  2099. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2100. }
  2101. static u32 psb_intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2102. {
  2103. struct psb_intel_sdvo *sdvo = adapter->algo_data;
  2104. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2105. }
  2106. static const struct i2c_algorithm psb_intel_sdvo_ddc_proxy = {
  2107. .master_xfer = psb_intel_sdvo_ddc_proxy_xfer,
  2108. .functionality = psb_intel_sdvo_ddc_proxy_func
  2109. };
  2110. static bool
  2111. psb_intel_sdvo_init_ddc_proxy(struct psb_intel_sdvo *sdvo,
  2112. struct drm_device *dev)
  2113. {
  2114. sdvo->ddc.owner = THIS_MODULE;
  2115. sdvo->ddc.class = I2C_CLASS_DDC;
  2116. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2117. sdvo->ddc.dev.parent = &dev->pdev->dev;
  2118. sdvo->ddc.algo_data = sdvo;
  2119. sdvo->ddc.algo = &psb_intel_sdvo_ddc_proxy;
  2120. return i2c_add_adapter(&sdvo->ddc) == 0;
  2121. }
  2122. bool psb_intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
  2123. {
  2124. struct drm_psb_private *dev_priv = dev->dev_private;
  2125. struct gma_encoder *gma_encoder;
  2126. struct psb_intel_sdvo *psb_intel_sdvo;
  2127. int i;
  2128. psb_intel_sdvo = kzalloc(sizeof(struct psb_intel_sdvo), GFP_KERNEL);
  2129. if (!psb_intel_sdvo)
  2130. return false;
  2131. psb_intel_sdvo->sdvo_reg = sdvo_reg;
  2132. psb_intel_sdvo->slave_addr = psb_intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
  2133. psb_intel_sdvo_select_i2c_bus(dev_priv, psb_intel_sdvo, sdvo_reg);
  2134. if (!psb_intel_sdvo_init_ddc_proxy(psb_intel_sdvo, dev)) {
  2135. kfree(psb_intel_sdvo);
  2136. return false;
  2137. }
  2138. /* encoder type will be decided later */
  2139. gma_encoder = &psb_intel_sdvo->base;
  2140. gma_encoder->type = INTEL_OUTPUT_SDVO;
  2141. drm_encoder_init(dev, &gma_encoder->base, &psb_intel_sdvo_enc_funcs,
  2142. 0, NULL);
  2143. /* Read the regs to test if we can talk to the device */
  2144. for (i = 0; i < 0x40; i++) {
  2145. u8 byte;
  2146. if (!psb_intel_sdvo_read_byte(psb_intel_sdvo, i, &byte)) {
  2147. DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
  2148. IS_SDVOB(sdvo_reg) ? 'B' : 'C');
  2149. goto err;
  2150. }
  2151. }
  2152. if (IS_SDVOB(sdvo_reg))
  2153. dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
  2154. else
  2155. dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
  2156. drm_encoder_helper_add(&gma_encoder->base, &psb_intel_sdvo_helper_funcs);
  2157. /* In default case sdvo lvds is false */
  2158. if (!psb_intel_sdvo_get_capabilities(psb_intel_sdvo, &psb_intel_sdvo->caps))
  2159. goto err;
  2160. if (psb_intel_sdvo_output_setup(psb_intel_sdvo,
  2161. psb_intel_sdvo->caps.output_flags) != true) {
  2162. DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
  2163. IS_SDVOB(sdvo_reg) ? 'B' : 'C');
  2164. goto err;
  2165. }
  2166. psb_intel_sdvo_select_ddc_bus(dev_priv, psb_intel_sdvo, sdvo_reg);
  2167. /* Set the input timing to the screen. Assume always input 0. */
  2168. if (!psb_intel_sdvo_set_target_input(psb_intel_sdvo))
  2169. goto err;
  2170. if (!psb_intel_sdvo_get_input_pixel_clock_range(psb_intel_sdvo,
  2171. &psb_intel_sdvo->pixel_clock_min,
  2172. &psb_intel_sdvo->pixel_clock_max))
  2173. goto err;
  2174. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2175. "clock range %dMHz - %dMHz, "
  2176. "input 1: %c, input 2: %c, "
  2177. "output 1: %c, output 2: %c\n",
  2178. SDVO_NAME(psb_intel_sdvo),
  2179. psb_intel_sdvo->caps.vendor_id, psb_intel_sdvo->caps.device_id,
  2180. psb_intel_sdvo->caps.device_rev_id,
  2181. psb_intel_sdvo->pixel_clock_min / 1000,
  2182. psb_intel_sdvo->pixel_clock_max / 1000,
  2183. (psb_intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2184. (psb_intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2185. /* check currently supported outputs */
  2186. psb_intel_sdvo->caps.output_flags &
  2187. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2188. psb_intel_sdvo->caps.output_flags &
  2189. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2190. return true;
  2191. err:
  2192. drm_encoder_cleanup(&gma_encoder->base);
  2193. i2c_del_adapter(&psb_intel_sdvo->ddc);
  2194. kfree(psb_intel_sdvo);
  2195. return false;
  2196. }