bochs_hw.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. */
  7. #include "bochs.h"
  8. /* ---------------------------------------------------------------------- */
  9. static void bochs_vga_writeb(struct bochs_device *bochs, u16 ioport, u8 val)
  10. {
  11. if (WARN_ON(ioport < 0x3c0 || ioport > 0x3df))
  12. return;
  13. if (bochs->mmio) {
  14. int offset = ioport - 0x3c0 + 0x400;
  15. writeb(val, bochs->mmio + offset);
  16. } else {
  17. outb(val, ioport);
  18. }
  19. }
  20. static u16 bochs_dispi_read(struct bochs_device *bochs, u16 reg)
  21. {
  22. u16 ret = 0;
  23. if (bochs->mmio) {
  24. int offset = 0x500 + (reg << 1);
  25. ret = readw(bochs->mmio + offset);
  26. } else {
  27. outw(reg, VBE_DISPI_IOPORT_INDEX);
  28. ret = inw(VBE_DISPI_IOPORT_DATA);
  29. }
  30. return ret;
  31. }
  32. static void bochs_dispi_write(struct bochs_device *bochs, u16 reg, u16 val)
  33. {
  34. if (bochs->mmio) {
  35. int offset = 0x500 + (reg << 1);
  36. writew(val, bochs->mmio + offset);
  37. } else {
  38. outw(reg, VBE_DISPI_IOPORT_INDEX);
  39. outw(val, VBE_DISPI_IOPORT_DATA);
  40. }
  41. }
  42. static void bochs_hw_set_big_endian(struct bochs_device *bochs)
  43. {
  44. if (bochs->qext_size < 8)
  45. return;
  46. writel(0xbebebebe, bochs->mmio + 0x604);
  47. }
  48. static void bochs_hw_set_little_endian(struct bochs_device *bochs)
  49. {
  50. if (bochs->qext_size < 8)
  51. return;
  52. writel(0x1e1e1e1e, bochs->mmio + 0x604);
  53. }
  54. #ifdef __BIG_ENDIAN
  55. #define bochs_hw_set_native_endian(_b) bochs_hw_set_big_endian(_b)
  56. #else
  57. #define bochs_hw_set_native_endian(_b) bochs_hw_set_little_endian(_b)
  58. #endif
  59. int bochs_hw_init(struct drm_device *dev)
  60. {
  61. struct bochs_device *bochs = dev->dev_private;
  62. struct pci_dev *pdev = dev->pdev;
  63. unsigned long addr, size, mem, ioaddr, iosize;
  64. u16 id;
  65. if (pdev->resource[2].flags & IORESOURCE_MEM) {
  66. /* mmio bar with vga and bochs registers present */
  67. if (pci_request_region(pdev, 2, "bochs-drm") != 0) {
  68. DRM_ERROR("Cannot request mmio region\n");
  69. return -EBUSY;
  70. }
  71. ioaddr = pci_resource_start(pdev, 2);
  72. iosize = pci_resource_len(pdev, 2);
  73. bochs->mmio = ioremap(ioaddr, iosize);
  74. if (bochs->mmio == NULL) {
  75. DRM_ERROR("Cannot map mmio region\n");
  76. return -ENOMEM;
  77. }
  78. } else {
  79. ioaddr = VBE_DISPI_IOPORT_INDEX;
  80. iosize = 2;
  81. if (!request_region(ioaddr, iosize, "bochs-drm")) {
  82. DRM_ERROR("Cannot request ioports\n");
  83. return -EBUSY;
  84. }
  85. bochs->ioports = 1;
  86. }
  87. id = bochs_dispi_read(bochs, VBE_DISPI_INDEX_ID);
  88. mem = bochs_dispi_read(bochs, VBE_DISPI_INDEX_VIDEO_MEMORY_64K)
  89. * 64 * 1024;
  90. if ((id & 0xfff0) != VBE_DISPI_ID0) {
  91. DRM_ERROR("ID mismatch\n");
  92. return -ENODEV;
  93. }
  94. if ((pdev->resource[0].flags & IORESOURCE_MEM) == 0)
  95. return -ENODEV;
  96. addr = pci_resource_start(pdev, 0);
  97. size = pci_resource_len(pdev, 0);
  98. if (addr == 0)
  99. return -ENODEV;
  100. if (size != mem) {
  101. DRM_ERROR("Size mismatch: pci=%ld, bochs=%ld\n",
  102. size, mem);
  103. size = min(size, mem);
  104. }
  105. if (pci_request_region(pdev, 0, "bochs-drm") != 0) {
  106. DRM_ERROR("Cannot request framebuffer\n");
  107. return -EBUSY;
  108. }
  109. bochs->fb_map = ioremap(addr, size);
  110. if (bochs->fb_map == NULL) {
  111. DRM_ERROR("Cannot map framebuffer\n");
  112. return -ENOMEM;
  113. }
  114. bochs->fb_base = addr;
  115. bochs->fb_size = size;
  116. DRM_INFO("Found bochs VGA, ID 0x%x.\n", id);
  117. DRM_INFO("Framebuffer size %ld kB @ 0x%lx, %s @ 0x%lx.\n",
  118. size / 1024, addr,
  119. bochs->ioports ? "ioports" : "mmio",
  120. ioaddr);
  121. if (bochs->mmio && pdev->revision >= 2) {
  122. bochs->qext_size = readl(bochs->mmio + 0x600);
  123. if (bochs->qext_size < 4 || bochs->qext_size > iosize) {
  124. bochs->qext_size = 0;
  125. goto noext;
  126. }
  127. DRM_DEBUG("Found qemu ext regs, size %ld\n",
  128. bochs->qext_size);
  129. bochs_hw_set_native_endian(bochs);
  130. }
  131. noext:
  132. return 0;
  133. }
  134. void bochs_hw_fini(struct drm_device *dev)
  135. {
  136. struct bochs_device *bochs = dev->dev_private;
  137. if (bochs->mmio)
  138. iounmap(bochs->mmio);
  139. if (bochs->ioports)
  140. release_region(VBE_DISPI_IOPORT_INDEX, 2);
  141. if (bochs->fb_map)
  142. iounmap(bochs->fb_map);
  143. pci_release_regions(dev->pdev);
  144. }
  145. void bochs_hw_setmode(struct bochs_device *bochs,
  146. struct drm_display_mode *mode,
  147. const struct drm_format_info *format)
  148. {
  149. bochs->xres = mode->hdisplay;
  150. bochs->yres = mode->vdisplay;
  151. bochs->bpp = 32;
  152. bochs->stride = mode->hdisplay * (bochs->bpp / 8);
  153. bochs->yres_virtual = bochs->fb_size / bochs->stride;
  154. DRM_DEBUG_DRIVER("%dx%d @ %d bpp, format %c%c%c%c, vy %d\n",
  155. bochs->xres, bochs->yres, bochs->bpp,
  156. (format->format >> 0) & 0xff,
  157. (format->format >> 8) & 0xff,
  158. (format->format >> 16) & 0xff,
  159. (format->format >> 24) & 0xff,
  160. bochs->yres_virtual);
  161. bochs_vga_writeb(bochs, 0x3c0, 0x20); /* unblank */
  162. bochs_dispi_write(bochs, VBE_DISPI_INDEX_ENABLE, 0);
  163. bochs_dispi_write(bochs, VBE_DISPI_INDEX_BPP, bochs->bpp);
  164. bochs_dispi_write(bochs, VBE_DISPI_INDEX_XRES, bochs->xres);
  165. bochs_dispi_write(bochs, VBE_DISPI_INDEX_YRES, bochs->yres);
  166. bochs_dispi_write(bochs, VBE_DISPI_INDEX_BANK, 0);
  167. bochs_dispi_write(bochs, VBE_DISPI_INDEX_VIRT_WIDTH, bochs->xres);
  168. bochs_dispi_write(bochs, VBE_DISPI_INDEX_VIRT_HEIGHT,
  169. bochs->yres_virtual);
  170. bochs_dispi_write(bochs, VBE_DISPI_INDEX_X_OFFSET, 0);
  171. bochs_dispi_write(bochs, VBE_DISPI_INDEX_Y_OFFSET, 0);
  172. bochs_dispi_write(bochs, VBE_DISPI_INDEX_ENABLE,
  173. VBE_DISPI_ENABLED | VBE_DISPI_LFB_ENABLED);
  174. switch (format->format) {
  175. case DRM_FORMAT_XRGB8888:
  176. bochs_hw_set_little_endian(bochs);
  177. break;
  178. case DRM_FORMAT_BGRX8888:
  179. bochs_hw_set_big_endian(bochs);
  180. break;
  181. default:
  182. /* should not happen */
  183. DRM_ERROR("%s: Huh? Got framebuffer format 0x%x",
  184. __func__, format->format);
  185. break;
  186. };
  187. }
  188. void bochs_hw_setbase(struct bochs_device *bochs,
  189. int x, int y, u64 addr)
  190. {
  191. unsigned long offset = (unsigned long)addr +
  192. y * bochs->stride +
  193. x * (bochs->bpp / 8);
  194. int vy = offset / bochs->stride;
  195. int vx = (offset % bochs->stride) * 8 / bochs->bpp;
  196. DRM_DEBUG_DRIVER("x %d, y %d, addr %llx -> offset %lx, vx %d, vy %d\n",
  197. x, y, addr, offset, vx, vy);
  198. bochs_dispi_write(bochs, VBE_DISPI_INDEX_X_OFFSET, vx);
  199. bochs_dispi_write(bochs, VBE_DISPI_INDEX_Y_OFFSET, vy);
  200. }