ast_mode.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. * Parts based on xf86-video-ast
  4. * Copyright (c) 2005 ASPEED Technology Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  18. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  19. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  20. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * The above copyright notice and this permission notice (including the
  23. * next paragraph) shall be included in all copies or substantial portions
  24. * of the Software.
  25. *
  26. */
  27. /*
  28. * Authors: Dave Airlie <airlied@redhat.com>
  29. */
  30. #include <linux/export.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_plane_helper.h>
  35. #include "ast_drv.h"
  36. #include "ast_tables.h"
  37. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
  38. static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
  39. static int ast_cursor_set(struct drm_crtc *crtc,
  40. struct drm_file *file_priv,
  41. uint32_t handle,
  42. uint32_t width,
  43. uint32_t height);
  44. static int ast_cursor_move(struct drm_crtc *crtc,
  45. int x, int y);
  46. static inline void ast_load_palette_index(struct ast_private *ast,
  47. u8 index, u8 red, u8 green,
  48. u8 blue)
  49. {
  50. ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
  51. ast_io_read8(ast, AST_IO_SEQ_PORT);
  52. ast_io_write8(ast, AST_IO_DAC_DATA, red);
  53. ast_io_read8(ast, AST_IO_SEQ_PORT);
  54. ast_io_write8(ast, AST_IO_DAC_DATA, green);
  55. ast_io_read8(ast, AST_IO_SEQ_PORT);
  56. ast_io_write8(ast, AST_IO_DAC_DATA, blue);
  57. ast_io_read8(ast, AST_IO_SEQ_PORT);
  58. }
  59. static void ast_crtc_load_lut(struct drm_crtc *crtc)
  60. {
  61. struct ast_private *ast = crtc->dev->dev_private;
  62. u16 *r, *g, *b;
  63. int i;
  64. if (!crtc->enabled)
  65. return;
  66. r = crtc->gamma_store;
  67. g = r + crtc->gamma_size;
  68. b = g + crtc->gamma_size;
  69. for (i = 0; i < 256; i++)
  70. ast_load_palette_index(ast, i, *r++ >> 8, *g++ >> 8, *b++ >> 8);
  71. }
  72. static bool ast_get_vbios_mode_info(struct drm_crtc *crtc, struct drm_display_mode *mode,
  73. struct drm_display_mode *adjusted_mode,
  74. struct ast_vbios_mode_info *vbios_mode)
  75. {
  76. struct ast_private *ast = crtc->dev->dev_private;
  77. const struct drm_framebuffer *fb = crtc->primary->fb;
  78. u32 refresh_rate_index = 0, mode_id, color_index, refresh_rate;
  79. const struct ast_vbios_enhtable *best = NULL;
  80. u32 hborder, vborder;
  81. bool check_sync;
  82. switch (fb->format->cpp[0] * 8) {
  83. case 8:
  84. vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
  85. color_index = VGAModeIndex - 1;
  86. break;
  87. case 16:
  88. vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
  89. color_index = HiCModeIndex;
  90. break;
  91. case 24:
  92. case 32:
  93. vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
  94. color_index = TrueCModeIndex;
  95. break;
  96. default:
  97. return false;
  98. }
  99. switch (crtc->mode.crtc_hdisplay) {
  100. case 640:
  101. vbios_mode->enh_table = &res_640x480[refresh_rate_index];
  102. break;
  103. case 800:
  104. vbios_mode->enh_table = &res_800x600[refresh_rate_index];
  105. break;
  106. case 1024:
  107. vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
  108. break;
  109. case 1280:
  110. if (crtc->mode.crtc_vdisplay == 800)
  111. vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
  112. else
  113. vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
  114. break;
  115. case 1360:
  116. vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
  117. break;
  118. case 1440:
  119. vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
  120. break;
  121. case 1600:
  122. if (crtc->mode.crtc_vdisplay == 900)
  123. vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
  124. else
  125. vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
  126. break;
  127. case 1680:
  128. vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
  129. break;
  130. case 1920:
  131. if (crtc->mode.crtc_vdisplay == 1080)
  132. vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
  133. else
  134. vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
  135. break;
  136. default:
  137. return false;
  138. }
  139. refresh_rate = drm_mode_vrefresh(mode);
  140. check_sync = vbios_mode->enh_table->flags & WideScreenMode;
  141. do {
  142. const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
  143. while (loop->refresh_rate != 0xff) {
  144. if ((check_sync) &&
  145. (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
  146. (loop->flags & PVSync)) ||
  147. ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
  148. (loop->flags & NVSync)) ||
  149. ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
  150. (loop->flags & PHSync)) ||
  151. ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
  152. (loop->flags & NHSync)))) {
  153. loop++;
  154. continue;
  155. }
  156. if (loop->refresh_rate <= refresh_rate
  157. && (!best || loop->refresh_rate > best->refresh_rate))
  158. best = loop;
  159. loop++;
  160. }
  161. if (best || !check_sync)
  162. break;
  163. check_sync = 0;
  164. } while (1);
  165. if (best)
  166. vbios_mode->enh_table = best;
  167. hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
  168. vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
  169. adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
  170. adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
  171. adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
  172. adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
  173. vbios_mode->enh_table->hfp;
  174. adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
  175. vbios_mode->enh_table->hfp +
  176. vbios_mode->enh_table->hsync);
  177. adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
  178. adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
  179. adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
  180. adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
  181. vbios_mode->enh_table->vfp;
  182. adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
  183. vbios_mode->enh_table->vfp +
  184. vbios_mode->enh_table->vsync);
  185. refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
  186. mode_id = vbios_mode->enh_table->mode_id;
  187. if (ast->chip == AST1180) {
  188. /* TODO 1180 */
  189. } else {
  190. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0xf) << 4));
  191. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
  192. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
  193. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
  194. if (vbios_mode->enh_table->flags & NewModeInfo) {
  195. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
  196. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92,
  197. fb->format->cpp[0] * 8);
  198. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
  199. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
  200. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
  201. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
  202. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
  203. }
  204. }
  205. return true;
  206. }
  207. static void ast_set_std_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  208. struct ast_vbios_mode_info *vbios_mode)
  209. {
  210. struct ast_private *ast = crtc->dev->dev_private;
  211. const struct ast_vbios_stdtable *stdtable;
  212. u32 i;
  213. u8 jreg;
  214. stdtable = vbios_mode->std_table;
  215. jreg = stdtable->misc;
  216. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  217. /* Set SEQ */
  218. ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
  219. for (i = 0; i < 4; i++) {
  220. jreg = stdtable->seq[i];
  221. if (!i)
  222. jreg |= 0x20;
  223. ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
  224. }
  225. /* Set CRTC */
  226. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  227. for (i = 0; i < 25; i++)
  228. ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
  229. /* set AR */
  230. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  231. for (i = 0; i < 20; i++) {
  232. jreg = stdtable->ar[i];
  233. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
  234. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
  235. }
  236. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
  237. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
  238. jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
  239. ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
  240. /* Set GR */
  241. for (i = 0; i < 9; i++)
  242. ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
  243. }
  244. static void ast_set_crtc_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  245. struct ast_vbios_mode_info *vbios_mode)
  246. {
  247. struct ast_private *ast = crtc->dev->dev_private;
  248. u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
  249. u16 temp, precache = 0;
  250. if ((ast->chip == AST2500) &&
  251. (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
  252. precache = 40;
  253. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
  254. temp = (mode->crtc_htotal >> 3) - 5;
  255. if (temp & 0x100)
  256. jregAC |= 0x01; /* HT D[8] */
  257. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
  258. temp = (mode->crtc_hdisplay >> 3) - 1;
  259. if (temp & 0x100)
  260. jregAC |= 0x04; /* HDE D[8] */
  261. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
  262. temp = (mode->crtc_hblank_start >> 3) - 1;
  263. if (temp & 0x100)
  264. jregAC |= 0x10; /* HBS D[8] */
  265. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
  266. temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
  267. if (temp & 0x20)
  268. jreg05 |= 0x80; /* HBE D[5] */
  269. if (temp & 0x40)
  270. jregAD |= 0x01; /* HBE D[5] */
  271. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
  272. temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
  273. if (temp & 0x100)
  274. jregAC |= 0x40; /* HRS D[5] */
  275. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
  276. temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
  277. if (temp & 0x20)
  278. jregAD |= 0x04; /* HRE D[5] */
  279. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
  280. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
  281. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
  282. /* vert timings */
  283. temp = (mode->crtc_vtotal) - 2;
  284. if (temp & 0x100)
  285. jreg07 |= 0x01;
  286. if (temp & 0x200)
  287. jreg07 |= 0x20;
  288. if (temp & 0x400)
  289. jregAE |= 0x01;
  290. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
  291. temp = (mode->crtc_vsync_start) - 1;
  292. if (temp & 0x100)
  293. jreg07 |= 0x04;
  294. if (temp & 0x200)
  295. jreg07 |= 0x80;
  296. if (temp & 0x400)
  297. jregAE |= 0x08;
  298. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
  299. temp = (mode->crtc_vsync_end - 1) & 0x3f;
  300. if (temp & 0x10)
  301. jregAE |= 0x20;
  302. if (temp & 0x20)
  303. jregAE |= 0x40;
  304. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
  305. temp = mode->crtc_vdisplay - 1;
  306. if (temp & 0x100)
  307. jreg07 |= 0x02;
  308. if (temp & 0x200)
  309. jreg07 |= 0x40;
  310. if (temp & 0x400)
  311. jregAE |= 0x02;
  312. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
  313. temp = mode->crtc_vblank_start - 1;
  314. if (temp & 0x100)
  315. jreg07 |= 0x08;
  316. if (temp & 0x200)
  317. jreg09 |= 0x20;
  318. if (temp & 0x400)
  319. jregAE |= 0x04;
  320. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
  321. temp = mode->crtc_vblank_end - 1;
  322. if (temp & 0x100)
  323. jregAE |= 0x10;
  324. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
  325. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
  326. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
  327. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
  328. if (precache)
  329. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
  330. else
  331. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
  332. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
  333. }
  334. static void ast_set_offset_reg(struct drm_crtc *crtc)
  335. {
  336. struct ast_private *ast = crtc->dev->dev_private;
  337. const struct drm_framebuffer *fb = crtc->primary->fb;
  338. u16 offset;
  339. offset = fb->pitches[0] >> 3;
  340. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
  341. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
  342. }
  343. static void ast_set_dclk_reg(struct drm_device *dev, struct drm_display_mode *mode,
  344. struct ast_vbios_mode_info *vbios_mode)
  345. {
  346. struct ast_private *ast = dev->dev_private;
  347. const struct ast_vbios_dclk_info *clk_info;
  348. if (ast->chip == AST2500)
  349. clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
  350. else
  351. clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
  352. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
  353. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
  354. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
  355. (clk_info->param3 & 0xc0) |
  356. ((clk_info->param3 & 0x3) << 4));
  357. }
  358. static void ast_set_ext_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  359. struct ast_vbios_mode_info *vbios_mode)
  360. {
  361. struct ast_private *ast = crtc->dev->dev_private;
  362. const struct drm_framebuffer *fb = crtc->primary->fb;
  363. u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
  364. switch (fb->format->cpp[0] * 8) {
  365. case 8:
  366. jregA0 = 0x70;
  367. jregA3 = 0x01;
  368. jregA8 = 0x00;
  369. break;
  370. case 15:
  371. case 16:
  372. jregA0 = 0x70;
  373. jregA3 = 0x04;
  374. jregA8 = 0x02;
  375. break;
  376. case 32:
  377. jregA0 = 0x70;
  378. jregA3 = 0x08;
  379. jregA8 = 0x02;
  380. break;
  381. }
  382. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
  383. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
  384. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
  385. /* Set Threshold */
  386. if (ast->chip == AST2300 || ast->chip == AST2400 ||
  387. ast->chip == AST2500) {
  388. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
  389. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
  390. } else if (ast->chip == AST2100 ||
  391. ast->chip == AST1100 ||
  392. ast->chip == AST2200 ||
  393. ast->chip == AST2150) {
  394. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
  395. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
  396. } else {
  397. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
  398. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
  399. }
  400. }
  401. static void ast_set_sync_reg(struct drm_device *dev, struct drm_display_mode *mode,
  402. struct ast_vbios_mode_info *vbios_mode)
  403. {
  404. struct ast_private *ast = dev->dev_private;
  405. u8 jreg;
  406. jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
  407. jreg &= ~0xC0;
  408. if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
  409. if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
  410. ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
  411. }
  412. static bool ast_set_dac_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
  413. struct ast_vbios_mode_info *vbios_mode)
  414. {
  415. const struct drm_framebuffer *fb = crtc->primary->fb;
  416. switch (fb->format->cpp[0] * 8) {
  417. case 8:
  418. break;
  419. default:
  420. return false;
  421. }
  422. return true;
  423. }
  424. static void ast_set_start_address_crt1(struct drm_crtc *crtc, unsigned offset)
  425. {
  426. struct ast_private *ast = crtc->dev->dev_private;
  427. u32 addr;
  428. addr = offset >> 2;
  429. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
  430. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
  431. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
  432. }
  433. static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
  434. {
  435. struct ast_private *ast = crtc->dev->dev_private;
  436. if (ast->chip == AST1180)
  437. return;
  438. switch (mode) {
  439. case DRM_MODE_DPMS_ON:
  440. case DRM_MODE_DPMS_STANDBY:
  441. case DRM_MODE_DPMS_SUSPEND:
  442. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  443. if (ast->tx_chip_type == AST_TX_DP501)
  444. ast_set_dp501_video_output(crtc->dev, 1);
  445. ast_crtc_load_lut(crtc);
  446. break;
  447. case DRM_MODE_DPMS_OFF:
  448. if (ast->tx_chip_type == AST_TX_DP501)
  449. ast_set_dp501_video_output(crtc->dev, 0);
  450. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
  451. break;
  452. }
  453. }
  454. /* ast is different - we will force move buffers out of VRAM */
  455. static int ast_crtc_do_set_base(struct drm_crtc *crtc,
  456. struct drm_framebuffer *fb,
  457. int x, int y, int atomic)
  458. {
  459. struct ast_private *ast = crtc->dev->dev_private;
  460. struct drm_gem_object *obj;
  461. struct ast_framebuffer *ast_fb;
  462. struct ast_bo *bo;
  463. int ret;
  464. u64 gpu_addr;
  465. /* push the previous fb to system ram */
  466. if (!atomic && fb) {
  467. ast_fb = to_ast_framebuffer(fb);
  468. obj = ast_fb->obj;
  469. bo = gem_to_ast_bo(obj);
  470. ret = ast_bo_reserve(bo, false);
  471. if (ret)
  472. return ret;
  473. ast_bo_push_sysram(bo);
  474. ast_bo_unreserve(bo);
  475. }
  476. ast_fb = to_ast_framebuffer(crtc->primary->fb);
  477. obj = ast_fb->obj;
  478. bo = gem_to_ast_bo(obj);
  479. ret = ast_bo_reserve(bo, false);
  480. if (ret)
  481. return ret;
  482. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  483. if (ret) {
  484. ast_bo_unreserve(bo);
  485. return ret;
  486. }
  487. if (&ast->fbdev->afb == ast_fb) {
  488. /* if pushing console in kmap it */
  489. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &bo->kmap);
  490. if (ret)
  491. DRM_ERROR("failed to kmap fbcon\n");
  492. else
  493. ast_fbdev_set_base(ast, gpu_addr);
  494. }
  495. ast_bo_unreserve(bo);
  496. ast_set_offset_reg(crtc);
  497. ast_set_start_address_crt1(crtc, (u32)gpu_addr);
  498. return 0;
  499. }
  500. static int ast_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  501. struct drm_framebuffer *old_fb)
  502. {
  503. return ast_crtc_do_set_base(crtc, old_fb, x, y, 0);
  504. }
  505. static int ast_crtc_mode_set(struct drm_crtc *crtc,
  506. struct drm_display_mode *mode,
  507. struct drm_display_mode *adjusted_mode,
  508. int x, int y,
  509. struct drm_framebuffer *old_fb)
  510. {
  511. struct drm_device *dev = crtc->dev;
  512. struct ast_private *ast = crtc->dev->dev_private;
  513. struct ast_vbios_mode_info vbios_mode;
  514. bool ret;
  515. if (ast->chip == AST1180) {
  516. DRM_ERROR("AST 1180 modesetting not supported\n");
  517. return -EINVAL;
  518. }
  519. ret = ast_get_vbios_mode_info(crtc, mode, adjusted_mode, &vbios_mode);
  520. if (ret == false)
  521. return -EINVAL;
  522. ast_open_key(ast);
  523. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x04);
  524. ast_set_std_reg(crtc, adjusted_mode, &vbios_mode);
  525. ast_set_crtc_reg(crtc, adjusted_mode, &vbios_mode);
  526. ast_set_offset_reg(crtc);
  527. ast_set_dclk_reg(dev, adjusted_mode, &vbios_mode);
  528. ast_set_ext_reg(crtc, adjusted_mode, &vbios_mode);
  529. ast_set_sync_reg(dev, adjusted_mode, &vbios_mode);
  530. ast_set_dac_reg(crtc, adjusted_mode, &vbios_mode);
  531. ast_crtc_mode_set_base(crtc, x, y, old_fb);
  532. return 0;
  533. }
  534. static void ast_crtc_disable(struct drm_crtc *crtc)
  535. {
  536. int ret;
  537. DRM_DEBUG_KMS("\n");
  538. ast_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  539. if (crtc->primary->fb) {
  540. struct ast_framebuffer *ast_fb = to_ast_framebuffer(crtc->primary->fb);
  541. struct drm_gem_object *obj = ast_fb->obj;
  542. struct ast_bo *bo = gem_to_ast_bo(obj);
  543. ret = ast_bo_reserve(bo, false);
  544. if (ret)
  545. return;
  546. ast_bo_push_sysram(bo);
  547. ast_bo_unreserve(bo);
  548. }
  549. crtc->primary->fb = NULL;
  550. }
  551. static void ast_crtc_prepare(struct drm_crtc *crtc)
  552. {
  553. }
  554. static void ast_crtc_commit(struct drm_crtc *crtc)
  555. {
  556. struct ast_private *ast = crtc->dev->dev_private;
  557. ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
  558. ast_crtc_load_lut(crtc);
  559. }
  560. static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
  561. .dpms = ast_crtc_dpms,
  562. .mode_set = ast_crtc_mode_set,
  563. .mode_set_base = ast_crtc_mode_set_base,
  564. .disable = ast_crtc_disable,
  565. .prepare = ast_crtc_prepare,
  566. .commit = ast_crtc_commit,
  567. };
  568. static void ast_crtc_reset(struct drm_crtc *crtc)
  569. {
  570. }
  571. static int ast_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  572. u16 *blue, uint32_t size,
  573. struct drm_modeset_acquire_ctx *ctx)
  574. {
  575. ast_crtc_load_lut(crtc);
  576. return 0;
  577. }
  578. static void ast_crtc_destroy(struct drm_crtc *crtc)
  579. {
  580. drm_crtc_cleanup(crtc);
  581. kfree(crtc);
  582. }
  583. static const struct drm_crtc_funcs ast_crtc_funcs = {
  584. .cursor_set = ast_cursor_set,
  585. .cursor_move = ast_cursor_move,
  586. .reset = ast_crtc_reset,
  587. .set_config = drm_crtc_helper_set_config,
  588. .gamma_set = ast_crtc_gamma_set,
  589. .destroy = ast_crtc_destroy,
  590. };
  591. static int ast_crtc_init(struct drm_device *dev)
  592. {
  593. struct ast_crtc *crtc;
  594. crtc = kzalloc(sizeof(struct ast_crtc), GFP_KERNEL);
  595. if (!crtc)
  596. return -ENOMEM;
  597. drm_crtc_init(dev, &crtc->base, &ast_crtc_funcs);
  598. drm_mode_crtc_set_gamma_size(&crtc->base, 256);
  599. drm_crtc_helper_add(&crtc->base, &ast_crtc_helper_funcs);
  600. return 0;
  601. }
  602. static void ast_encoder_destroy(struct drm_encoder *encoder)
  603. {
  604. drm_encoder_cleanup(encoder);
  605. kfree(encoder);
  606. }
  607. static struct drm_encoder *ast_best_single_encoder(struct drm_connector *connector)
  608. {
  609. int enc_id = connector->encoder_ids[0];
  610. /* pick the encoder ids */
  611. if (enc_id)
  612. return drm_encoder_find(connector->dev, NULL, enc_id);
  613. return NULL;
  614. }
  615. static const struct drm_encoder_funcs ast_enc_funcs = {
  616. .destroy = ast_encoder_destroy,
  617. };
  618. static void ast_encoder_dpms(struct drm_encoder *encoder, int mode)
  619. {
  620. }
  621. static void ast_encoder_mode_set(struct drm_encoder *encoder,
  622. struct drm_display_mode *mode,
  623. struct drm_display_mode *adjusted_mode)
  624. {
  625. }
  626. static void ast_encoder_prepare(struct drm_encoder *encoder)
  627. {
  628. }
  629. static void ast_encoder_commit(struct drm_encoder *encoder)
  630. {
  631. }
  632. static const struct drm_encoder_helper_funcs ast_enc_helper_funcs = {
  633. .dpms = ast_encoder_dpms,
  634. .prepare = ast_encoder_prepare,
  635. .commit = ast_encoder_commit,
  636. .mode_set = ast_encoder_mode_set,
  637. };
  638. static int ast_encoder_init(struct drm_device *dev)
  639. {
  640. struct ast_encoder *ast_encoder;
  641. ast_encoder = kzalloc(sizeof(struct ast_encoder), GFP_KERNEL);
  642. if (!ast_encoder)
  643. return -ENOMEM;
  644. drm_encoder_init(dev, &ast_encoder->base, &ast_enc_funcs,
  645. DRM_MODE_ENCODER_DAC, NULL);
  646. drm_encoder_helper_add(&ast_encoder->base, &ast_enc_helper_funcs);
  647. ast_encoder->base.possible_crtcs = 1;
  648. return 0;
  649. }
  650. static int ast_get_modes(struct drm_connector *connector)
  651. {
  652. struct ast_connector *ast_connector = to_ast_connector(connector);
  653. struct ast_private *ast = connector->dev->dev_private;
  654. struct edid *edid;
  655. int ret;
  656. bool flags = false;
  657. if (ast->tx_chip_type == AST_TX_DP501) {
  658. ast->dp501_maxclk = 0xff;
  659. edid = kmalloc(128, GFP_KERNEL);
  660. if (!edid)
  661. return -ENOMEM;
  662. flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
  663. if (flags)
  664. ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
  665. else
  666. kfree(edid);
  667. }
  668. if (!flags)
  669. edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
  670. if (edid) {
  671. drm_connector_update_edid_property(&ast_connector->base, edid);
  672. ret = drm_add_edid_modes(connector, edid);
  673. kfree(edid);
  674. return ret;
  675. } else
  676. drm_connector_update_edid_property(&ast_connector->base, NULL);
  677. return 0;
  678. }
  679. static enum drm_mode_status ast_mode_valid(struct drm_connector *connector,
  680. struct drm_display_mode *mode)
  681. {
  682. struct ast_private *ast = connector->dev->dev_private;
  683. int flags = MODE_NOMODE;
  684. uint32_t jtemp;
  685. if (ast->support_wide_screen) {
  686. if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
  687. return MODE_OK;
  688. if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
  689. return MODE_OK;
  690. if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
  691. return MODE_OK;
  692. if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
  693. return MODE_OK;
  694. if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
  695. return MODE_OK;
  696. if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
  697. (ast->chip == AST2300) || (ast->chip == AST2400) ||
  698. (ast->chip == AST2500) || (ast->chip == AST1180)) {
  699. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
  700. return MODE_OK;
  701. if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
  702. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
  703. if (jtemp & 0x01)
  704. return MODE_NOMODE;
  705. else
  706. return MODE_OK;
  707. }
  708. }
  709. }
  710. switch (mode->hdisplay) {
  711. case 640:
  712. if (mode->vdisplay == 480) flags = MODE_OK;
  713. break;
  714. case 800:
  715. if (mode->vdisplay == 600) flags = MODE_OK;
  716. break;
  717. case 1024:
  718. if (mode->vdisplay == 768) flags = MODE_OK;
  719. break;
  720. case 1280:
  721. if (mode->vdisplay == 1024) flags = MODE_OK;
  722. break;
  723. case 1600:
  724. if (mode->vdisplay == 1200) flags = MODE_OK;
  725. break;
  726. default:
  727. return flags;
  728. }
  729. return flags;
  730. }
  731. static void ast_connector_destroy(struct drm_connector *connector)
  732. {
  733. struct ast_connector *ast_connector = to_ast_connector(connector);
  734. ast_i2c_destroy(ast_connector->i2c);
  735. drm_connector_unregister(connector);
  736. drm_connector_cleanup(connector);
  737. kfree(connector);
  738. }
  739. static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
  740. .mode_valid = ast_mode_valid,
  741. .get_modes = ast_get_modes,
  742. .best_encoder = ast_best_single_encoder,
  743. };
  744. static const struct drm_connector_funcs ast_connector_funcs = {
  745. .dpms = drm_helper_connector_dpms,
  746. .fill_modes = drm_helper_probe_single_connector_modes,
  747. .destroy = ast_connector_destroy,
  748. };
  749. static int ast_connector_init(struct drm_device *dev)
  750. {
  751. struct ast_connector *ast_connector;
  752. struct drm_connector *connector;
  753. struct drm_encoder *encoder;
  754. ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
  755. if (!ast_connector)
  756. return -ENOMEM;
  757. connector = &ast_connector->base;
  758. drm_connector_init(dev, connector, &ast_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  759. drm_connector_helper_add(connector, &ast_connector_helper_funcs);
  760. connector->interlace_allowed = 0;
  761. connector->doublescan_allowed = 0;
  762. drm_connector_register(connector);
  763. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  764. encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
  765. drm_connector_attach_encoder(connector, encoder);
  766. ast_connector->i2c = ast_i2c_create(dev);
  767. if (!ast_connector->i2c)
  768. DRM_ERROR("failed to add ddc bus for connector\n");
  769. return 0;
  770. }
  771. /* allocate cursor cache and pin at start of VRAM */
  772. static int ast_cursor_init(struct drm_device *dev)
  773. {
  774. struct ast_private *ast = dev->dev_private;
  775. int size;
  776. int ret;
  777. struct drm_gem_object *obj;
  778. struct ast_bo *bo;
  779. uint64_t gpu_addr;
  780. size = (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE) * AST_DEFAULT_HWC_NUM;
  781. ret = ast_gem_create(dev, size, true, &obj);
  782. if (ret)
  783. return ret;
  784. bo = gem_to_ast_bo(obj);
  785. ret = ast_bo_reserve(bo, false);
  786. if (unlikely(ret != 0))
  787. goto fail;
  788. ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  789. ast_bo_unreserve(bo);
  790. if (ret)
  791. goto fail;
  792. /* kmap the object */
  793. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &ast->cache_kmap);
  794. if (ret)
  795. goto fail;
  796. ast->cursor_cache = obj;
  797. ast->cursor_cache_gpu_addr = gpu_addr;
  798. DRM_DEBUG_KMS("pinned cursor cache at %llx\n", ast->cursor_cache_gpu_addr);
  799. return 0;
  800. fail:
  801. return ret;
  802. }
  803. static void ast_cursor_fini(struct drm_device *dev)
  804. {
  805. struct ast_private *ast = dev->dev_private;
  806. ttm_bo_kunmap(&ast->cache_kmap);
  807. drm_gem_object_put_unlocked(ast->cursor_cache);
  808. }
  809. int ast_mode_init(struct drm_device *dev)
  810. {
  811. ast_cursor_init(dev);
  812. ast_crtc_init(dev);
  813. ast_encoder_init(dev);
  814. ast_connector_init(dev);
  815. return 0;
  816. }
  817. void ast_mode_fini(struct drm_device *dev)
  818. {
  819. ast_cursor_fini(dev);
  820. }
  821. static int get_clock(void *i2c_priv)
  822. {
  823. struct ast_i2c_chan *i2c = i2c_priv;
  824. struct ast_private *ast = i2c->dev->dev_private;
  825. uint32_t val, val2, count, pass;
  826. count = 0;
  827. pass = 0;
  828. val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
  829. do {
  830. val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
  831. if (val == val2) {
  832. pass++;
  833. } else {
  834. pass = 0;
  835. val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
  836. }
  837. } while ((pass < 5) && (count++ < 0x10000));
  838. return val & 1 ? 1 : 0;
  839. }
  840. static int get_data(void *i2c_priv)
  841. {
  842. struct ast_i2c_chan *i2c = i2c_priv;
  843. struct ast_private *ast = i2c->dev->dev_private;
  844. uint32_t val, val2, count, pass;
  845. count = 0;
  846. pass = 0;
  847. val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
  848. do {
  849. val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
  850. if (val == val2) {
  851. pass++;
  852. } else {
  853. pass = 0;
  854. val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
  855. }
  856. } while ((pass < 5) && (count++ < 0x10000));
  857. return val & 1 ? 1 : 0;
  858. }
  859. static void set_clock(void *i2c_priv, int clock)
  860. {
  861. struct ast_i2c_chan *i2c = i2c_priv;
  862. struct ast_private *ast = i2c->dev->dev_private;
  863. int i;
  864. u8 ujcrb7, jtemp;
  865. for (i = 0; i < 0x10000; i++) {
  866. ujcrb7 = ((clock & 0x01) ? 0 : 1);
  867. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf4, ujcrb7);
  868. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
  869. if (ujcrb7 == jtemp)
  870. break;
  871. }
  872. }
  873. static void set_data(void *i2c_priv, int data)
  874. {
  875. struct ast_i2c_chan *i2c = i2c_priv;
  876. struct ast_private *ast = i2c->dev->dev_private;
  877. int i;
  878. u8 ujcrb7, jtemp;
  879. for (i = 0; i < 0x10000; i++) {
  880. ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
  881. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf1, ujcrb7);
  882. jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
  883. if (ujcrb7 == jtemp)
  884. break;
  885. }
  886. }
  887. static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
  888. {
  889. struct ast_i2c_chan *i2c;
  890. int ret;
  891. i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
  892. if (!i2c)
  893. return NULL;
  894. i2c->adapter.owner = THIS_MODULE;
  895. i2c->adapter.class = I2C_CLASS_DDC;
  896. i2c->adapter.dev.parent = &dev->pdev->dev;
  897. i2c->dev = dev;
  898. i2c_set_adapdata(&i2c->adapter, i2c);
  899. snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
  900. "AST i2c bit bus");
  901. i2c->adapter.algo_data = &i2c->bit;
  902. i2c->bit.udelay = 20;
  903. i2c->bit.timeout = 2;
  904. i2c->bit.data = i2c;
  905. i2c->bit.setsda = set_data;
  906. i2c->bit.setscl = set_clock;
  907. i2c->bit.getsda = get_data;
  908. i2c->bit.getscl = get_clock;
  909. ret = i2c_bit_add_bus(&i2c->adapter);
  910. if (ret) {
  911. DRM_ERROR("Failed to register bit i2c\n");
  912. goto out_free;
  913. }
  914. return i2c;
  915. out_free:
  916. kfree(i2c);
  917. return NULL;
  918. }
  919. static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
  920. {
  921. if (!i2c)
  922. return;
  923. i2c_del_adapter(&i2c->adapter);
  924. kfree(i2c);
  925. }
  926. static void ast_show_cursor(struct drm_crtc *crtc)
  927. {
  928. struct ast_private *ast = crtc->dev->dev_private;
  929. u8 jreg;
  930. jreg = 0x2;
  931. /* enable ARGB cursor */
  932. jreg |= 1;
  933. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
  934. }
  935. static void ast_hide_cursor(struct drm_crtc *crtc)
  936. {
  937. struct ast_private *ast = crtc->dev->dev_private;
  938. ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
  939. }
  940. static u32 copy_cursor_image(u8 *src, u8 *dst, int width, int height)
  941. {
  942. union {
  943. u32 ul;
  944. u8 b[4];
  945. } srcdata32[2], data32;
  946. union {
  947. u16 us;
  948. u8 b[2];
  949. } data16;
  950. u32 csum = 0;
  951. s32 alpha_dst_delta, last_alpha_dst_delta;
  952. u8 *srcxor, *dstxor;
  953. int i, j;
  954. u32 per_pixel_copy, two_pixel_copy;
  955. alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
  956. last_alpha_dst_delta = alpha_dst_delta - (width << 1);
  957. srcxor = src;
  958. dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
  959. per_pixel_copy = width & 1;
  960. two_pixel_copy = width >> 1;
  961. for (j = 0; j < height; j++) {
  962. for (i = 0; i < two_pixel_copy; i++) {
  963. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  964. srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
  965. data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  966. data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  967. data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
  968. data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
  969. writel(data32.ul, dstxor);
  970. csum += data32.ul;
  971. dstxor += 4;
  972. srcxor += 8;
  973. }
  974. for (i = 0; i < per_pixel_copy; i++) {
  975. srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
  976. data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
  977. data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
  978. writew(data16.us, dstxor);
  979. csum += (u32)data16.us;
  980. dstxor += 2;
  981. srcxor += 4;
  982. }
  983. dstxor += last_alpha_dst_delta;
  984. }
  985. return csum;
  986. }
  987. static int ast_cursor_set(struct drm_crtc *crtc,
  988. struct drm_file *file_priv,
  989. uint32_t handle,
  990. uint32_t width,
  991. uint32_t height)
  992. {
  993. struct ast_private *ast = crtc->dev->dev_private;
  994. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  995. struct drm_gem_object *obj;
  996. struct ast_bo *bo;
  997. uint64_t gpu_addr;
  998. u32 csum;
  999. int ret;
  1000. struct ttm_bo_kmap_obj uobj_map;
  1001. u8 *src, *dst;
  1002. bool src_isiomem, dst_isiomem;
  1003. if (!handle) {
  1004. ast_hide_cursor(crtc);
  1005. return 0;
  1006. }
  1007. if (width > AST_MAX_HWC_WIDTH || height > AST_MAX_HWC_HEIGHT)
  1008. return -EINVAL;
  1009. obj = drm_gem_object_lookup(file_priv, handle);
  1010. if (!obj) {
  1011. DRM_ERROR("Cannot find cursor object %x for crtc\n", handle);
  1012. return -ENOENT;
  1013. }
  1014. bo = gem_to_ast_bo(obj);
  1015. ret = ast_bo_reserve(bo, false);
  1016. if (ret)
  1017. goto fail;
  1018. ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &uobj_map);
  1019. src = ttm_kmap_obj_virtual(&uobj_map, &src_isiomem);
  1020. dst = ttm_kmap_obj_virtual(&ast->cache_kmap, &dst_isiomem);
  1021. if (src_isiomem == true)
  1022. DRM_ERROR("src cursor bo should be in main memory\n");
  1023. if (dst_isiomem == false)
  1024. DRM_ERROR("dst bo should be in VRAM\n");
  1025. dst += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  1026. /* do data transfer to cursor cache */
  1027. csum = copy_cursor_image(src, dst, width, height);
  1028. /* write checksum + signature */
  1029. ttm_bo_kunmap(&uobj_map);
  1030. ast_bo_unreserve(bo);
  1031. {
  1032. u8 *dst = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  1033. writel(csum, dst);
  1034. writel(width, dst + AST_HWC_SIGNATURE_SizeX);
  1035. writel(height, dst + AST_HWC_SIGNATURE_SizeY);
  1036. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
  1037. writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
  1038. /* set pattern offset */
  1039. gpu_addr = ast->cursor_cache_gpu_addr;
  1040. gpu_addr += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
  1041. gpu_addr >>= 3;
  1042. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, gpu_addr & 0xff);
  1043. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, (gpu_addr >> 8) & 0xff);
  1044. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, (gpu_addr >> 16) & 0xff);
  1045. }
  1046. ast_crtc->cursor_width = width;
  1047. ast_crtc->cursor_height = height;
  1048. ast_crtc->offset_x = AST_MAX_HWC_WIDTH - width;
  1049. ast_crtc->offset_y = AST_MAX_HWC_WIDTH - height;
  1050. ast->next_cursor = (ast->next_cursor + 1) % AST_DEFAULT_HWC_NUM;
  1051. ast_show_cursor(crtc);
  1052. drm_gem_object_put_unlocked(obj);
  1053. return 0;
  1054. fail:
  1055. drm_gem_object_put_unlocked(obj);
  1056. return ret;
  1057. }
  1058. static int ast_cursor_move(struct drm_crtc *crtc,
  1059. int x, int y)
  1060. {
  1061. struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
  1062. struct ast_private *ast = crtc->dev->dev_private;
  1063. int x_offset, y_offset;
  1064. u8 *sig;
  1065. sig = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
  1066. writel(x, sig + AST_HWC_SIGNATURE_X);
  1067. writel(y, sig + AST_HWC_SIGNATURE_Y);
  1068. x_offset = ast_crtc->offset_x;
  1069. y_offset = ast_crtc->offset_y;
  1070. if (x < 0) {
  1071. x_offset = (-x) + ast_crtc->offset_x;
  1072. x = 0;
  1073. }
  1074. if (y < 0) {
  1075. y_offset = (-y) + ast_crtc->offset_y;
  1076. y = 0;
  1077. }
  1078. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
  1079. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
  1080. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, (x & 0xff));
  1081. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, ((x >> 8) & 0x0f));
  1082. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, (y & 0xff));
  1083. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, ((y >> 8) & 0x07));
  1084. /* dummy write to fire HWC */
  1085. ast_show_cursor(crtc);
  1086. return 0;
  1087. }