smu75.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU75_H
  24. #define SMU75_H
  25. #pragma pack(push, 1)
  26. typedef struct {
  27. uint32_t high;
  28. uint32_t low;
  29. } data_64_t;
  30. typedef struct {
  31. data_64_t high;
  32. data_64_t low;
  33. } data_128_t;
  34. #define SMU__DGPU_ONLY
  35. #define SMU__NUM_SCLK_DPM_STATE 8
  36. #define SMU__NUM_MCLK_DPM_LEVELS 4
  37. #define SMU__NUM_LCLK_DPM_LEVELS 8
  38. #define SMU__NUM_PCIE_DPM_LEVELS 8
  39. #define SMU7_CONTEXT_ID_SMC 1
  40. #define SMU7_CONTEXT_ID_VBIOS 2
  41. #define SMU75_MAX_LEVELS_VDDC 16
  42. #define SMU75_MAX_LEVELS_VDDGFX 16
  43. #define SMU75_MAX_LEVELS_VDDCI 8
  44. #define SMU75_MAX_LEVELS_MVDD 4
  45. #define SMU_MAX_SMIO_LEVELS 4
  46. #define SMU75_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE
  47. #define SMU75_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS
  48. #define SMU75_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS
  49. #define SMU75_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS
  50. #define SMU75_MAX_LEVELS_UVD 8
  51. #define SMU75_MAX_LEVELS_VCE 8
  52. #define SMU75_MAX_LEVELS_ACP 8
  53. #define SMU75_MAX_LEVELS_SAMU 8
  54. #define SMU75_MAX_ENTRIES_SMIO 32
  55. #define DPM_NO_LIMIT 0
  56. #define DPM_NO_UP 1
  57. #define DPM_GO_DOWN 2
  58. #define DPM_GO_UP 3
  59. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  60. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  61. #define GPIO_CLAMP_MODE_VRHOT 1
  62. #define GPIO_CLAMP_MODE_THERM 2
  63. #define GPIO_CLAMP_MODE_DC 4
  64. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  65. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  66. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  67. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  68. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  69. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  70. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  71. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  72. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  73. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  74. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  75. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  76. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  77. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  78. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  79. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  80. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  81. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  82. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  83. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  84. /* Virtualization Defines */
  85. #define CG_XDMA_MASK 0x1
  86. #define CG_XDMA_SHIFT 0
  87. #define CG_UVD_MASK 0x2
  88. #define CG_UVD_SHIFT 1
  89. #define CG_VCE_MASK 0x4
  90. #define CG_VCE_SHIFT 2
  91. #define CG_SAMU_MASK 0x8
  92. #define CG_SAMU_SHIFT 3
  93. #define CG_GFX_MASK 0x10
  94. #define CG_GFX_SHIFT 4
  95. #define CG_SDMA_MASK 0x20
  96. #define CG_SDMA_SHIFT 5
  97. #define CG_HDP_MASK 0x40
  98. #define CG_HDP_SHIFT 6
  99. #define CG_MC_MASK 0x80
  100. #define CG_MC_SHIFT 7
  101. #define CG_DRM_MASK 0x100
  102. #define CG_DRM_SHIFT 8
  103. #define CG_ROM_MASK 0x200
  104. #define CG_ROM_SHIFT 9
  105. #define CG_BIF_MASK 0x400
  106. #define CG_BIF_SHIFT 10
  107. #if defined SMU__DGPU_ONLY
  108. #define SMU75_DTE_ITERATIONS 5
  109. #define SMU75_DTE_SOURCES 3
  110. #define SMU75_DTE_SINKS 1
  111. #define SMU75_NUM_CPU_TES 0
  112. #define SMU75_NUM_GPU_TES 1
  113. #define SMU75_NUM_NON_TES 2
  114. #define SMU75_DTE_FAN_SCALAR_MIN 0x100
  115. #define SMU75_DTE_FAN_SCALAR_MAX 0x166
  116. #define SMU75_DTE_FAN_TEMP_MAX 93
  117. #define SMU75_DTE_FAN_TEMP_MIN 83
  118. #endif
  119. #define SMU75_THERMAL_INPUT_LOOP_COUNT 2
  120. #define SMU75_THERMAL_CLAMP_MODE_COUNT 2
  121. #define EXP_M1_1 93
  122. #define EXP_M2_1 195759
  123. #define EXP_B_1 111176531
  124. #define EXP_M1_2 67
  125. #define EXP_M2_2 153720
  126. #define EXP_B_2 94415767
  127. #define EXP_M1_3 48
  128. #define EXP_M2_3 119796
  129. #define EXP_B_3 79195279
  130. #define EXP_M1_4 550
  131. #define EXP_M2_4 1484190
  132. #define EXP_B_4 1051432828
  133. #define EXP_M1_5 394
  134. #define EXP_M2_5 1143049
  135. #define EXP_B_5 864288432
  136. struct SMU7_HystController_Data {
  137. uint16_t waterfall_up;
  138. uint16_t waterfall_down;
  139. uint16_t waterfall_limit;
  140. uint16_t release_cnt;
  141. uint16_t release_limit;
  142. uint16_t spare;
  143. };
  144. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  145. struct SMU75_PIDController {
  146. uint32_t Ki;
  147. int32_t LFWindupUpperLim;
  148. int32_t LFWindupLowerLim;
  149. uint32_t StatePrecision;
  150. uint32_t LfPrecision;
  151. uint32_t LfOffset;
  152. uint32_t MaxState;
  153. uint32_t MaxLfFraction;
  154. uint32_t StateShift;
  155. };
  156. typedef struct SMU75_PIDController SMU75_PIDController;
  157. struct SMU7_LocalDpmScoreboard {
  158. uint32_t PercentageBusy;
  159. int32_t PIDError;
  160. int32_t PIDIntegral;
  161. int32_t PIDOutput;
  162. uint32_t SigmaDeltaAccum;
  163. uint32_t SigmaDeltaOutput;
  164. uint32_t SigmaDeltaLevel;
  165. uint32_t UtilizationSetpoint;
  166. uint8_t TdpClampMode;
  167. uint8_t TdcClampMode;
  168. uint8_t ThermClampMode;
  169. uint8_t VoltageBusy;
  170. int8_t CurrLevel;
  171. int8_t TargLevel;
  172. uint8_t LevelChangeInProgress;
  173. uint8_t UpHyst;
  174. uint8_t DownHyst;
  175. uint8_t VoltageDownHyst;
  176. uint8_t DpmEnable;
  177. uint8_t DpmRunning;
  178. uint8_t DpmForce;
  179. uint8_t DpmForceLevel;
  180. uint8_t DisplayWatermark;
  181. uint8_t McArbIndex;
  182. uint32_t MinimumPerfSclk;
  183. uint8_t AcpiReq;
  184. uint8_t AcpiAck;
  185. uint8_t GfxClkSlow;
  186. uint8_t GpioClampMode;
  187. uint8_t EnableModeSwitchRLCNotification;
  188. uint8_t EnabledLevelsChange;
  189. uint8_t DteClampMode;
  190. uint8_t FpsClampMode;
  191. uint16_t LevelResidencyCounters [SMU75_MAX_LEVELS_GRAPHICS];
  192. uint16_t LevelSwitchCounters [SMU75_MAX_LEVELS_GRAPHICS];
  193. void (*TargetStateCalculator)(uint8_t);
  194. void (*SavedTargetStateCalculator)(uint8_t);
  195. uint16_t AutoDpmInterval;
  196. uint16_t AutoDpmRange;
  197. uint8_t FpsEnabled;
  198. uint8_t MaxPerfLevel;
  199. uint8_t AllowLowClkInterruptToHost;
  200. uint8_t FpsRunning;
  201. uint32_t MaxAllowedFrequency;
  202. uint32_t FilteredSclkFrequency;
  203. uint32_t LastSclkFrequency;
  204. uint32_t FilteredSclkFrequencyCnt;
  205. uint8_t MinPerfLevel;
  206. #ifdef SMU__FIRMWARE_SCKS_PRESENT__1
  207. uint8_t ScksClampMode;
  208. uint8_t padding[2];
  209. #else
  210. uint8_t padding[3];
  211. #endif
  212. uint16_t FpsAlpha;
  213. uint16_t DeltaTime;
  214. uint32_t CurrentFps;
  215. uint32_t FilteredFps;
  216. uint32_t FrameCount;
  217. uint32_t FrameCountLast;
  218. uint16_t FpsTargetScalar;
  219. uint16_t FpsWaterfallLimitScalar;
  220. uint16_t FpsAlphaScalar;
  221. uint16_t spare8;
  222. SMU7_HystController_Data HystControllerData;
  223. };
  224. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  225. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  226. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  227. #define VDDC_MASK 0x00007FFF
  228. #define VDDC_SHIFT 0
  229. #define VDDCI_MASK 0x3FFF8000
  230. #define VDDCI_SHIFT 15
  231. #define PHASES_MASK 0xC0000000
  232. #define PHASES_SHIFT 30
  233. typedef uint32_t SMU_VoltageLevel;
  234. struct SMU7_VoltageScoreboard {
  235. SMU_VoltageLevel TargetVoltage;
  236. uint16_t MaxVid;
  237. uint8_t HighestVidOffset;
  238. uint8_t CurrentVidOffset;
  239. uint16_t CurrentVddc;
  240. uint16_t CurrentVddci;
  241. uint8_t ControllerBusy;
  242. uint8_t CurrentVid;
  243. uint8_t CurrentVddciVid;
  244. uint8_t padding;
  245. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  246. SMU_VoltageLevel TargetVoltageState;
  247. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  248. uint8_t padding2;
  249. uint8_t padding3;
  250. uint8_t ControllerEnable;
  251. uint8_t ControllerRunning;
  252. uint16_t CurrentStdVoltageHiSidd;
  253. uint16_t CurrentStdVoltageLoSidd;
  254. uint8_t OverrideVoltage;
  255. uint8_t padding4;
  256. uint8_t padding5;
  257. uint8_t CurrentPhases;
  258. VoltageChangeHandler_t ChangeVddc;
  259. VoltageChangeHandler_t ChangeVddci;
  260. VoltageChangeHandler_t ChangePhase;
  261. VoltageChangeHandler_t ChangeMvdd;
  262. VoltageChangeHandler_t functionLinks[6];
  263. uint16_t * VddcFollower1;
  264. int16_t Driver_OD_RequestedVidOffset1;
  265. int16_t Driver_OD_RequestedVidOffset2;
  266. };
  267. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  268. #define SMU7_MAX_PCIE_LINK_SPEEDS 3
  269. struct SMU7_PCIeLinkSpeedScoreboard {
  270. uint8_t DpmEnable;
  271. uint8_t DpmRunning;
  272. uint8_t DpmForce;
  273. uint8_t DpmForceLevel;
  274. uint8_t CurrentLinkSpeed;
  275. uint8_t EnabledLevelsChange;
  276. uint16_t AutoDpmInterval;
  277. uint16_t AutoDpmRange;
  278. uint16_t AutoDpmCount;
  279. uint8_t DpmMode;
  280. uint8_t AcpiReq;
  281. uint8_t AcpiAck;
  282. uint8_t CurrentLinkLevel;
  283. };
  284. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  285. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  286. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  287. #define SMU7_SCALE_I 7
  288. #define SMU7_SCALE_R 12
  289. struct SMU7_PowerScoreboard {
  290. uint32_t GpuPower;
  291. uint32_t VddcPower;
  292. uint32_t VddcVoltage;
  293. uint32_t VddcCurrent;
  294. uint32_t VddciPower;
  295. uint32_t VddciVoltage;
  296. uint32_t VddciCurrent;
  297. uint32_t RocPower;
  298. uint16_t Telemetry_1_slope;
  299. uint16_t Telemetry_2_slope;
  300. int32_t Telemetry_1_offset;
  301. int32_t Telemetry_2_offset;
  302. uint8_t MCLK_patch_flag;
  303. uint8_t reserved[3];
  304. };
  305. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  306. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  307. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  308. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  309. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  310. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  311. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  312. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  313. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  314. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  315. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  316. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  317. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  318. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  319. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  320. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  321. struct SMU75_SoftRegisters {
  322. uint32_t RefClockFrequency;
  323. uint32_t PmTimerPeriod;
  324. uint32_t FeatureEnables;
  325. #if defined (SMU__DGPU_ONLY)
  326. uint32_t PreVBlankGap;
  327. uint32_t VBlankTimeout;
  328. uint32_t TrainTimeGap;
  329. uint32_t MvddSwitchTime;
  330. uint32_t LongestAcpiTrainTime;
  331. uint32_t AcpiDelay;
  332. uint32_t G5TrainTime;
  333. uint32_t DelayMpllPwron;
  334. uint32_t VoltageChangeTimeout;
  335. #endif
  336. uint32_t HandshakeDisables;
  337. uint8_t DisplayPhy1Config;
  338. uint8_t DisplayPhy2Config;
  339. uint8_t DisplayPhy3Config;
  340. uint8_t DisplayPhy4Config;
  341. uint8_t DisplayPhy5Config;
  342. uint8_t DisplayPhy6Config;
  343. uint8_t DisplayPhy7Config;
  344. uint8_t DisplayPhy8Config;
  345. uint32_t AverageGraphicsActivity;
  346. uint32_t AverageMemoryActivity;
  347. uint32_t AverageGioActivity;
  348. uint8_t SClkDpmEnabledLevels;
  349. uint8_t MClkDpmEnabledLevels;
  350. uint8_t LClkDpmEnabledLevels;
  351. uint8_t PCIeDpmEnabledLevels;
  352. uint8_t UVDDpmEnabledLevels;
  353. uint8_t SAMUDpmEnabledLevels;
  354. uint8_t ACPDpmEnabledLevels;
  355. uint8_t VCEDpmEnabledLevels;
  356. uint32_t DRAM_LOG_ADDR_H;
  357. uint32_t DRAM_LOG_ADDR_L;
  358. uint32_t DRAM_LOG_PHY_ADDR_H;
  359. uint32_t DRAM_LOG_PHY_ADDR_L;
  360. uint32_t DRAM_LOG_BUFF_SIZE;
  361. uint32_t UlvEnterCount;
  362. uint32_t UlvTime;
  363. uint32_t UcodeLoadStatus;
  364. uint32_t AllowMvddSwitch;
  365. uint8_t Activity_Weight;
  366. uint8_t Reserved8[3];
  367. };
  368. typedef struct SMU75_SoftRegisters SMU75_SoftRegisters;
  369. struct SMU75_Firmware_Header {
  370. uint32_t Digest[5];
  371. uint32_t Version;
  372. uint32_t HeaderSize;
  373. uint32_t Flags;
  374. uint32_t EntryPoint;
  375. uint32_t CodeSize;
  376. uint32_t ImageSize;
  377. uint32_t Rtos;
  378. uint32_t SoftRegisters;
  379. uint32_t DpmTable;
  380. uint32_t FanTable;
  381. uint32_t CacConfigTable;
  382. uint32_t CacStatusTable;
  383. uint32_t mcRegisterTable;
  384. uint32_t mcArbDramTimingTable;
  385. uint32_t PmFuseTable;
  386. uint32_t Globals;
  387. uint32_t ClockStretcherTable;
  388. uint32_t VftTable;
  389. uint32_t Reserved1;
  390. uint32_t AvfsCksOff_AvfsGbvTable;
  391. uint32_t AvfsCksOff_BtcGbvTable;
  392. uint32_t MM_AvfsTable;
  393. uint32_t PowerSharingTable;
  394. uint32_t AvfsTable;
  395. uint32_t AvfsCksOffGbvTable;
  396. uint32_t AvfsMeanNSigma;
  397. uint32_t AvfsSclkOffsetTable;
  398. uint32_t Reserved[12];
  399. uint32_t Signature;
  400. };
  401. typedef struct SMU75_Firmware_Header SMU75_Firmware_Header;
  402. #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
  403. enum DisplayConfig {
  404. PowerDown = 1,
  405. DP54x4,
  406. DP54x2,
  407. DP54x1,
  408. DP27x4,
  409. DP27x2,
  410. DP27x1,
  411. HDMI297,
  412. HDMI162,
  413. LVDS,
  414. DP324x4,
  415. DP324x2,
  416. DP324x1
  417. };
  418. #define MC_BLOCK_COUNT 1
  419. #define CPL_BLOCK_COUNT 5
  420. #define SE_BLOCK_COUNT 15
  421. #define GC_BLOCK_COUNT 24
  422. struct SMU7_Local_Cac {
  423. uint8_t BlockId;
  424. uint8_t SignalId;
  425. uint8_t Threshold;
  426. uint8_t Padding;
  427. };
  428. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  429. struct SMU7_Local_Cac_Table {
  430. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  431. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  432. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  433. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  434. };
  435. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  436. #pragma pack(pop)
  437. #define CG_SYS_BITMASK_FIRST_BIT 0
  438. #define CG_SYS_BITMASK_LAST_BIT 10
  439. #define CG_SYS_BIF_MGLS_SHIFT 0
  440. #define CG_SYS_ROM_SHIFT 1
  441. #define CG_SYS_MC_MGCG_SHIFT 2
  442. #define CG_SYS_MC_MGLS_SHIFT 3
  443. #define CG_SYS_SDMA_MGCG_SHIFT 4
  444. #define CG_SYS_SDMA_MGLS_SHIFT 5
  445. #define CG_SYS_DRM_MGCG_SHIFT 6
  446. #define CG_SYS_HDP_MGCG_SHIFT 7
  447. #define CG_SYS_HDP_MGLS_SHIFT 8
  448. #define CG_SYS_DRM_MGLS_SHIFT 9
  449. #define CG_SYS_BIF_MGCG_SHIFT 10
  450. #define CG_SYS_BIF_MGLS_MASK 0x1
  451. #define CG_SYS_ROM_MASK 0x2
  452. #define CG_SYS_MC_MGCG_MASK 0x4
  453. #define CG_SYS_MC_MGLS_MASK 0x8
  454. #define CG_SYS_SDMA_MGCG_MASK 0x10
  455. #define CG_SYS_SDMA_MGLS_MASK 0x20
  456. #define CG_SYS_DRM_MGCG_MASK 0x40
  457. #define CG_SYS_HDP_MGCG_MASK 0x80
  458. #define CG_SYS_HDP_MGLS_MASK 0x100
  459. #define CG_SYS_DRM_MGLS_MASK 0x200
  460. #define CG_SYS_BIF_MGCG_MASK 0x400
  461. #define CG_GFX_BITMASK_FIRST_BIT 16
  462. #define CG_GFX_BITMASK_LAST_BIT 24
  463. #define CG_GFX_CGCG_SHIFT 16
  464. #define CG_GFX_CGLS_SHIFT 17
  465. #define CG_CPF_MGCG_SHIFT 18
  466. #define CG_RLC_MGCG_SHIFT 19
  467. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  468. #define CG_GFX_3DCG_SHIFT 21
  469. #define CG_GFX_3DLS_SHIFT 22
  470. #define CG_GFX_RLC_LS_SHIFT 23
  471. #define CG_GFX_CP_LS_SHIFT 24
  472. #define CG_GFX_CGCG_MASK 0x00010000
  473. #define CG_GFX_CGLS_MASK 0x00020000
  474. #define CG_CPF_MGCG_MASK 0x00040000
  475. #define CG_RLC_MGCG_MASK 0x00080000
  476. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  477. #define CG_GFX_3DCG_MASK 0x00200000
  478. #define CG_GFX_3DLS_MASK 0x00400000
  479. #define CG_GFX_RLC_LS_MASK 0x00800000
  480. #define CG_GFX_CP_LS_MASK 0x01000000
  481. #define VRCONF_VDDC_MASK 0x000000FF
  482. #define VRCONF_VDDC_SHIFT 0
  483. #define VRCONF_VDDGFX_MASK 0x0000FF00
  484. #define VRCONF_VDDGFX_SHIFT 8
  485. #define VRCONF_VDDCI_MASK 0x00FF0000
  486. #define VRCONF_VDDCI_SHIFT 16
  487. #define VRCONF_MVDD_MASK 0xFF000000
  488. #define VRCONF_MVDD_SHIFT 24
  489. #define VR_MERGED_WITH_VDDC 0
  490. #define VR_SVI2_PLANE_1 1
  491. #define VR_SVI2_PLANE_2 2
  492. #define VR_SMIO_PATTERN_1 3
  493. #define VR_SMIO_PATTERN_2 4
  494. #define VR_STATIC_VOLTAGE 5
  495. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  496. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  497. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  498. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  499. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  500. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  501. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  502. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  503. struct SMU_ClockStretcherDataTableEntry {
  504. uint8_t minVID;
  505. uint8_t maxVID;
  506. uint16_t setting;
  507. };
  508. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  509. struct SMU_ClockStretcherDataTable {
  510. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  511. };
  512. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  513. struct SMU_CKS_LOOKUPTableEntry {
  514. uint16_t minFreq;
  515. uint16_t maxFreq;
  516. uint8_t setting;
  517. uint8_t padding[3];
  518. };
  519. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  520. struct SMU_CKS_LOOKUPTable {
  521. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  522. };
  523. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  524. struct AgmAvfsData_t {
  525. uint16_t avgPsmCount[28];
  526. uint16_t minPsmCount[28];
  527. };
  528. typedef struct AgmAvfsData_t AgmAvfsData_t;
  529. enum VFT_COLUMNS {
  530. SCLK0,
  531. SCLK1,
  532. SCLK2,
  533. SCLK3,
  534. SCLK4,
  535. SCLK5,
  536. SCLK6,
  537. SCLK7,
  538. NUM_VFT_COLUMNS
  539. };
  540. enum {
  541. SCS_FUSE_T0,
  542. SCS_FUSE_T1,
  543. NUM_SCS_FUSE_TEMPERATURE
  544. };
  545. enum {
  546. SCKS_ON,
  547. SCKS_OFF,
  548. NUM_SCKS_STATE_TYPES
  549. };
  550. #define VFT_TABLE_DEFINED
  551. #define TEMP_RANGE_MAXSTEPS 12
  552. struct VFT_CELL_t {
  553. uint16_t Voltage;
  554. };
  555. typedef struct VFT_CELL_t VFT_CELL_t;
  556. #ifdef SMU__FIRMWARE_SCKS_PRESENT__1
  557. struct SCS_CELL_t {
  558. uint16_t PsmCnt[NUM_SCKS_STATE_TYPES];
  559. };
  560. typedef struct SCS_CELL_t SCS_CELL_t;
  561. #endif
  562. struct VFT_TABLE_t {
  563. VFT_CELL_t Cell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
  564. uint16_t AvfsGbv [NUM_VFT_COLUMNS];
  565. uint16_t BtcGbv [NUM_VFT_COLUMNS];
  566. int16_t Temperature [TEMP_RANGE_MAXSTEPS];
  567. #ifdef SMU__FIRMWARE_SCKS_PRESENT__1
  568. SCS_CELL_t ScksCell[TEMP_RANGE_MAXSTEPS][NUM_VFT_COLUMNS];
  569. #endif
  570. uint8_t NumTemperatureSteps;
  571. uint8_t padding[3];
  572. };
  573. typedef struct VFT_TABLE_t VFT_TABLE_t;
  574. #define BTCGB_VDROOP_TABLE_MAX_ENTRIES 2
  575. #define AVFSGB_VDROOP_TABLE_MAX_ENTRIES 2
  576. struct GB_VDROOP_TABLE_t {
  577. int32_t a0;
  578. int32_t a1;
  579. int32_t a2;
  580. uint32_t spare;
  581. };
  582. typedef struct GB_VDROOP_TABLE_t GB_VDROOP_TABLE_t;
  583. struct SMU_QuadraticCoeffs {
  584. int32_t m1;
  585. int32_t b;
  586. int16_t m2;
  587. uint8_t m1_shift;
  588. uint8_t m2_shift;
  589. };
  590. typedef struct SMU_QuadraticCoeffs SMU_QuadraticCoeffs;
  591. struct AVFS_Margin_t {
  592. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  593. };
  594. typedef struct AVFS_Margin_t AVFS_Margin_t;
  595. struct AVFS_CksOff_Gbv_t {
  596. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  597. };
  598. typedef struct AVFS_CksOff_Gbv_t AVFS_CksOff_Gbv_t;
  599. struct AVFS_CksOff_AvfsGbv_t {
  600. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  601. };
  602. typedef struct AVFS_CksOff_AvfsGbv_t AVFS_CksOff_AvfsGbv_t;
  603. struct AVFS_CksOff_BtcGbv_t {
  604. VFT_CELL_t Cell[NUM_VFT_COLUMNS];
  605. };
  606. typedef struct AVFS_CksOff_BtcGbv_t AVFS_CksOff_BtcGbv_t;
  607. struct AVFS_meanNsigma_t {
  608. uint32_t Aconstant[3];
  609. uint16_t DC_tol_sigma;
  610. uint16_t Platform_mean;
  611. uint16_t Platform_sigma;
  612. uint16_t PSM_Age_CompFactor;
  613. uint8_t Static_Voltage_Offset[NUM_VFT_COLUMNS];
  614. };
  615. typedef struct AVFS_meanNsigma_t AVFS_meanNsigma_t;
  616. struct AVFS_Sclk_Offset_t {
  617. uint16_t Sclk_Offset[8];
  618. };
  619. typedef struct AVFS_Sclk_Offset_t AVFS_Sclk_Offset_t;
  620. struct Power_Sharing_t {
  621. uint32_t EnergyCounter;
  622. uint32_t EngeryThreshold;
  623. uint64_t AM_SCLK_CNT;
  624. uint64_t AM_0_BUSY_CNT;
  625. };
  626. typedef struct Power_Sharing_t Power_Sharing_t;
  627. #endif