smu11_driver_if.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU11_DRIVER_IF_H
  24. #define SMU11_DRIVER_IF_H
  25. // *** IMPORTANT ***
  26. // SMU TEAM: Always increment the interface version if
  27. // any structure is changed in this file
  28. #define SMU11_DRIVER_IF_VERSION 0x12
  29. #define PPTABLE_V20_SMU_VERSION 3
  30. #define NUM_GFXCLK_DPM_LEVELS 16
  31. #define NUM_VCLK_DPM_LEVELS 8
  32. #define NUM_DCLK_DPM_LEVELS 8
  33. #define NUM_ECLK_DPM_LEVELS 8
  34. #define NUM_MP0CLK_DPM_LEVELS 2
  35. #define NUM_SOCCLK_DPM_LEVELS 8
  36. #define NUM_UCLK_DPM_LEVELS 4
  37. #define NUM_FCLK_DPM_LEVELS 8
  38. #define NUM_DCEFCLK_DPM_LEVELS 8
  39. #define NUM_DISPCLK_DPM_LEVELS 8
  40. #define NUM_PIXCLK_DPM_LEVELS 8
  41. #define NUM_PHYCLK_DPM_LEVELS 8
  42. #define NUM_LINK_LEVELS 2
  43. #define NUM_XGMI_LEVELS 2
  44. #define MAX_GFXCLK_DPM_LEVEL (NUM_GFXCLK_DPM_LEVELS - 1)
  45. #define MAX_VCLK_DPM_LEVEL (NUM_VCLK_DPM_LEVELS - 1)
  46. #define MAX_DCLK_DPM_LEVEL (NUM_DCLK_DPM_LEVELS - 1)
  47. #define MAX_ECLK_DPM_LEVEL (NUM_ECLK_DPM_LEVELS - 1)
  48. #define MAX_MP0CLK_DPM_LEVEL (NUM_MP0CLK_DPM_LEVELS - 1)
  49. #define MAX_SOCCLK_DPM_LEVEL (NUM_SOCCLK_DPM_LEVELS - 1)
  50. #define MAX_UCLK_DPM_LEVEL (NUM_UCLK_DPM_LEVELS - 1)
  51. #define MAX_FCLK_DPM_LEVEL (NUM_FCLK_DPM_LEVELS - 1)
  52. #define MAX_DCEFCLK_DPM_LEVEL (NUM_DCEFCLK_DPM_LEVELS - 1)
  53. #define MAX_DISPCLK_DPM_LEVEL (NUM_DISPCLK_DPM_LEVELS - 1)
  54. #define MAX_PIXCLK_DPM_LEVEL (NUM_PIXCLK_DPM_LEVELS - 1)
  55. #define MAX_PHYCLK_DPM_LEVEL (NUM_PHYCLK_DPM_LEVELS - 1)
  56. #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
  57. #define MAX_XGMI_LEVEL (NUM_XGMI_LEVELS - 1)
  58. #define PPSMC_GeminiModeNone 0
  59. #define PPSMC_GeminiModeMaster 1
  60. #define PPSMC_GeminiModeSlave 2
  61. #define FEATURE_DPM_PREFETCHER_BIT 0
  62. #define FEATURE_DPM_GFXCLK_BIT 1
  63. #define FEATURE_DPM_UCLK_BIT 2
  64. #define FEATURE_DPM_SOCCLK_BIT 3
  65. #define FEATURE_DPM_UVD_BIT 4
  66. #define FEATURE_DPM_VCE_BIT 5
  67. #define FEATURE_ULV_BIT 6
  68. #define FEATURE_DPM_MP0CLK_BIT 7
  69. #define FEATURE_DPM_LINK_BIT 8
  70. #define FEATURE_DPM_DCEFCLK_BIT 9
  71. #define FEATURE_DS_GFXCLK_BIT 10
  72. #define FEATURE_DS_SOCCLK_BIT 11
  73. #define FEATURE_DS_LCLK_BIT 12
  74. #define FEATURE_PPT_BIT 13
  75. #define FEATURE_TDC_BIT 14
  76. #define FEATURE_THERMAL_BIT 15
  77. #define FEATURE_GFX_PER_CU_CG_BIT 16
  78. #define FEATURE_RM_BIT 17
  79. #define FEATURE_DS_DCEFCLK_BIT 18
  80. #define FEATURE_ACDC_BIT 19
  81. #define FEATURE_VR0HOT_BIT 20
  82. #define FEATURE_VR1HOT_BIT 21
  83. #define FEATURE_FW_CTF_BIT 22
  84. #define FEATURE_LED_DISPLAY_BIT 23
  85. #define FEATURE_FAN_CONTROL_BIT 24
  86. #define FEATURE_GFX_EDC_BIT 25
  87. #define FEATURE_GFXOFF_BIT 26
  88. #define FEATURE_CG_BIT 27
  89. #define FEATURE_DPM_FCLK_BIT 28
  90. #define FEATURE_DS_FCLK_BIT 29
  91. #define FEATURE_DS_MP1CLK_BIT 30
  92. #define FEATURE_DS_MP0CLK_BIT 31
  93. #define FEATURE_XGMI_BIT 32
  94. #define FEATURE_SPARE_33_BIT 33
  95. #define FEATURE_SPARE_34_BIT 34
  96. #define FEATURE_SPARE_35_BIT 35
  97. #define FEATURE_SPARE_36_BIT 36
  98. #define FEATURE_SPARE_37_BIT 37
  99. #define FEATURE_SPARE_38_BIT 38
  100. #define FEATURE_SPARE_39_BIT 39
  101. #define FEATURE_SPARE_40_BIT 40
  102. #define FEATURE_SPARE_41_BIT 41
  103. #define FEATURE_SPARE_42_BIT 42
  104. #define FEATURE_SPARE_43_BIT 43
  105. #define FEATURE_SPARE_44_BIT 44
  106. #define FEATURE_SPARE_45_BIT 45
  107. #define FEATURE_SPARE_46_BIT 46
  108. #define FEATURE_SPARE_47_BIT 47
  109. #define FEATURE_SPARE_48_BIT 48
  110. #define FEATURE_SPARE_49_BIT 49
  111. #define FEATURE_SPARE_50_BIT 50
  112. #define FEATURE_SPARE_51_BIT 51
  113. #define FEATURE_SPARE_52_BIT 52
  114. #define FEATURE_SPARE_53_BIT 53
  115. #define FEATURE_SPARE_54_BIT 54
  116. #define FEATURE_SPARE_55_BIT 55
  117. #define FEATURE_SPARE_56_BIT 56
  118. #define FEATURE_SPARE_57_BIT 57
  119. #define FEATURE_SPARE_58_BIT 58
  120. #define FEATURE_SPARE_59_BIT 59
  121. #define FEATURE_SPARE_60_BIT 60
  122. #define FEATURE_SPARE_61_BIT 61
  123. #define FEATURE_SPARE_62_BIT 62
  124. #define FEATURE_SPARE_63_BIT 63
  125. #define NUM_FEATURES 64
  126. #define FEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT )
  127. #define FEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT )
  128. #define FEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT )
  129. #define FEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT )
  130. #define FEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT )
  131. #define FEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT )
  132. #define FEATURE_ULV_MASK (1 << FEATURE_ULV_BIT )
  133. #define FEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT )
  134. #define FEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT )
  135. #define FEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT )
  136. #define FEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT )
  137. #define FEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT )
  138. #define FEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT )
  139. #define FEATURE_PPT_MASK (1 << FEATURE_PPT_BIT )
  140. #define FEATURE_TDC_MASK (1 << FEATURE_TDC_BIT )
  141. #define FEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT )
  142. #define FEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT )
  143. #define FEATURE_RM_MASK (1 << FEATURE_RM_BIT )
  144. #define FEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT )
  145. #define FEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT )
  146. #define FEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT )
  147. #define FEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT )
  148. #define FEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT )
  149. #define FEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT )
  150. #define FEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT )
  151. #define FEATURE_GFX_EDC_MASK (1 << FEATURE_GFX_EDC_BIT )
  152. #define FEATURE_GFXOFF_MASK (1 << FEATURE_GFXOFF_BIT )
  153. #define FEATURE_CG_MASK (1 << FEATURE_CG_BIT )
  154. #define FEATURE_DPM_FCLK_MASK (1 << FEATURE_DPM_FCLK_BIT )
  155. #define FEATURE_DS_FCLK_MASK (1 << FEATURE_DS_FCLK_BIT )
  156. #define FEATURE_DS_MP1CLK_MASK (1 << FEATURE_DS_MP1CLK_BIT )
  157. #define FEATURE_DS_MP0CLK_MASK (1 << FEATURE_DS_MP0CLK_BIT )
  158. #define FEATURE_XGMI_MASK (1 << FEATURE_XGMI_BIT )
  159. #define DPM_OVERRIDE_DISABLE_SOCCLK_PID 0x00000001
  160. #define DPM_OVERRIDE_DISABLE_UCLK_PID 0x00000002
  161. #define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_SOCCLK 0x00000004
  162. #define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_UCLK 0x00000008
  163. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_SOCCLK 0x00000010
  164. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_UCLK 0x00000020
  165. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_SOCCLK 0x00000040
  166. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_UCLK 0x00000080
  167. #define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_SOCCLK 0x00000100
  168. #define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_UCLK 0x00000200
  169. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_SOCCLK 0x00000400
  170. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_UCLK 0x00000800
  171. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_SOCCLK 0x00001000
  172. #define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_UCLK 0x00002000
  173. #define DPM_OVERRIDE_ENABLE_GFXOFF_GFXCLK_SWITCH 0x00004000
  174. #define DPM_OVERRIDE_ENABLE_GFXOFF_SOCCLK_SWITCH 0x00008000
  175. #define DPM_OVERRIDE_ENABLE_GFXOFF_UCLK_SWITCH 0x00010000
  176. #define DPM_OVERRIDE_ENABLE_GFXOFF_FCLK_SWITCH 0x00020000
  177. #define I2C_CONTROLLER_ENABLED 1
  178. #define I2C_CONTROLLER_DISABLED 0
  179. #define VR_MAPPING_VR_SELECT_MASK 0x01
  180. #define VR_MAPPING_VR_SELECT_SHIFT 0x00
  181. #define VR_MAPPING_PLANE_SELECT_MASK 0x02
  182. #define VR_MAPPING_PLANE_SELECT_SHIFT 0x01
  183. #define PSI_SEL_VR0_PLANE0_PSI0 0x01
  184. #define PSI_SEL_VR0_PLANE0_PSI1 0x02
  185. #define PSI_SEL_VR0_PLANE1_PSI0 0x04
  186. #define PSI_SEL_VR0_PLANE1_PSI1 0x08
  187. #define PSI_SEL_VR1_PLANE0_PSI0 0x10
  188. #define PSI_SEL_VR1_PLANE0_PSI1 0x20
  189. #define PSI_SEL_VR1_PLANE1_PSI0 0x40
  190. #define PSI_SEL_VR1_PLANE1_PSI1 0x80
  191. #define THROTTLER_STATUS_PADDING_BIT 0
  192. #define THROTTLER_STATUS_TEMP_EDGE_BIT 1
  193. #define THROTTLER_STATUS_TEMP_HOTSPOT_BIT 2
  194. #define THROTTLER_STATUS_TEMP_HBM_BIT 3
  195. #define THROTTLER_STATUS_TEMP_VR_GFX_BIT 4
  196. #define THROTTLER_STATUS_TEMP_VR_SOC_BIT 5
  197. #define THROTTLER_STATUS_TEMP_VR_MEM0_BIT 6
  198. #define THROTTLER_STATUS_TEMP_VR_MEM1_BIT 7
  199. #define THROTTLER_STATUS_TEMP_LIQUID_BIT 8
  200. #define THROTTLER_STATUS_TEMP_PLX_BIT 9
  201. #define THROTTLER_STATUS_TEMP_SKIN_BIT 10
  202. #define THROTTLER_STATUS_TDC_GFX_BIT 11
  203. #define THROTTLER_STATUS_TDC_SOC_BIT 12
  204. #define THROTTLER_STATUS_PPT_BIT 13
  205. #define THROTTLER_STATUS_FIT_BIT 14
  206. #define THROTTLER_STATUS_PPM_BIT 15
  207. #define TABLE_TRANSFER_OK 0x0
  208. #define TABLE_TRANSFER_FAILED 0xFF
  209. #define WORKLOAD_DEFAULT_BIT 0
  210. #define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT 1
  211. #define WORKLOAD_PPLIB_POWER_SAVING_BIT 2
  212. #define WORKLOAD_PPLIB_VIDEO_BIT 3
  213. #define WORKLOAD_PPLIB_VR_BIT 4
  214. #define WORKLOAD_PPLIB_COMPUTE_BIT 5
  215. #define WORKLOAD_PPLIB_CUSTOM_BIT 6
  216. #define WORKLOAD_PPLIB_COUNT 7
  217. #define XGMI_STATE_D0 1
  218. #define XGMI_STATE_D3 0
  219. typedef enum {
  220. I2C_CONTROLLER_PORT_0 = 0,
  221. I2C_CONTROLLER_PORT_1 = 1,
  222. } I2cControllerPort_e;
  223. typedef enum {
  224. I2C_CONTROLLER_NAME_VR_GFX = 0,
  225. I2C_CONTROLLER_NAME_VR_SOC,
  226. I2C_CONTROLLER_NAME_VR_VDDCI,
  227. I2C_CONTROLLER_NAME_VR_HBM,
  228. I2C_CONTROLLER_NAME_LIQUID_0,
  229. I2C_CONTROLLER_NAME_LIQUID_1,
  230. I2C_CONTROLLER_NAME_PLX,
  231. I2C_CONTROLLER_NAME_COUNT,
  232. } I2cControllerName_e;
  233. typedef enum {
  234. I2C_CONTROLLER_THROTTLER_TYPE_NONE = 0,
  235. I2C_CONTROLLER_THROTTLER_VR_GFX,
  236. I2C_CONTROLLER_THROTTLER_VR_SOC,
  237. I2C_CONTROLLER_THROTTLER_VR_VDDCI,
  238. I2C_CONTROLLER_THROTTLER_VR_HBM,
  239. I2C_CONTROLLER_THROTTLER_LIQUID_0,
  240. I2C_CONTROLLER_THROTTLER_LIQUID_1,
  241. I2C_CONTROLLER_THROTTLER_PLX,
  242. } I2cControllerThrottler_e;
  243. typedef enum {
  244. I2C_CONTROLLER_PROTOCOL_VR_XPDE132G5,
  245. I2C_CONTROLLER_PROTOCOL_VR_IR35217,
  246. I2C_CONTROLLER_PROTOCOL_TMP_TMP102A,
  247. I2C_CONTROLLER_PROTOCOL_SPARE_0,
  248. I2C_CONTROLLER_PROTOCOL_SPARE_1,
  249. I2C_CONTROLLER_PROTOCOL_SPARE_2,
  250. } I2cControllerProtocol_e;
  251. typedef enum {
  252. I2C_CONTROLLER_SPEED_SLOW = 0,
  253. I2C_CONTROLLER_SPEED_FAST = 1,
  254. } I2cControllerSpeed_e;
  255. typedef struct {
  256. uint32_t Enabled;
  257. uint32_t SlaveAddress;
  258. uint32_t ControllerPort;
  259. uint32_t ControllerName;
  260. uint32_t ThermalThrottler;
  261. uint32_t I2cProtocol;
  262. uint32_t I2cSpeed;
  263. } I2cControllerConfig_t;
  264. typedef struct {
  265. uint32_t a;
  266. uint32_t b;
  267. uint32_t c;
  268. } QuadraticInt_t;
  269. typedef struct {
  270. uint32_t m;
  271. uint32_t b;
  272. } LinearInt_t;
  273. typedef struct {
  274. uint32_t a;
  275. uint32_t b;
  276. uint32_t c;
  277. } DroopInt_t;
  278. typedef enum {
  279. PPCLK_GFXCLK,
  280. PPCLK_VCLK,
  281. PPCLK_DCLK,
  282. PPCLK_ECLK,
  283. PPCLK_SOCCLK,
  284. PPCLK_UCLK,
  285. PPCLK_DCEFCLK,
  286. PPCLK_DISPCLK,
  287. PPCLK_PIXCLK,
  288. PPCLK_PHYCLK,
  289. PPCLK_FCLK,
  290. PPCLK_COUNT,
  291. } PPCLK_e;
  292. typedef enum {
  293. POWER_SOURCE_AC,
  294. POWER_SOURCE_DC,
  295. POWER_SOURCE_COUNT,
  296. } POWER_SOURCE_e;
  297. typedef enum {
  298. VOLTAGE_MODE_AVFS = 0,
  299. VOLTAGE_MODE_AVFS_SS,
  300. VOLTAGE_MODE_SS,
  301. VOLTAGE_MODE_COUNT,
  302. } VOLTAGE_MODE_e;
  303. typedef enum {
  304. AVFS_VOLTAGE_GFX = 0,
  305. AVFS_VOLTAGE_SOC,
  306. AVFS_VOLTAGE_COUNT,
  307. } AVFS_VOLTAGE_TYPE_e;
  308. typedef struct {
  309. uint8_t VoltageMode;
  310. uint8_t SnapToDiscrete;
  311. uint8_t NumDiscreteLevels;
  312. uint8_t padding;
  313. LinearInt_t ConversionToAvfsClk;
  314. QuadraticInt_t SsCurve;
  315. } DpmDescriptor_t;
  316. typedef struct {
  317. uint32_t Version;
  318. uint32_t FeaturesToRun[2];
  319. uint16_t SocketPowerLimitAc0;
  320. uint16_t SocketPowerLimitAc0Tau;
  321. uint16_t SocketPowerLimitAc1;
  322. uint16_t SocketPowerLimitAc1Tau;
  323. uint16_t SocketPowerLimitAc2;
  324. uint16_t SocketPowerLimitAc2Tau;
  325. uint16_t SocketPowerLimitAc3;
  326. uint16_t SocketPowerLimitAc3Tau;
  327. uint16_t SocketPowerLimitDc;
  328. uint16_t SocketPowerLimitDcTau;
  329. uint16_t TdcLimitSoc;
  330. uint16_t TdcLimitSocTau;
  331. uint16_t TdcLimitGfx;
  332. uint16_t TdcLimitGfxTau;
  333. uint16_t TedgeLimit;
  334. uint16_t ThotspotLimit;
  335. uint16_t ThbmLimit;
  336. uint16_t Tvr_gfxLimit;
  337. uint16_t Tvr_memLimit;
  338. uint16_t Tliquid1Limit;
  339. uint16_t Tliquid2Limit;
  340. uint16_t TplxLimit;
  341. uint32_t FitLimit;
  342. uint16_t PpmPowerLimit;
  343. uint16_t PpmTemperatureThreshold;
  344. uint8_t MemoryOnPackage;
  345. uint8_t padding8_limits;
  346. uint16_t Tvr_SocLimit;
  347. uint16_t UlvVoltageOffsetSoc;
  348. uint16_t UlvVoltageOffsetGfx;
  349. uint8_t UlvSmnclkDid;
  350. uint8_t UlvMp1clkDid;
  351. uint8_t UlvGfxclkBypass;
  352. uint8_t Padding234;
  353. uint16_t MinVoltageGfx;
  354. uint16_t MinVoltageSoc;
  355. uint16_t MaxVoltageGfx;
  356. uint16_t MaxVoltageSoc;
  357. uint16_t LoadLineResistanceGfx;
  358. uint16_t LoadLineResistanceSoc;
  359. DpmDescriptor_t DpmDescriptor[PPCLK_COUNT];
  360. uint16_t FreqTableGfx [NUM_GFXCLK_DPM_LEVELS ];
  361. uint16_t FreqTableVclk [NUM_VCLK_DPM_LEVELS ];
  362. uint16_t FreqTableDclk [NUM_DCLK_DPM_LEVELS ];
  363. uint16_t FreqTableEclk [NUM_ECLK_DPM_LEVELS ];
  364. uint16_t FreqTableSocclk [NUM_SOCCLK_DPM_LEVELS ];
  365. uint16_t FreqTableUclk [NUM_UCLK_DPM_LEVELS ];
  366. uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ];
  367. uint16_t FreqTableDcefclk [NUM_DCEFCLK_DPM_LEVELS ];
  368. uint16_t FreqTableDispclk [NUM_DISPCLK_DPM_LEVELS ];
  369. uint16_t FreqTablePixclk [NUM_PIXCLK_DPM_LEVELS ];
  370. uint16_t FreqTablePhyclk [NUM_PHYCLK_DPM_LEVELS ];
  371. uint16_t DcModeMaxFreq [PPCLK_COUNT ];
  372. uint16_t Padding8_Clks;
  373. uint16_t Mp0clkFreq [NUM_MP0CLK_DPM_LEVELS];
  374. uint16_t Mp0DpmVoltage [NUM_MP0CLK_DPM_LEVELS];
  375. uint16_t GfxclkFidle;
  376. uint16_t GfxclkSlewRate;
  377. uint16_t CksEnableFreq;
  378. uint16_t Padding789;
  379. QuadraticInt_t CksVoltageOffset;
  380. uint8_t Padding567[4];
  381. uint16_t GfxclkDsMaxFreq;
  382. uint8_t GfxclkSource;
  383. uint8_t Padding456;
  384. uint8_t LowestUclkReservedForUlv;
  385. uint8_t Padding8_Uclk[3];
  386. uint8_t PcieGenSpeed[NUM_LINK_LEVELS];
  387. uint8_t PcieLaneCount[NUM_LINK_LEVELS];
  388. uint16_t LclkFreq[NUM_LINK_LEVELS];
  389. uint16_t EnableTdpm;
  390. uint16_t TdpmHighHystTemperature;
  391. uint16_t TdpmLowHystTemperature;
  392. uint16_t GfxclkFreqHighTempLimit;
  393. uint16_t FanStopTemp;
  394. uint16_t FanStartTemp;
  395. uint16_t FanGainEdge;
  396. uint16_t FanGainHotspot;
  397. uint16_t FanGainLiquid;
  398. uint16_t FanGainVrGfx;
  399. uint16_t FanGainVrSoc;
  400. uint16_t FanGainPlx;
  401. uint16_t FanGainHbm;
  402. uint16_t FanPwmMin;
  403. uint16_t FanAcousticLimitRpm;
  404. uint16_t FanThrottlingRpm;
  405. uint16_t FanMaximumRpm;
  406. uint16_t FanTargetTemperature;
  407. uint16_t FanTargetGfxclk;
  408. uint8_t FanZeroRpmEnable;
  409. uint8_t FanTachEdgePerRev;
  410. int16_t FuzzyFan_ErrorSetDelta;
  411. int16_t FuzzyFan_ErrorRateSetDelta;
  412. int16_t FuzzyFan_PwmSetDelta;
  413. uint16_t FuzzyFan_Reserved;
  414. uint8_t OverrideAvfsGb[AVFS_VOLTAGE_COUNT];
  415. uint8_t Padding8_Avfs[2];
  416. QuadraticInt_t qAvfsGb[AVFS_VOLTAGE_COUNT];
  417. DroopInt_t dBtcGbGfxCksOn;
  418. DroopInt_t dBtcGbGfxCksOff;
  419. DroopInt_t dBtcGbGfxAfll;
  420. DroopInt_t dBtcGbSoc;
  421. LinearInt_t qAgingGb[AVFS_VOLTAGE_COUNT];
  422. QuadraticInt_t qStaticVoltageOffset[AVFS_VOLTAGE_COUNT];
  423. uint16_t DcTol[AVFS_VOLTAGE_COUNT];
  424. uint8_t DcBtcEnabled[AVFS_VOLTAGE_COUNT];
  425. uint8_t Padding8_GfxBtc[2];
  426. int16_t DcBtcMin[AVFS_VOLTAGE_COUNT];
  427. uint16_t DcBtcMax[AVFS_VOLTAGE_COUNT];
  428. uint8_t XgmiLinkSpeed [NUM_XGMI_LEVELS];
  429. uint8_t XgmiLinkWidth [NUM_XGMI_LEVELS];
  430. uint16_t XgmiFclkFreq [NUM_XGMI_LEVELS];
  431. uint16_t XgmiUclkFreq [NUM_XGMI_LEVELS];
  432. uint16_t XgmiSocclkFreq [NUM_XGMI_LEVELS];
  433. uint16_t XgmiSocVoltage [NUM_XGMI_LEVELS];
  434. uint32_t DebugOverrides;
  435. QuadraticInt_t ReservedEquation0;
  436. QuadraticInt_t ReservedEquation1;
  437. QuadraticInt_t ReservedEquation2;
  438. QuadraticInt_t ReservedEquation3;
  439. uint16_t MinVoltageUlvGfx;
  440. uint16_t MinVoltageUlvSoc;
  441. uint16_t MGpuFanBoostLimitRpm;
  442. uint16_t padding16_Fan;
  443. uint16_t FanGainVrMem0;
  444. uint16_t FanGainVrMem1;
  445. uint16_t DcBtcGb[AVFS_VOLTAGE_COUNT];
  446. uint32_t Reserved[11];
  447. uint32_t Padding32[3];
  448. uint16_t MaxVoltageStepGfx;
  449. uint16_t MaxVoltageStepSoc;
  450. uint8_t VddGfxVrMapping;
  451. uint8_t VddSocVrMapping;
  452. uint8_t VddMem0VrMapping;
  453. uint8_t VddMem1VrMapping;
  454. uint8_t GfxUlvPhaseSheddingMask;
  455. uint8_t SocUlvPhaseSheddingMask;
  456. uint8_t ExternalSensorPresent;
  457. uint8_t Padding8_V;
  458. uint16_t GfxMaxCurrent;
  459. int8_t GfxOffset;
  460. uint8_t Padding_TelemetryGfx;
  461. uint16_t SocMaxCurrent;
  462. int8_t SocOffset;
  463. uint8_t Padding_TelemetrySoc;
  464. uint16_t Mem0MaxCurrent;
  465. int8_t Mem0Offset;
  466. uint8_t Padding_TelemetryMem0;
  467. uint16_t Mem1MaxCurrent;
  468. int8_t Mem1Offset;
  469. uint8_t Padding_TelemetryMem1;
  470. uint8_t AcDcGpio;
  471. uint8_t AcDcPolarity;
  472. uint8_t VR0HotGpio;
  473. uint8_t VR0HotPolarity;
  474. uint8_t VR1HotGpio;
  475. uint8_t VR1HotPolarity;
  476. uint8_t Padding1;
  477. uint8_t Padding2;
  478. uint8_t LedPin0;
  479. uint8_t LedPin1;
  480. uint8_t LedPin2;
  481. uint8_t padding8_4;
  482. uint8_t PllGfxclkSpreadEnabled;
  483. uint8_t PllGfxclkSpreadPercent;
  484. uint16_t PllGfxclkSpreadFreq;
  485. uint8_t UclkSpreadEnabled;
  486. uint8_t UclkSpreadPercent;
  487. uint16_t UclkSpreadFreq;
  488. uint8_t FclkSpreadEnabled;
  489. uint8_t FclkSpreadPercent;
  490. uint16_t FclkSpreadFreq;
  491. uint8_t FllGfxclkSpreadEnabled;
  492. uint8_t FllGfxclkSpreadPercent;
  493. uint16_t FllGfxclkSpreadFreq;
  494. I2cControllerConfig_t I2cControllers[I2C_CONTROLLER_NAME_COUNT];
  495. uint32_t BoardReserved[10];
  496. uint32_t MmHubPadding[8];
  497. } PPTable_t;
  498. typedef struct {
  499. uint16_t GfxclkAverageLpfTau;
  500. uint16_t SocclkAverageLpfTau;
  501. uint16_t UclkAverageLpfTau;
  502. uint16_t GfxActivityLpfTau;
  503. uint16_t UclkActivityLpfTau;
  504. uint32_t MmHubPadding[8];
  505. } DriverSmuConfig_t;
  506. typedef struct {
  507. uint16_t GfxclkFmin;
  508. uint16_t GfxclkFmax;
  509. uint16_t GfxclkFreq1;
  510. uint16_t GfxclkVolt1;
  511. uint16_t GfxclkFreq2;
  512. uint16_t GfxclkVolt2;
  513. uint16_t GfxclkFreq3;
  514. uint16_t GfxclkVolt3;
  515. uint16_t UclkFmax;
  516. int16_t OverDrivePct;
  517. uint16_t FanMaximumRpm;
  518. uint16_t FanMinimumPwm;
  519. uint16_t FanTargetTemperature;
  520. uint16_t MaxOpTemp;
  521. uint16_t FanZeroRpmEnable;
  522. uint16_t Padding;
  523. } OverDriveTable_t;
  524. typedef struct {
  525. uint16_t CurrClock[PPCLK_COUNT];
  526. uint16_t AverageGfxclkFrequency;
  527. uint16_t AverageSocclkFrequency;
  528. uint16_t AverageUclkFrequency ;
  529. uint16_t AverageGfxActivity ;
  530. uint16_t AverageUclkActivity ;
  531. uint8_t CurrSocVoltageOffset ;
  532. uint8_t CurrGfxVoltageOffset ;
  533. uint8_t CurrMemVidOffset ;
  534. uint8_t Padding8 ;
  535. uint16_t CurrSocketPower ;
  536. uint16_t TemperatureEdge ;
  537. uint16_t TemperatureHotspot ;
  538. uint16_t TemperatureHBM ;
  539. uint16_t TemperatureVrGfx ;
  540. uint16_t TemperatureVrSoc ;
  541. uint16_t TemperatureVrMem0 ;
  542. uint16_t TemperatureVrMem1 ;
  543. uint16_t TemperatureLiquid ;
  544. uint16_t TemperaturePlx ;
  545. uint32_t ThrottlerStatus ;
  546. uint8_t LinkDpmLevel;
  547. uint8_t Padding[3];
  548. uint32_t MmHubPadding[7];
  549. } SmuMetrics_t;
  550. typedef struct {
  551. uint16_t MinClock;
  552. uint16_t MaxClock;
  553. uint16_t MinUclk;
  554. uint16_t MaxUclk;
  555. uint8_t WmSetting;
  556. uint8_t Padding[3];
  557. } WatermarkRowGeneric_t;
  558. #define NUM_WM_RANGES 4
  559. typedef enum {
  560. WM_SOCCLK = 0,
  561. WM_DCEFCLK,
  562. WM_COUNT_PP,
  563. } WM_CLOCK_e;
  564. typedef struct {
  565. WatermarkRowGeneric_t WatermarkRow[WM_COUNT_PP][NUM_WM_RANGES];
  566. uint32_t MmHubPadding[7];
  567. } Watermarks_t;
  568. typedef struct {
  569. uint16_t avgPsmCount[45];
  570. uint16_t minPsmCount[45];
  571. float avgPsmVoltage[45];
  572. float minPsmVoltage[45];
  573. uint16_t avgScsPsmCount;
  574. uint16_t minScsPsmCount;
  575. float avgScsPsmVoltage;
  576. float minScsPsmVoltage;
  577. uint32_t MmHubPadding[6];
  578. } AvfsDebugTable_t;
  579. typedef struct {
  580. uint8_t AvfsVersion;
  581. uint8_t AvfsEn[AVFS_VOLTAGE_COUNT];
  582. uint8_t OverrideVFT[AVFS_VOLTAGE_COUNT];
  583. uint8_t OverrideAvfsGb[AVFS_VOLTAGE_COUNT];
  584. uint8_t OverrideTemperatures[AVFS_VOLTAGE_COUNT];
  585. uint8_t OverrideVInversion[AVFS_VOLTAGE_COUNT];
  586. uint8_t OverrideP2V[AVFS_VOLTAGE_COUNT];
  587. uint8_t OverrideP2VCharzFreq[AVFS_VOLTAGE_COUNT];
  588. int32_t VFT0_m1[AVFS_VOLTAGE_COUNT];
  589. int32_t VFT0_m2[AVFS_VOLTAGE_COUNT];
  590. int32_t VFT0_b[AVFS_VOLTAGE_COUNT];
  591. int32_t VFT1_m1[AVFS_VOLTAGE_COUNT];
  592. int32_t VFT1_m2[AVFS_VOLTAGE_COUNT];
  593. int32_t VFT1_b[AVFS_VOLTAGE_COUNT];
  594. int32_t VFT2_m1[AVFS_VOLTAGE_COUNT];
  595. int32_t VFT2_m2[AVFS_VOLTAGE_COUNT];
  596. int32_t VFT2_b[AVFS_VOLTAGE_COUNT];
  597. int32_t AvfsGb0_m1[AVFS_VOLTAGE_COUNT];
  598. int32_t AvfsGb0_m2[AVFS_VOLTAGE_COUNT];
  599. int32_t AvfsGb0_b[AVFS_VOLTAGE_COUNT];
  600. int32_t AcBtcGb_m1[AVFS_VOLTAGE_COUNT];
  601. int32_t AcBtcGb_m2[AVFS_VOLTAGE_COUNT];
  602. int32_t AcBtcGb_b[AVFS_VOLTAGE_COUNT];
  603. uint32_t AvfsTempCold[AVFS_VOLTAGE_COUNT];
  604. uint32_t AvfsTempMid[AVFS_VOLTAGE_COUNT];
  605. uint32_t AvfsTempHot[AVFS_VOLTAGE_COUNT];
  606. uint32_t VInversion[AVFS_VOLTAGE_COUNT];
  607. int32_t P2V_m1[AVFS_VOLTAGE_COUNT];
  608. int32_t P2V_m2[AVFS_VOLTAGE_COUNT];
  609. int32_t P2V_b[AVFS_VOLTAGE_COUNT];
  610. uint32_t P2VCharzFreq[AVFS_VOLTAGE_COUNT];
  611. uint32_t EnabledAvfsModules;
  612. uint32_t MmHubPadding[7];
  613. } AvfsFuseOverride_t;
  614. typedef struct {
  615. uint8_t Gfx_ActiveHystLimit;
  616. uint8_t Gfx_IdleHystLimit;
  617. uint8_t Gfx_FPS;
  618. uint8_t Gfx_MinActiveFreqType;
  619. uint8_t Gfx_BoosterFreqType;
  620. uint8_t Gfx_UseRlcBusy;
  621. uint16_t Gfx_MinActiveFreq;
  622. uint16_t Gfx_BoosterFreq;
  623. uint16_t Gfx_PD_Data_time_constant;
  624. uint32_t Gfx_PD_Data_limit_a;
  625. uint32_t Gfx_PD_Data_limit_b;
  626. uint32_t Gfx_PD_Data_limit_c;
  627. uint32_t Gfx_PD_Data_error_coeff;
  628. uint32_t Gfx_PD_Data_error_rate_coeff;
  629. uint8_t Soc_ActiveHystLimit;
  630. uint8_t Soc_IdleHystLimit;
  631. uint8_t Soc_FPS;
  632. uint8_t Soc_MinActiveFreqType;
  633. uint8_t Soc_BoosterFreqType;
  634. uint8_t Soc_UseRlcBusy;
  635. uint16_t Soc_MinActiveFreq;
  636. uint16_t Soc_BoosterFreq;
  637. uint16_t Soc_PD_Data_time_constant;
  638. uint32_t Soc_PD_Data_limit_a;
  639. uint32_t Soc_PD_Data_limit_b;
  640. uint32_t Soc_PD_Data_limit_c;
  641. uint32_t Soc_PD_Data_error_coeff;
  642. uint32_t Soc_PD_Data_error_rate_coeff;
  643. uint8_t Mem_ActiveHystLimit;
  644. uint8_t Mem_IdleHystLimit;
  645. uint8_t Mem_FPS;
  646. uint8_t Mem_MinActiveFreqType;
  647. uint8_t Mem_BoosterFreqType;
  648. uint8_t Mem_UseRlcBusy;
  649. uint16_t Mem_MinActiveFreq;
  650. uint16_t Mem_BoosterFreq;
  651. uint16_t Mem_PD_Data_time_constant;
  652. uint32_t Mem_PD_Data_limit_a;
  653. uint32_t Mem_PD_Data_limit_b;
  654. uint32_t Mem_PD_Data_limit_c;
  655. uint32_t Mem_PD_Data_error_coeff;
  656. uint32_t Mem_PD_Data_error_rate_coeff;
  657. uint8_t Fclk_ActiveHystLimit;
  658. uint8_t Fclk_IdleHystLimit;
  659. uint8_t Fclk_FPS;
  660. uint8_t Fclk_MinActiveFreqType;
  661. uint8_t Fclk_BoosterFreqType;
  662. uint8_t Fclk_UseRlcBusy;
  663. uint16_t Fclk_MinActiveFreq;
  664. uint16_t Fclk_BoosterFreq;
  665. uint16_t Fclk_PD_Data_time_constant;
  666. uint32_t Fclk_PD_Data_limit_a;
  667. uint32_t Fclk_PD_Data_limit_b;
  668. uint32_t Fclk_PD_Data_limit_c;
  669. uint32_t Fclk_PD_Data_error_coeff;
  670. uint32_t Fclk_PD_Data_error_rate_coeff;
  671. } DpmActivityMonitorCoeffInt_t;
  672. #define TABLE_PPTABLE 0
  673. #define TABLE_WATERMARKS 1
  674. #define TABLE_AVFS 2
  675. #define TABLE_AVFS_PSM_DEBUG 3
  676. #define TABLE_AVFS_FUSE_OVERRIDE 4
  677. #define TABLE_PMSTATUSLOG 5
  678. #define TABLE_SMU_METRICS 6
  679. #define TABLE_DRIVER_SMU_CONFIG 7
  680. #define TABLE_ACTIVITY_MONITOR_COEFF 8
  681. #define TABLE_OVERDRIVE 9
  682. #define TABLE_COUNT 10
  683. #define UCLK_SWITCH_SLOW 0
  684. #define UCLK_SWITCH_FAST 1
  685. #define SQ_Enable_MASK 0x1
  686. #define SQ_IR_MASK 0x2
  687. #define SQ_PCC_MASK 0x4
  688. #define SQ_EDC_MASK 0x8
  689. #define TCP_Enable_MASK 0x100
  690. #define TCP_IR_MASK 0x200
  691. #define TCP_PCC_MASK 0x400
  692. #define TCP_EDC_MASK 0x800
  693. #define TD_Enable_MASK 0x10000
  694. #define TD_IR_MASK 0x20000
  695. #define TD_PCC_MASK 0x40000
  696. #define TD_EDC_MASK 0x80000
  697. #define DB_Enable_MASK 0x1000000
  698. #define DB_IR_MASK 0x2000000
  699. #define DB_PCC_MASK 0x4000000
  700. #define DB_EDC_MASK 0x8000000
  701. #define SQ_Enable_SHIFT 0
  702. #define SQ_IR_SHIFT 1
  703. #define SQ_PCC_SHIFT 2
  704. #define SQ_EDC_SHIFT 3
  705. #define TCP_Enable_SHIFT 8
  706. #define TCP_IR_SHIFT 9
  707. #define TCP_PCC_SHIFT 10
  708. #define TCP_EDC_SHIFT 11
  709. #define TD_Enable_SHIFT 16
  710. #define TD_IR_SHIFT 17
  711. #define TD_PCC_SHIFT 18
  712. #define TD_EDC_SHIFT 19
  713. #define DB_Enable_SHIFT 24
  714. #define DB_IR_SHIFT 25
  715. #define DB_PCC_SHIFT 26
  716. #define DB_EDC_SHIFT 27
  717. #define REMOVE_FMAX_MARGIN_BIT 0x0
  718. #define REMOVE_DCTOL_MARGIN_BIT 0x1
  719. #define REMOVE_PLATFORM_MARGIN_BIT 0x2
  720. #endif