123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888 |
- /*
- * Copyright 2018 Advanced Micro Devices, Inc.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the "Software"),
- * to deal in the Software without restriction, including without limitation
- * the rights to use, copy, modify, merge, publish, distribute, sublicense,
- * and/or sell copies of the Software, and to permit persons to whom the
- * Software is furnished to do so, subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in
- * all copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
- * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
- * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
- * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
- * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
- * OTHER DEALINGS IN THE SOFTWARE.
- *
- */
- #ifndef SMU11_DRIVER_IF_H
- #define SMU11_DRIVER_IF_H
- // *** IMPORTANT ***
- // SMU TEAM: Always increment the interface version if
- // any structure is changed in this file
- #define SMU11_DRIVER_IF_VERSION 0x12
- #define PPTABLE_V20_SMU_VERSION 3
- #define NUM_GFXCLK_DPM_LEVELS 16
- #define NUM_VCLK_DPM_LEVELS 8
- #define NUM_DCLK_DPM_LEVELS 8
- #define NUM_ECLK_DPM_LEVELS 8
- #define NUM_MP0CLK_DPM_LEVELS 2
- #define NUM_SOCCLK_DPM_LEVELS 8
- #define NUM_UCLK_DPM_LEVELS 4
- #define NUM_FCLK_DPM_LEVELS 8
- #define NUM_DCEFCLK_DPM_LEVELS 8
- #define NUM_DISPCLK_DPM_LEVELS 8
- #define NUM_PIXCLK_DPM_LEVELS 8
- #define NUM_PHYCLK_DPM_LEVELS 8
- #define NUM_LINK_LEVELS 2
- #define NUM_XGMI_LEVELS 2
- #define MAX_GFXCLK_DPM_LEVEL (NUM_GFXCLK_DPM_LEVELS - 1)
- #define MAX_VCLK_DPM_LEVEL (NUM_VCLK_DPM_LEVELS - 1)
- #define MAX_DCLK_DPM_LEVEL (NUM_DCLK_DPM_LEVELS - 1)
- #define MAX_ECLK_DPM_LEVEL (NUM_ECLK_DPM_LEVELS - 1)
- #define MAX_MP0CLK_DPM_LEVEL (NUM_MP0CLK_DPM_LEVELS - 1)
- #define MAX_SOCCLK_DPM_LEVEL (NUM_SOCCLK_DPM_LEVELS - 1)
- #define MAX_UCLK_DPM_LEVEL (NUM_UCLK_DPM_LEVELS - 1)
- #define MAX_FCLK_DPM_LEVEL (NUM_FCLK_DPM_LEVELS - 1)
- #define MAX_DCEFCLK_DPM_LEVEL (NUM_DCEFCLK_DPM_LEVELS - 1)
- #define MAX_DISPCLK_DPM_LEVEL (NUM_DISPCLK_DPM_LEVELS - 1)
- #define MAX_PIXCLK_DPM_LEVEL (NUM_PIXCLK_DPM_LEVELS - 1)
- #define MAX_PHYCLK_DPM_LEVEL (NUM_PHYCLK_DPM_LEVELS - 1)
- #define MAX_LINK_LEVEL (NUM_LINK_LEVELS - 1)
- #define MAX_XGMI_LEVEL (NUM_XGMI_LEVELS - 1)
- #define PPSMC_GeminiModeNone 0
- #define PPSMC_GeminiModeMaster 1
- #define PPSMC_GeminiModeSlave 2
- #define FEATURE_DPM_PREFETCHER_BIT 0
- #define FEATURE_DPM_GFXCLK_BIT 1
- #define FEATURE_DPM_UCLK_BIT 2
- #define FEATURE_DPM_SOCCLK_BIT 3
- #define FEATURE_DPM_UVD_BIT 4
- #define FEATURE_DPM_VCE_BIT 5
- #define FEATURE_ULV_BIT 6
- #define FEATURE_DPM_MP0CLK_BIT 7
- #define FEATURE_DPM_LINK_BIT 8
- #define FEATURE_DPM_DCEFCLK_BIT 9
- #define FEATURE_DS_GFXCLK_BIT 10
- #define FEATURE_DS_SOCCLK_BIT 11
- #define FEATURE_DS_LCLK_BIT 12
- #define FEATURE_PPT_BIT 13
- #define FEATURE_TDC_BIT 14
- #define FEATURE_THERMAL_BIT 15
- #define FEATURE_GFX_PER_CU_CG_BIT 16
- #define FEATURE_RM_BIT 17
- #define FEATURE_DS_DCEFCLK_BIT 18
- #define FEATURE_ACDC_BIT 19
- #define FEATURE_VR0HOT_BIT 20
- #define FEATURE_VR1HOT_BIT 21
- #define FEATURE_FW_CTF_BIT 22
- #define FEATURE_LED_DISPLAY_BIT 23
- #define FEATURE_FAN_CONTROL_BIT 24
- #define FEATURE_GFX_EDC_BIT 25
- #define FEATURE_GFXOFF_BIT 26
- #define FEATURE_CG_BIT 27
- #define FEATURE_DPM_FCLK_BIT 28
- #define FEATURE_DS_FCLK_BIT 29
- #define FEATURE_DS_MP1CLK_BIT 30
- #define FEATURE_DS_MP0CLK_BIT 31
- #define FEATURE_XGMI_BIT 32
- #define FEATURE_SPARE_33_BIT 33
- #define FEATURE_SPARE_34_BIT 34
- #define FEATURE_SPARE_35_BIT 35
- #define FEATURE_SPARE_36_BIT 36
- #define FEATURE_SPARE_37_BIT 37
- #define FEATURE_SPARE_38_BIT 38
- #define FEATURE_SPARE_39_BIT 39
- #define FEATURE_SPARE_40_BIT 40
- #define FEATURE_SPARE_41_BIT 41
- #define FEATURE_SPARE_42_BIT 42
- #define FEATURE_SPARE_43_BIT 43
- #define FEATURE_SPARE_44_BIT 44
- #define FEATURE_SPARE_45_BIT 45
- #define FEATURE_SPARE_46_BIT 46
- #define FEATURE_SPARE_47_BIT 47
- #define FEATURE_SPARE_48_BIT 48
- #define FEATURE_SPARE_49_BIT 49
- #define FEATURE_SPARE_50_BIT 50
- #define FEATURE_SPARE_51_BIT 51
- #define FEATURE_SPARE_52_BIT 52
- #define FEATURE_SPARE_53_BIT 53
- #define FEATURE_SPARE_54_BIT 54
- #define FEATURE_SPARE_55_BIT 55
- #define FEATURE_SPARE_56_BIT 56
- #define FEATURE_SPARE_57_BIT 57
- #define FEATURE_SPARE_58_BIT 58
- #define FEATURE_SPARE_59_BIT 59
- #define FEATURE_SPARE_60_BIT 60
- #define FEATURE_SPARE_61_BIT 61
- #define FEATURE_SPARE_62_BIT 62
- #define FEATURE_SPARE_63_BIT 63
- #define NUM_FEATURES 64
- #define FEATURE_DPM_PREFETCHER_MASK (1 << FEATURE_DPM_PREFETCHER_BIT )
- #define FEATURE_DPM_GFXCLK_MASK (1 << FEATURE_DPM_GFXCLK_BIT )
- #define FEATURE_DPM_UCLK_MASK (1 << FEATURE_DPM_UCLK_BIT )
- #define FEATURE_DPM_SOCCLK_MASK (1 << FEATURE_DPM_SOCCLK_BIT )
- #define FEATURE_DPM_UVD_MASK (1 << FEATURE_DPM_UVD_BIT )
- #define FEATURE_DPM_VCE_MASK (1 << FEATURE_DPM_VCE_BIT )
- #define FEATURE_ULV_MASK (1 << FEATURE_ULV_BIT )
- #define FEATURE_DPM_MP0CLK_MASK (1 << FEATURE_DPM_MP0CLK_BIT )
- #define FEATURE_DPM_LINK_MASK (1 << FEATURE_DPM_LINK_BIT )
- #define FEATURE_DPM_DCEFCLK_MASK (1 << FEATURE_DPM_DCEFCLK_BIT )
- #define FEATURE_DS_GFXCLK_MASK (1 << FEATURE_DS_GFXCLK_BIT )
- #define FEATURE_DS_SOCCLK_MASK (1 << FEATURE_DS_SOCCLK_BIT )
- #define FEATURE_DS_LCLK_MASK (1 << FEATURE_DS_LCLK_BIT )
- #define FEATURE_PPT_MASK (1 << FEATURE_PPT_BIT )
- #define FEATURE_TDC_MASK (1 << FEATURE_TDC_BIT )
- #define FEATURE_THERMAL_MASK (1 << FEATURE_THERMAL_BIT )
- #define FEATURE_GFX_PER_CU_CG_MASK (1 << FEATURE_GFX_PER_CU_CG_BIT )
- #define FEATURE_RM_MASK (1 << FEATURE_RM_BIT )
- #define FEATURE_DS_DCEFCLK_MASK (1 << FEATURE_DS_DCEFCLK_BIT )
- #define FEATURE_ACDC_MASK (1 << FEATURE_ACDC_BIT )
- #define FEATURE_VR0HOT_MASK (1 << FEATURE_VR0HOT_BIT )
- #define FEATURE_VR1HOT_MASK (1 << FEATURE_VR1HOT_BIT )
- #define FEATURE_FW_CTF_MASK (1 << FEATURE_FW_CTF_BIT )
- #define FEATURE_LED_DISPLAY_MASK (1 << FEATURE_LED_DISPLAY_BIT )
- #define FEATURE_FAN_CONTROL_MASK (1 << FEATURE_FAN_CONTROL_BIT )
- #define FEATURE_GFX_EDC_MASK (1 << FEATURE_GFX_EDC_BIT )
- #define FEATURE_GFXOFF_MASK (1 << FEATURE_GFXOFF_BIT )
- #define FEATURE_CG_MASK (1 << FEATURE_CG_BIT )
- #define FEATURE_DPM_FCLK_MASK (1 << FEATURE_DPM_FCLK_BIT )
- #define FEATURE_DS_FCLK_MASK (1 << FEATURE_DS_FCLK_BIT )
- #define FEATURE_DS_MP1CLK_MASK (1 << FEATURE_DS_MP1CLK_BIT )
- #define FEATURE_DS_MP0CLK_MASK (1 << FEATURE_DS_MP0CLK_BIT )
- #define FEATURE_XGMI_MASK (1 << FEATURE_XGMI_BIT )
- #define DPM_OVERRIDE_DISABLE_SOCCLK_PID 0x00000001
- #define DPM_OVERRIDE_DISABLE_UCLK_PID 0x00000002
- #define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_SOCCLK 0x00000004
- #define DPM_OVERRIDE_ENABLE_VOLT_LINK_UVD_UCLK 0x00000008
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_SOCCLK 0x00000010
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_VCLK_UCLK 0x00000020
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_SOCCLK 0x00000040
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_DCLK_UCLK 0x00000080
- #define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_SOCCLK 0x00000100
- #define DPM_OVERRIDE_ENABLE_VOLT_LINK_VCE_UCLK 0x00000200
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_SOCCLK 0x00000400
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_ECLK_UCLK 0x00000800
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_SOCCLK 0x00001000
- #define DPM_OVERRIDE_ENABLE_FREQ_LINK_GFXCLK_UCLK 0x00002000
- #define DPM_OVERRIDE_ENABLE_GFXOFF_GFXCLK_SWITCH 0x00004000
- #define DPM_OVERRIDE_ENABLE_GFXOFF_SOCCLK_SWITCH 0x00008000
- #define DPM_OVERRIDE_ENABLE_GFXOFF_UCLK_SWITCH 0x00010000
- #define DPM_OVERRIDE_ENABLE_GFXOFF_FCLK_SWITCH 0x00020000
- #define I2C_CONTROLLER_ENABLED 1
- #define I2C_CONTROLLER_DISABLED 0
- #define VR_MAPPING_VR_SELECT_MASK 0x01
- #define VR_MAPPING_VR_SELECT_SHIFT 0x00
- #define VR_MAPPING_PLANE_SELECT_MASK 0x02
- #define VR_MAPPING_PLANE_SELECT_SHIFT 0x01
- #define PSI_SEL_VR0_PLANE0_PSI0 0x01
- #define PSI_SEL_VR0_PLANE0_PSI1 0x02
- #define PSI_SEL_VR0_PLANE1_PSI0 0x04
- #define PSI_SEL_VR0_PLANE1_PSI1 0x08
- #define PSI_SEL_VR1_PLANE0_PSI0 0x10
- #define PSI_SEL_VR1_PLANE0_PSI1 0x20
- #define PSI_SEL_VR1_PLANE1_PSI0 0x40
- #define PSI_SEL_VR1_PLANE1_PSI1 0x80
- #define THROTTLER_STATUS_PADDING_BIT 0
- #define THROTTLER_STATUS_TEMP_EDGE_BIT 1
- #define THROTTLER_STATUS_TEMP_HOTSPOT_BIT 2
- #define THROTTLER_STATUS_TEMP_HBM_BIT 3
- #define THROTTLER_STATUS_TEMP_VR_GFX_BIT 4
- #define THROTTLER_STATUS_TEMP_VR_SOC_BIT 5
- #define THROTTLER_STATUS_TEMP_VR_MEM0_BIT 6
- #define THROTTLER_STATUS_TEMP_VR_MEM1_BIT 7
- #define THROTTLER_STATUS_TEMP_LIQUID_BIT 8
- #define THROTTLER_STATUS_TEMP_PLX_BIT 9
- #define THROTTLER_STATUS_TEMP_SKIN_BIT 10
- #define THROTTLER_STATUS_TDC_GFX_BIT 11
- #define THROTTLER_STATUS_TDC_SOC_BIT 12
- #define THROTTLER_STATUS_PPT_BIT 13
- #define THROTTLER_STATUS_FIT_BIT 14
- #define THROTTLER_STATUS_PPM_BIT 15
- #define TABLE_TRANSFER_OK 0x0
- #define TABLE_TRANSFER_FAILED 0xFF
- #define WORKLOAD_DEFAULT_BIT 0
- #define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT 1
- #define WORKLOAD_PPLIB_POWER_SAVING_BIT 2
- #define WORKLOAD_PPLIB_VIDEO_BIT 3
- #define WORKLOAD_PPLIB_VR_BIT 4
- #define WORKLOAD_PPLIB_COMPUTE_BIT 5
- #define WORKLOAD_PPLIB_CUSTOM_BIT 6
- #define WORKLOAD_PPLIB_COUNT 7
- #define XGMI_STATE_D0 1
- #define XGMI_STATE_D3 0
- typedef enum {
- I2C_CONTROLLER_PORT_0 = 0,
- I2C_CONTROLLER_PORT_1 = 1,
- } I2cControllerPort_e;
- typedef enum {
- I2C_CONTROLLER_NAME_VR_GFX = 0,
- I2C_CONTROLLER_NAME_VR_SOC,
- I2C_CONTROLLER_NAME_VR_VDDCI,
- I2C_CONTROLLER_NAME_VR_HBM,
- I2C_CONTROLLER_NAME_LIQUID_0,
- I2C_CONTROLLER_NAME_LIQUID_1,
- I2C_CONTROLLER_NAME_PLX,
- I2C_CONTROLLER_NAME_COUNT,
- } I2cControllerName_e;
- typedef enum {
- I2C_CONTROLLER_THROTTLER_TYPE_NONE = 0,
- I2C_CONTROLLER_THROTTLER_VR_GFX,
- I2C_CONTROLLER_THROTTLER_VR_SOC,
- I2C_CONTROLLER_THROTTLER_VR_VDDCI,
- I2C_CONTROLLER_THROTTLER_VR_HBM,
- I2C_CONTROLLER_THROTTLER_LIQUID_0,
- I2C_CONTROLLER_THROTTLER_LIQUID_1,
- I2C_CONTROLLER_THROTTLER_PLX,
- } I2cControllerThrottler_e;
- typedef enum {
- I2C_CONTROLLER_PROTOCOL_VR_XPDE132G5,
- I2C_CONTROLLER_PROTOCOL_VR_IR35217,
- I2C_CONTROLLER_PROTOCOL_TMP_TMP102A,
- I2C_CONTROLLER_PROTOCOL_SPARE_0,
- I2C_CONTROLLER_PROTOCOL_SPARE_1,
- I2C_CONTROLLER_PROTOCOL_SPARE_2,
- } I2cControllerProtocol_e;
- typedef enum {
- I2C_CONTROLLER_SPEED_SLOW = 0,
- I2C_CONTROLLER_SPEED_FAST = 1,
- } I2cControllerSpeed_e;
- typedef struct {
- uint32_t Enabled;
- uint32_t SlaveAddress;
- uint32_t ControllerPort;
- uint32_t ControllerName;
- uint32_t ThermalThrottler;
- uint32_t I2cProtocol;
- uint32_t I2cSpeed;
- } I2cControllerConfig_t;
- typedef struct {
- uint32_t a;
- uint32_t b;
- uint32_t c;
- } QuadraticInt_t;
- typedef struct {
- uint32_t m;
- uint32_t b;
- } LinearInt_t;
- typedef struct {
- uint32_t a;
- uint32_t b;
- uint32_t c;
- } DroopInt_t;
- typedef enum {
- PPCLK_GFXCLK,
- PPCLK_VCLK,
- PPCLK_DCLK,
- PPCLK_ECLK,
- PPCLK_SOCCLK,
- PPCLK_UCLK,
- PPCLK_DCEFCLK,
- PPCLK_DISPCLK,
- PPCLK_PIXCLK,
- PPCLK_PHYCLK,
- PPCLK_FCLK,
- PPCLK_COUNT,
- } PPCLK_e;
- typedef enum {
- POWER_SOURCE_AC,
- POWER_SOURCE_DC,
- POWER_SOURCE_COUNT,
- } POWER_SOURCE_e;
- typedef enum {
- VOLTAGE_MODE_AVFS = 0,
- VOLTAGE_MODE_AVFS_SS,
- VOLTAGE_MODE_SS,
- VOLTAGE_MODE_COUNT,
- } VOLTAGE_MODE_e;
- typedef enum {
- AVFS_VOLTAGE_GFX = 0,
- AVFS_VOLTAGE_SOC,
- AVFS_VOLTAGE_COUNT,
- } AVFS_VOLTAGE_TYPE_e;
- typedef struct {
- uint8_t VoltageMode;
- uint8_t SnapToDiscrete;
- uint8_t NumDiscreteLevels;
- uint8_t padding;
- LinearInt_t ConversionToAvfsClk;
- QuadraticInt_t SsCurve;
- } DpmDescriptor_t;
- typedef struct {
- uint32_t Version;
- uint32_t FeaturesToRun[2];
- uint16_t SocketPowerLimitAc0;
- uint16_t SocketPowerLimitAc0Tau;
- uint16_t SocketPowerLimitAc1;
- uint16_t SocketPowerLimitAc1Tau;
- uint16_t SocketPowerLimitAc2;
- uint16_t SocketPowerLimitAc2Tau;
- uint16_t SocketPowerLimitAc3;
- uint16_t SocketPowerLimitAc3Tau;
- uint16_t SocketPowerLimitDc;
- uint16_t SocketPowerLimitDcTau;
- uint16_t TdcLimitSoc;
- uint16_t TdcLimitSocTau;
- uint16_t TdcLimitGfx;
- uint16_t TdcLimitGfxTau;
- uint16_t TedgeLimit;
- uint16_t ThotspotLimit;
- uint16_t ThbmLimit;
- uint16_t Tvr_gfxLimit;
- uint16_t Tvr_memLimit;
- uint16_t Tliquid1Limit;
- uint16_t Tliquid2Limit;
- uint16_t TplxLimit;
- uint32_t FitLimit;
- uint16_t PpmPowerLimit;
- uint16_t PpmTemperatureThreshold;
- uint8_t MemoryOnPackage;
- uint8_t padding8_limits;
- uint16_t Tvr_SocLimit;
- uint16_t UlvVoltageOffsetSoc;
- uint16_t UlvVoltageOffsetGfx;
- uint8_t UlvSmnclkDid;
- uint8_t UlvMp1clkDid;
- uint8_t UlvGfxclkBypass;
- uint8_t Padding234;
- uint16_t MinVoltageGfx;
- uint16_t MinVoltageSoc;
- uint16_t MaxVoltageGfx;
- uint16_t MaxVoltageSoc;
- uint16_t LoadLineResistanceGfx;
- uint16_t LoadLineResistanceSoc;
- DpmDescriptor_t DpmDescriptor[PPCLK_COUNT];
- uint16_t FreqTableGfx [NUM_GFXCLK_DPM_LEVELS ];
- uint16_t FreqTableVclk [NUM_VCLK_DPM_LEVELS ];
- uint16_t FreqTableDclk [NUM_DCLK_DPM_LEVELS ];
- uint16_t FreqTableEclk [NUM_ECLK_DPM_LEVELS ];
- uint16_t FreqTableSocclk [NUM_SOCCLK_DPM_LEVELS ];
- uint16_t FreqTableUclk [NUM_UCLK_DPM_LEVELS ];
- uint16_t FreqTableFclk [NUM_FCLK_DPM_LEVELS ];
- uint16_t FreqTableDcefclk [NUM_DCEFCLK_DPM_LEVELS ];
- uint16_t FreqTableDispclk [NUM_DISPCLK_DPM_LEVELS ];
- uint16_t FreqTablePixclk [NUM_PIXCLK_DPM_LEVELS ];
- uint16_t FreqTablePhyclk [NUM_PHYCLK_DPM_LEVELS ];
- uint16_t DcModeMaxFreq [PPCLK_COUNT ];
- uint16_t Padding8_Clks;
- uint16_t Mp0clkFreq [NUM_MP0CLK_DPM_LEVELS];
- uint16_t Mp0DpmVoltage [NUM_MP0CLK_DPM_LEVELS];
- uint16_t GfxclkFidle;
- uint16_t GfxclkSlewRate;
- uint16_t CksEnableFreq;
- uint16_t Padding789;
- QuadraticInt_t CksVoltageOffset;
- uint8_t Padding567[4];
- uint16_t GfxclkDsMaxFreq;
- uint8_t GfxclkSource;
- uint8_t Padding456;
- uint8_t LowestUclkReservedForUlv;
- uint8_t Padding8_Uclk[3];
- uint8_t PcieGenSpeed[NUM_LINK_LEVELS];
- uint8_t PcieLaneCount[NUM_LINK_LEVELS];
- uint16_t LclkFreq[NUM_LINK_LEVELS];
- uint16_t EnableTdpm;
- uint16_t TdpmHighHystTemperature;
- uint16_t TdpmLowHystTemperature;
- uint16_t GfxclkFreqHighTempLimit;
- uint16_t FanStopTemp;
- uint16_t FanStartTemp;
- uint16_t FanGainEdge;
- uint16_t FanGainHotspot;
- uint16_t FanGainLiquid;
- uint16_t FanGainVrGfx;
- uint16_t FanGainVrSoc;
- uint16_t FanGainPlx;
- uint16_t FanGainHbm;
- uint16_t FanPwmMin;
- uint16_t FanAcousticLimitRpm;
- uint16_t FanThrottlingRpm;
- uint16_t FanMaximumRpm;
- uint16_t FanTargetTemperature;
- uint16_t FanTargetGfxclk;
- uint8_t FanZeroRpmEnable;
- uint8_t FanTachEdgePerRev;
- int16_t FuzzyFan_ErrorSetDelta;
- int16_t FuzzyFan_ErrorRateSetDelta;
- int16_t FuzzyFan_PwmSetDelta;
- uint16_t FuzzyFan_Reserved;
- uint8_t OverrideAvfsGb[AVFS_VOLTAGE_COUNT];
- uint8_t Padding8_Avfs[2];
- QuadraticInt_t qAvfsGb[AVFS_VOLTAGE_COUNT];
- DroopInt_t dBtcGbGfxCksOn;
- DroopInt_t dBtcGbGfxCksOff;
- DroopInt_t dBtcGbGfxAfll;
- DroopInt_t dBtcGbSoc;
- LinearInt_t qAgingGb[AVFS_VOLTAGE_COUNT];
- QuadraticInt_t qStaticVoltageOffset[AVFS_VOLTAGE_COUNT];
- uint16_t DcTol[AVFS_VOLTAGE_COUNT];
- uint8_t DcBtcEnabled[AVFS_VOLTAGE_COUNT];
- uint8_t Padding8_GfxBtc[2];
- int16_t DcBtcMin[AVFS_VOLTAGE_COUNT];
- uint16_t DcBtcMax[AVFS_VOLTAGE_COUNT];
- uint8_t XgmiLinkSpeed [NUM_XGMI_LEVELS];
- uint8_t XgmiLinkWidth [NUM_XGMI_LEVELS];
- uint16_t XgmiFclkFreq [NUM_XGMI_LEVELS];
- uint16_t XgmiUclkFreq [NUM_XGMI_LEVELS];
- uint16_t XgmiSocclkFreq [NUM_XGMI_LEVELS];
- uint16_t XgmiSocVoltage [NUM_XGMI_LEVELS];
- uint32_t DebugOverrides;
- QuadraticInt_t ReservedEquation0;
- QuadraticInt_t ReservedEquation1;
- QuadraticInt_t ReservedEquation2;
- QuadraticInt_t ReservedEquation3;
- uint16_t MinVoltageUlvGfx;
- uint16_t MinVoltageUlvSoc;
- uint16_t MGpuFanBoostLimitRpm;
- uint16_t padding16_Fan;
- uint16_t FanGainVrMem0;
- uint16_t FanGainVrMem1;
- uint16_t DcBtcGb[AVFS_VOLTAGE_COUNT];
- uint32_t Reserved[11];
- uint32_t Padding32[3];
- uint16_t MaxVoltageStepGfx;
- uint16_t MaxVoltageStepSoc;
- uint8_t VddGfxVrMapping;
- uint8_t VddSocVrMapping;
- uint8_t VddMem0VrMapping;
- uint8_t VddMem1VrMapping;
- uint8_t GfxUlvPhaseSheddingMask;
- uint8_t SocUlvPhaseSheddingMask;
- uint8_t ExternalSensorPresent;
- uint8_t Padding8_V;
- uint16_t GfxMaxCurrent;
- int8_t GfxOffset;
- uint8_t Padding_TelemetryGfx;
- uint16_t SocMaxCurrent;
- int8_t SocOffset;
- uint8_t Padding_TelemetrySoc;
- uint16_t Mem0MaxCurrent;
- int8_t Mem0Offset;
- uint8_t Padding_TelemetryMem0;
- uint16_t Mem1MaxCurrent;
- int8_t Mem1Offset;
- uint8_t Padding_TelemetryMem1;
- uint8_t AcDcGpio;
- uint8_t AcDcPolarity;
- uint8_t VR0HotGpio;
- uint8_t VR0HotPolarity;
- uint8_t VR1HotGpio;
- uint8_t VR1HotPolarity;
- uint8_t Padding1;
- uint8_t Padding2;
- uint8_t LedPin0;
- uint8_t LedPin1;
- uint8_t LedPin2;
- uint8_t padding8_4;
- uint8_t PllGfxclkSpreadEnabled;
- uint8_t PllGfxclkSpreadPercent;
- uint16_t PllGfxclkSpreadFreq;
- uint8_t UclkSpreadEnabled;
- uint8_t UclkSpreadPercent;
- uint16_t UclkSpreadFreq;
- uint8_t FclkSpreadEnabled;
- uint8_t FclkSpreadPercent;
- uint16_t FclkSpreadFreq;
- uint8_t FllGfxclkSpreadEnabled;
- uint8_t FllGfxclkSpreadPercent;
- uint16_t FllGfxclkSpreadFreq;
- I2cControllerConfig_t I2cControllers[I2C_CONTROLLER_NAME_COUNT];
- uint32_t BoardReserved[10];
- uint32_t MmHubPadding[8];
- } PPTable_t;
- typedef struct {
- uint16_t GfxclkAverageLpfTau;
- uint16_t SocclkAverageLpfTau;
- uint16_t UclkAverageLpfTau;
- uint16_t GfxActivityLpfTau;
- uint16_t UclkActivityLpfTau;
- uint32_t MmHubPadding[8];
- } DriverSmuConfig_t;
- typedef struct {
- uint16_t GfxclkFmin;
- uint16_t GfxclkFmax;
- uint16_t GfxclkFreq1;
- uint16_t GfxclkVolt1;
- uint16_t GfxclkFreq2;
- uint16_t GfxclkVolt2;
- uint16_t GfxclkFreq3;
- uint16_t GfxclkVolt3;
- uint16_t UclkFmax;
- int16_t OverDrivePct;
- uint16_t FanMaximumRpm;
- uint16_t FanMinimumPwm;
- uint16_t FanTargetTemperature;
- uint16_t MaxOpTemp;
- uint16_t FanZeroRpmEnable;
- uint16_t Padding;
- } OverDriveTable_t;
- typedef struct {
- uint16_t CurrClock[PPCLK_COUNT];
- uint16_t AverageGfxclkFrequency;
- uint16_t AverageSocclkFrequency;
- uint16_t AverageUclkFrequency ;
- uint16_t AverageGfxActivity ;
- uint16_t AverageUclkActivity ;
- uint8_t CurrSocVoltageOffset ;
- uint8_t CurrGfxVoltageOffset ;
- uint8_t CurrMemVidOffset ;
- uint8_t Padding8 ;
- uint16_t CurrSocketPower ;
- uint16_t TemperatureEdge ;
- uint16_t TemperatureHotspot ;
- uint16_t TemperatureHBM ;
- uint16_t TemperatureVrGfx ;
- uint16_t TemperatureVrSoc ;
- uint16_t TemperatureVrMem0 ;
- uint16_t TemperatureVrMem1 ;
- uint16_t TemperatureLiquid ;
- uint16_t TemperaturePlx ;
- uint32_t ThrottlerStatus ;
- uint8_t LinkDpmLevel;
- uint8_t Padding[3];
- uint32_t MmHubPadding[7];
- } SmuMetrics_t;
- typedef struct {
- uint16_t MinClock;
- uint16_t MaxClock;
- uint16_t MinUclk;
- uint16_t MaxUclk;
- uint8_t WmSetting;
- uint8_t Padding[3];
- } WatermarkRowGeneric_t;
- #define NUM_WM_RANGES 4
- typedef enum {
- WM_SOCCLK = 0,
- WM_DCEFCLK,
- WM_COUNT_PP,
- } WM_CLOCK_e;
- typedef struct {
- WatermarkRowGeneric_t WatermarkRow[WM_COUNT_PP][NUM_WM_RANGES];
- uint32_t MmHubPadding[7];
- } Watermarks_t;
- typedef struct {
- uint16_t avgPsmCount[45];
- uint16_t minPsmCount[45];
- float avgPsmVoltage[45];
- float minPsmVoltage[45];
- uint16_t avgScsPsmCount;
- uint16_t minScsPsmCount;
- float avgScsPsmVoltage;
- float minScsPsmVoltage;
- uint32_t MmHubPadding[6];
- } AvfsDebugTable_t;
- typedef struct {
- uint8_t AvfsVersion;
- uint8_t AvfsEn[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideVFT[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideAvfsGb[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideTemperatures[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideVInversion[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideP2V[AVFS_VOLTAGE_COUNT];
- uint8_t OverrideP2VCharzFreq[AVFS_VOLTAGE_COUNT];
- int32_t VFT0_m1[AVFS_VOLTAGE_COUNT];
- int32_t VFT0_m2[AVFS_VOLTAGE_COUNT];
- int32_t VFT0_b[AVFS_VOLTAGE_COUNT];
- int32_t VFT1_m1[AVFS_VOLTAGE_COUNT];
- int32_t VFT1_m2[AVFS_VOLTAGE_COUNT];
- int32_t VFT1_b[AVFS_VOLTAGE_COUNT];
- int32_t VFT2_m1[AVFS_VOLTAGE_COUNT];
- int32_t VFT2_m2[AVFS_VOLTAGE_COUNT];
- int32_t VFT2_b[AVFS_VOLTAGE_COUNT];
- int32_t AvfsGb0_m1[AVFS_VOLTAGE_COUNT];
- int32_t AvfsGb0_m2[AVFS_VOLTAGE_COUNT];
- int32_t AvfsGb0_b[AVFS_VOLTAGE_COUNT];
- int32_t AcBtcGb_m1[AVFS_VOLTAGE_COUNT];
- int32_t AcBtcGb_m2[AVFS_VOLTAGE_COUNT];
- int32_t AcBtcGb_b[AVFS_VOLTAGE_COUNT];
- uint32_t AvfsTempCold[AVFS_VOLTAGE_COUNT];
- uint32_t AvfsTempMid[AVFS_VOLTAGE_COUNT];
- uint32_t AvfsTempHot[AVFS_VOLTAGE_COUNT];
- uint32_t VInversion[AVFS_VOLTAGE_COUNT];
- int32_t P2V_m1[AVFS_VOLTAGE_COUNT];
- int32_t P2V_m2[AVFS_VOLTAGE_COUNT];
- int32_t P2V_b[AVFS_VOLTAGE_COUNT];
- uint32_t P2VCharzFreq[AVFS_VOLTAGE_COUNT];
- uint32_t EnabledAvfsModules;
- uint32_t MmHubPadding[7];
- } AvfsFuseOverride_t;
- typedef struct {
- uint8_t Gfx_ActiveHystLimit;
- uint8_t Gfx_IdleHystLimit;
- uint8_t Gfx_FPS;
- uint8_t Gfx_MinActiveFreqType;
- uint8_t Gfx_BoosterFreqType;
- uint8_t Gfx_UseRlcBusy;
- uint16_t Gfx_MinActiveFreq;
- uint16_t Gfx_BoosterFreq;
- uint16_t Gfx_PD_Data_time_constant;
- uint32_t Gfx_PD_Data_limit_a;
- uint32_t Gfx_PD_Data_limit_b;
- uint32_t Gfx_PD_Data_limit_c;
- uint32_t Gfx_PD_Data_error_coeff;
- uint32_t Gfx_PD_Data_error_rate_coeff;
- uint8_t Soc_ActiveHystLimit;
- uint8_t Soc_IdleHystLimit;
- uint8_t Soc_FPS;
- uint8_t Soc_MinActiveFreqType;
- uint8_t Soc_BoosterFreqType;
- uint8_t Soc_UseRlcBusy;
- uint16_t Soc_MinActiveFreq;
- uint16_t Soc_BoosterFreq;
- uint16_t Soc_PD_Data_time_constant;
- uint32_t Soc_PD_Data_limit_a;
- uint32_t Soc_PD_Data_limit_b;
- uint32_t Soc_PD_Data_limit_c;
- uint32_t Soc_PD_Data_error_coeff;
- uint32_t Soc_PD_Data_error_rate_coeff;
- uint8_t Mem_ActiveHystLimit;
- uint8_t Mem_IdleHystLimit;
- uint8_t Mem_FPS;
- uint8_t Mem_MinActiveFreqType;
- uint8_t Mem_BoosterFreqType;
- uint8_t Mem_UseRlcBusy;
- uint16_t Mem_MinActiveFreq;
- uint16_t Mem_BoosterFreq;
- uint16_t Mem_PD_Data_time_constant;
- uint32_t Mem_PD_Data_limit_a;
- uint32_t Mem_PD_Data_limit_b;
- uint32_t Mem_PD_Data_limit_c;
- uint32_t Mem_PD_Data_error_coeff;
- uint32_t Mem_PD_Data_error_rate_coeff;
- uint8_t Fclk_ActiveHystLimit;
- uint8_t Fclk_IdleHystLimit;
- uint8_t Fclk_FPS;
- uint8_t Fclk_MinActiveFreqType;
- uint8_t Fclk_BoosterFreqType;
- uint8_t Fclk_UseRlcBusy;
- uint16_t Fclk_MinActiveFreq;
- uint16_t Fclk_BoosterFreq;
- uint16_t Fclk_PD_Data_time_constant;
- uint32_t Fclk_PD_Data_limit_a;
- uint32_t Fclk_PD_Data_limit_b;
- uint32_t Fclk_PD_Data_limit_c;
- uint32_t Fclk_PD_Data_error_coeff;
- uint32_t Fclk_PD_Data_error_rate_coeff;
- } DpmActivityMonitorCoeffInt_t;
- #define TABLE_PPTABLE 0
- #define TABLE_WATERMARKS 1
- #define TABLE_AVFS 2
- #define TABLE_AVFS_PSM_DEBUG 3
- #define TABLE_AVFS_FUSE_OVERRIDE 4
- #define TABLE_PMSTATUSLOG 5
- #define TABLE_SMU_METRICS 6
- #define TABLE_DRIVER_SMU_CONFIG 7
- #define TABLE_ACTIVITY_MONITOR_COEFF 8
- #define TABLE_OVERDRIVE 9
- #define TABLE_COUNT 10
- #define UCLK_SWITCH_SLOW 0
- #define UCLK_SWITCH_FAST 1
- #define SQ_Enable_MASK 0x1
- #define SQ_IR_MASK 0x2
- #define SQ_PCC_MASK 0x4
- #define SQ_EDC_MASK 0x8
- #define TCP_Enable_MASK 0x100
- #define TCP_IR_MASK 0x200
- #define TCP_PCC_MASK 0x400
- #define TCP_EDC_MASK 0x800
- #define TD_Enable_MASK 0x10000
- #define TD_IR_MASK 0x20000
- #define TD_PCC_MASK 0x40000
- #define TD_EDC_MASK 0x80000
- #define DB_Enable_MASK 0x1000000
- #define DB_IR_MASK 0x2000000
- #define DB_PCC_MASK 0x4000000
- #define DB_EDC_MASK 0x8000000
- #define SQ_Enable_SHIFT 0
- #define SQ_IR_SHIFT 1
- #define SQ_PCC_SHIFT 2
- #define SQ_EDC_SHIFT 3
- #define TCP_Enable_SHIFT 8
- #define TCP_IR_SHIFT 9
- #define TCP_PCC_SHIFT 10
- #define TCP_EDC_SHIFT 11
- #define TD_Enable_SHIFT 16
- #define TD_IR_SHIFT 17
- #define TD_PCC_SHIFT 18
- #define TD_EDC_SHIFT 19
- #define DB_Enable_SHIFT 24
- #define DB_IR_SHIFT 25
- #define DB_PCC_SHIFT 26
- #define DB_EDC_SHIFT 27
- #define REMOVE_FMAX_MARGIN_BIT 0x0
- #define REMOVE_DCTOL_MARGIN_BIT 0x1
- #define REMOVE_PLATFORM_MARGIN_BIT 0x2
- #endif
|