hwmgr.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _HWMGR_H_
  24. #define _HWMGR_H_
  25. #include <linux/seq_file.h>
  26. #include "amd_powerplay.h"
  27. #include "hardwaremanager.h"
  28. #include "hwmgr_ppt.h"
  29. #include "ppatomctrl.h"
  30. #include "hwmgr_ppt.h"
  31. #include "power_state.h"
  32. #include "smu_helper.h"
  33. struct pp_hwmgr;
  34. struct phm_fan_speed_info;
  35. struct pp_atomctrl_voltage_table;
  36. #define VOLTAGE_SCALE 4
  37. #define VOLTAGE_VID_OFFSET_SCALE1 625
  38. #define VOLTAGE_VID_OFFSET_SCALE2 100
  39. enum DISPLAY_GAP {
  40. DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
  41. DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
  42. DISPLAY_GAP_WATERMARK = 2, /* Wait for MCHG watermark. (Note that HW may deassert WM in VBI depending on DC_STUTTER_CNTL.) */
  43. DISPLAY_GAP_IGNORE = 3 /* Do not wait. */
  44. };
  45. typedef enum DISPLAY_GAP DISPLAY_GAP;
  46. struct vi_dpm_level {
  47. bool enabled;
  48. uint32_t value;
  49. uint32_t param1;
  50. };
  51. struct vi_dpm_table {
  52. uint32_t count;
  53. struct vi_dpm_level dpm_level[1];
  54. };
  55. #define PCIE_PERF_REQ_REMOVE_REGISTRY 0
  56. #define PCIE_PERF_REQ_FORCE_LOWPOWER 1
  57. #define PCIE_PERF_REQ_GEN1 2
  58. #define PCIE_PERF_REQ_GEN2 3
  59. #define PCIE_PERF_REQ_GEN3 4
  60. enum PHM_BackEnd_Magic {
  61. PHM_Dummy_Magic = 0xAA5555AA,
  62. PHM_RV770_Magic = 0xDCBAABCD,
  63. PHM_Kong_Magic = 0x239478DF,
  64. PHM_NIslands_Magic = 0x736C494E,
  65. PHM_Sumo_Magic = 0x8339FA11,
  66. PHM_SIslands_Magic = 0x369431AC,
  67. PHM_Trinity_Magic = 0x96751873,
  68. PHM_CIslands_Magic = 0x38AC78B0,
  69. PHM_Kv_Magic = 0xDCBBABC0,
  70. PHM_VIslands_Magic = 0x20130307,
  71. PHM_Cz_Magic = 0x67DCBA25,
  72. PHM_Rv_Magic = 0x20161121
  73. };
  74. struct phm_set_power_state_input {
  75. const struct pp_hw_power_state *pcurrent_state;
  76. const struct pp_hw_power_state *pnew_state;
  77. };
  78. struct phm_clock_array {
  79. uint32_t count;
  80. uint32_t values[1];
  81. };
  82. struct phm_clock_voltage_dependency_record {
  83. uint32_t clk;
  84. uint32_t v;
  85. };
  86. struct phm_vceclock_voltage_dependency_record {
  87. uint32_t ecclk;
  88. uint32_t evclk;
  89. uint32_t v;
  90. };
  91. struct phm_uvdclock_voltage_dependency_record {
  92. uint32_t vclk;
  93. uint32_t dclk;
  94. uint32_t v;
  95. };
  96. struct phm_samuclock_voltage_dependency_record {
  97. uint32_t samclk;
  98. uint32_t v;
  99. };
  100. struct phm_acpclock_voltage_dependency_record {
  101. uint32_t acpclk;
  102. uint32_t v;
  103. };
  104. struct phm_clock_voltage_dependency_table {
  105. uint32_t count; /* Number of entries. */
  106. struct phm_clock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  107. };
  108. struct phm_phase_shedding_limits_record {
  109. uint32_t Voltage;
  110. uint32_t Sclk;
  111. uint32_t Mclk;
  112. };
  113. struct phm_uvd_clock_voltage_dependency_record {
  114. uint32_t vclk;
  115. uint32_t dclk;
  116. uint32_t v;
  117. };
  118. struct phm_uvd_clock_voltage_dependency_table {
  119. uint8_t count;
  120. struct phm_uvd_clock_voltage_dependency_record entries[1];
  121. };
  122. struct phm_acp_clock_voltage_dependency_record {
  123. uint32_t acpclk;
  124. uint32_t v;
  125. };
  126. struct phm_acp_clock_voltage_dependency_table {
  127. uint32_t count;
  128. struct phm_acp_clock_voltage_dependency_record entries[1];
  129. };
  130. struct phm_vce_clock_voltage_dependency_record {
  131. uint32_t ecclk;
  132. uint32_t evclk;
  133. uint32_t v;
  134. };
  135. struct phm_phase_shedding_limits_table {
  136. uint32_t count;
  137. struct phm_phase_shedding_limits_record entries[1];
  138. };
  139. struct phm_vceclock_voltage_dependency_table {
  140. uint8_t count; /* Number of entries. */
  141. struct phm_vceclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  142. };
  143. struct phm_uvdclock_voltage_dependency_table {
  144. uint8_t count; /* Number of entries. */
  145. struct phm_uvdclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  146. };
  147. struct phm_samuclock_voltage_dependency_table {
  148. uint8_t count; /* Number of entries. */
  149. struct phm_samuclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  150. };
  151. struct phm_acpclock_voltage_dependency_table {
  152. uint32_t count; /* Number of entries. */
  153. struct phm_acpclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  154. };
  155. struct phm_vce_clock_voltage_dependency_table {
  156. uint8_t count;
  157. struct phm_vce_clock_voltage_dependency_record entries[1];
  158. };
  159. struct pp_smumgr_func {
  160. int (*smu_init)(struct pp_hwmgr *hwmgr);
  161. int (*smu_fini)(struct pp_hwmgr *hwmgr);
  162. int (*start_smu)(struct pp_hwmgr *hwmgr);
  163. int (*check_fw_load_finish)(struct pp_hwmgr *hwmgr,
  164. uint32_t firmware);
  165. int (*request_smu_load_fw)(struct pp_hwmgr *hwmgr);
  166. int (*request_smu_load_specific_fw)(struct pp_hwmgr *hwmgr,
  167. uint32_t firmware);
  168. uint32_t (*get_argument)(struct pp_hwmgr *hwmgr);
  169. int (*send_msg_to_smc)(struct pp_hwmgr *hwmgr, uint16_t msg);
  170. int (*send_msg_to_smc_with_parameter)(struct pp_hwmgr *hwmgr,
  171. uint16_t msg, uint32_t parameter);
  172. int (*download_pptable_settings)(struct pp_hwmgr *hwmgr,
  173. void **table);
  174. int (*upload_pptable_settings)(struct pp_hwmgr *hwmgr);
  175. int (*update_smc_table)(struct pp_hwmgr *hwmgr, uint32_t type);
  176. int (*process_firmware_header)(struct pp_hwmgr *hwmgr);
  177. int (*update_sclk_threshold)(struct pp_hwmgr *hwmgr);
  178. int (*thermal_setup_fan_table)(struct pp_hwmgr *hwmgr);
  179. int (*thermal_avfs_enable)(struct pp_hwmgr *hwmgr);
  180. int (*init_smc_table)(struct pp_hwmgr *hwmgr);
  181. int (*populate_all_graphic_levels)(struct pp_hwmgr *hwmgr);
  182. int (*populate_all_memory_levels)(struct pp_hwmgr *hwmgr);
  183. int (*initialize_mc_reg_table)(struct pp_hwmgr *hwmgr);
  184. uint32_t (*get_offsetof)(uint32_t type, uint32_t member);
  185. uint32_t (*get_mac_definition)(uint32_t value);
  186. bool (*is_dpm_running)(struct pp_hwmgr *hwmgr);
  187. bool (*is_hw_avfs_present)(struct pp_hwmgr *hwmgr);
  188. int (*update_dpm_settings)(struct pp_hwmgr *hwmgr, void *profile_setting);
  189. int (*smc_table_manager)(struct pp_hwmgr *hwmgr, uint8_t *table, uint16_t table_id, bool rw); /*rw: true for read, false for write */
  190. };
  191. struct pp_hwmgr_func {
  192. int (*backend_init)(struct pp_hwmgr *hw_mgr);
  193. int (*backend_fini)(struct pp_hwmgr *hw_mgr);
  194. int (*asic_setup)(struct pp_hwmgr *hw_mgr);
  195. int (*get_power_state_size)(struct pp_hwmgr *hw_mgr);
  196. int (*apply_state_adjust_rules)(struct pp_hwmgr *hwmgr,
  197. struct pp_power_state *prequest_ps,
  198. const struct pp_power_state *pcurrent_ps);
  199. int (*apply_clocks_adjust_rules)(struct pp_hwmgr *hwmgr);
  200. int (*force_dpm_level)(struct pp_hwmgr *hw_mgr,
  201. enum amd_dpm_forced_level level);
  202. int (*dynamic_state_management_enable)(
  203. struct pp_hwmgr *hw_mgr);
  204. int (*dynamic_state_management_disable)(
  205. struct pp_hwmgr *hw_mgr);
  206. int (*patch_boot_state)(struct pp_hwmgr *hwmgr,
  207. struct pp_hw_power_state *hw_ps);
  208. int (*get_pp_table_entry)(struct pp_hwmgr *hwmgr,
  209. unsigned long, struct pp_power_state *);
  210. int (*get_num_of_pp_table_entries)(struct pp_hwmgr *hwmgr);
  211. int (*powerdown_uvd)(struct pp_hwmgr *hwmgr);
  212. void (*powergate_vce)(struct pp_hwmgr *hwmgr, bool bgate);
  213. void (*powergate_uvd)(struct pp_hwmgr *hwmgr, bool bgate);
  214. void (*powergate_acp)(struct pp_hwmgr *hwmgr, bool bgate);
  215. uint32_t (*get_mclk)(struct pp_hwmgr *hwmgr, bool low);
  216. uint32_t (*get_sclk)(struct pp_hwmgr *hwmgr, bool low);
  217. int (*power_state_set)(struct pp_hwmgr *hwmgr,
  218. const void *state);
  219. int (*enable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  220. int (*notify_smc_display_config_after_ps_adjustment)(struct pp_hwmgr *hwmgr);
  221. int (*pre_display_config_changed)(struct pp_hwmgr *hwmgr);
  222. int (*display_config_changed)(struct pp_hwmgr *hwmgr);
  223. int (*disable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  224. int (*update_clock_gatings)(struct pp_hwmgr *hwmgr,
  225. const uint32_t *msg_id);
  226. int (*set_max_fan_rpm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  227. int (*set_max_fan_pwm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  228. int (*stop_thermal_controller)(struct pp_hwmgr *hwmgr);
  229. int (*get_fan_speed_info)(struct pp_hwmgr *hwmgr, struct phm_fan_speed_info *fan_speed_info);
  230. void (*set_fan_control_mode)(struct pp_hwmgr *hwmgr, uint32_t mode);
  231. uint32_t (*get_fan_control_mode)(struct pp_hwmgr *hwmgr);
  232. int (*set_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t percent);
  233. int (*get_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  234. int (*set_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t percent);
  235. int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  236. int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr);
  237. int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr);
  238. int (*register_irq_handlers)(struct pp_hwmgr *hwmgr);
  239. bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr);
  240. int (*check_states_equal)(struct pp_hwmgr *hwmgr,
  241. const struct pp_hw_power_state *pstate1,
  242. const struct pp_hw_power_state *pstate2,
  243. bool *equal);
  244. int (*set_cpu_power_state)(struct pp_hwmgr *hwmgr);
  245. int (*store_cc6_data)(struct pp_hwmgr *hwmgr, uint32_t separation_time,
  246. bool cc6_disable, bool pstate_disable,
  247. bool pstate_switch_disable);
  248. int (*get_dal_power_level)(struct pp_hwmgr *hwmgr,
  249. struct amd_pp_simple_clock_info *info);
  250. int (*get_performance_level)(struct pp_hwmgr *, const struct pp_hw_power_state *,
  251. PHM_PerformanceLevelDesignation, uint32_t, PHM_PerformanceLevel *);
  252. int (*get_current_shallow_sleep_clocks)(struct pp_hwmgr *hwmgr,
  253. const struct pp_hw_power_state *state, struct pp_clock_info *clock_info);
  254. int (*get_clock_by_type)(struct pp_hwmgr *hwmgr, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks);
  255. int (*get_clock_by_type_with_latency)(struct pp_hwmgr *hwmgr,
  256. enum amd_pp_clock_type type,
  257. struct pp_clock_levels_with_latency *clocks);
  258. int (*get_clock_by_type_with_voltage)(struct pp_hwmgr *hwmgr,
  259. enum amd_pp_clock_type type,
  260. struct pp_clock_levels_with_voltage *clocks);
  261. int (*set_watermarks_for_clocks_ranges)(struct pp_hwmgr *hwmgr, void *clock_ranges);
  262. int (*display_clock_voltage_request)(struct pp_hwmgr *hwmgr,
  263. struct pp_display_clock_request *clock);
  264. int (*get_max_high_clocks)(struct pp_hwmgr *hwmgr, struct amd_pp_simple_clock_info *clocks);
  265. int (*power_off_asic)(struct pp_hwmgr *hwmgr);
  266. int (*force_clock_level)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, uint32_t mask);
  267. int (*print_clock_levels)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, char *buf);
  268. int (*powergate_gfx)(struct pp_hwmgr *hwmgr, bool enable);
  269. int (*get_sclk_od)(struct pp_hwmgr *hwmgr);
  270. int (*set_sclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  271. int (*get_mclk_od)(struct pp_hwmgr *hwmgr);
  272. int (*set_mclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  273. int (*read_sensor)(struct pp_hwmgr *hwmgr, int idx, void *value, int *size);
  274. int (*avfs_control)(struct pp_hwmgr *hwmgr, bool enable);
  275. int (*disable_smc_firmware_ctf)(struct pp_hwmgr *hwmgr);
  276. int (*set_active_display_count)(struct pp_hwmgr *hwmgr, uint32_t count);
  277. int (*set_deep_sleep_dcefclk)(struct pp_hwmgr *hwmgr, uint32_t clock);
  278. int (*start_thermal_controller)(struct pp_hwmgr *hwmgr, struct PP_TemperatureRange *range);
  279. int (*notify_cac_buffer_info)(struct pp_hwmgr *hwmgr,
  280. uint32_t virtual_addr_low,
  281. uint32_t virtual_addr_hi,
  282. uint32_t mc_addr_low,
  283. uint32_t mc_addr_hi,
  284. uint32_t size);
  285. int (*get_thermal_temperature_range)(struct pp_hwmgr *hwmgr,
  286. struct PP_TemperatureRange *range);
  287. int (*get_power_profile_mode)(struct pp_hwmgr *hwmgr, char *buf);
  288. int (*set_power_profile_mode)(struct pp_hwmgr *hwmgr, long *input, uint32_t size);
  289. int (*odn_edit_dpm_table)(struct pp_hwmgr *hwmgr,
  290. enum PP_OD_DPM_TABLE_COMMAND type,
  291. long *input, uint32_t size);
  292. int (*set_power_limit)(struct pp_hwmgr *hwmgr, uint32_t n);
  293. int (*powergate_mmhub)(struct pp_hwmgr *hwmgr);
  294. int (*smus_notify_pwe)(struct pp_hwmgr *hwmgr);
  295. int (*powergate_sdma)(struct pp_hwmgr *hwmgr, bool bgate);
  296. int (*enable_mgpu_fan_boost)(struct pp_hwmgr *hwmgr);
  297. };
  298. struct pp_table_func {
  299. int (*pptable_init)(struct pp_hwmgr *hw_mgr);
  300. int (*pptable_fini)(struct pp_hwmgr *hw_mgr);
  301. int (*pptable_get_number_of_vce_state_table_entries)(struct pp_hwmgr *hw_mgr);
  302. int (*pptable_get_vce_state_table_entry)(
  303. struct pp_hwmgr *hwmgr,
  304. unsigned long i,
  305. struct amd_vce_state *vce_state,
  306. void **clock_info,
  307. unsigned long *flag);
  308. };
  309. union phm_cac_leakage_record {
  310. struct {
  311. uint16_t Vddc; /* in CI, we use it for StdVoltageHiSidd */
  312. uint32_t Leakage; /* in CI, we use it for StdVoltageLoSidd */
  313. };
  314. struct {
  315. uint16_t Vddc1;
  316. uint16_t Vddc2;
  317. uint16_t Vddc3;
  318. };
  319. };
  320. struct phm_cac_leakage_table {
  321. uint32_t count;
  322. union phm_cac_leakage_record entries[1];
  323. };
  324. struct phm_samu_clock_voltage_dependency_record {
  325. uint32_t samclk;
  326. uint32_t v;
  327. };
  328. struct phm_samu_clock_voltage_dependency_table {
  329. uint8_t count;
  330. struct phm_samu_clock_voltage_dependency_record entries[1];
  331. };
  332. struct phm_cac_tdp_table {
  333. uint16_t usTDP;
  334. uint16_t usConfigurableTDP;
  335. uint16_t usTDC;
  336. uint16_t usBatteryPowerLimit;
  337. uint16_t usSmallPowerLimit;
  338. uint16_t usLowCACLeakage;
  339. uint16_t usHighCACLeakage;
  340. uint16_t usMaximumPowerDeliveryLimit;
  341. uint16_t usEDCLimit;
  342. uint16_t usOperatingTempMinLimit;
  343. uint16_t usOperatingTempMaxLimit;
  344. uint16_t usOperatingTempStep;
  345. uint16_t usOperatingTempHyst;
  346. uint16_t usDefaultTargetOperatingTemp;
  347. uint16_t usTargetOperatingTemp;
  348. uint16_t usPowerTuneDataSetID;
  349. uint16_t usSoftwareShutdownTemp;
  350. uint16_t usClockStretchAmount;
  351. uint16_t usTemperatureLimitHotspot;
  352. uint16_t usTemperatureLimitLiquid1;
  353. uint16_t usTemperatureLimitLiquid2;
  354. uint16_t usTemperatureLimitVrVddc;
  355. uint16_t usTemperatureLimitVrMvdd;
  356. uint16_t usTemperatureLimitPlx;
  357. uint8_t ucLiquid1_I2C_address;
  358. uint8_t ucLiquid2_I2C_address;
  359. uint8_t ucLiquid_I2C_Line;
  360. uint8_t ucVr_I2C_address;
  361. uint8_t ucVr_I2C_Line;
  362. uint8_t ucPlx_I2C_address;
  363. uint8_t ucPlx_I2C_Line;
  364. uint32_t usBoostPowerLimit;
  365. uint8_t ucCKS_LDO_REFSEL;
  366. };
  367. struct phm_tdp_table {
  368. uint16_t usTDP;
  369. uint16_t usConfigurableTDP;
  370. uint16_t usTDC;
  371. uint16_t usBatteryPowerLimit;
  372. uint16_t usSmallPowerLimit;
  373. uint16_t usLowCACLeakage;
  374. uint16_t usHighCACLeakage;
  375. uint16_t usMaximumPowerDeliveryLimit;
  376. uint16_t usEDCLimit;
  377. uint16_t usOperatingTempMinLimit;
  378. uint16_t usOperatingTempMaxLimit;
  379. uint16_t usOperatingTempStep;
  380. uint16_t usOperatingTempHyst;
  381. uint16_t usDefaultTargetOperatingTemp;
  382. uint16_t usTargetOperatingTemp;
  383. uint16_t usPowerTuneDataSetID;
  384. uint16_t usSoftwareShutdownTemp;
  385. uint16_t usClockStretchAmount;
  386. uint16_t usTemperatureLimitTedge;
  387. uint16_t usTemperatureLimitHotspot;
  388. uint16_t usTemperatureLimitLiquid1;
  389. uint16_t usTemperatureLimitLiquid2;
  390. uint16_t usTemperatureLimitHBM;
  391. uint16_t usTemperatureLimitVrVddc;
  392. uint16_t usTemperatureLimitVrMvdd;
  393. uint16_t usTemperatureLimitPlx;
  394. uint8_t ucLiquid1_I2C_address;
  395. uint8_t ucLiquid2_I2C_address;
  396. uint8_t ucLiquid_I2C_Line;
  397. uint8_t ucVr_I2C_address;
  398. uint8_t ucVr_I2C_Line;
  399. uint8_t ucPlx_I2C_address;
  400. uint8_t ucPlx_I2C_Line;
  401. uint8_t ucLiquid_I2C_LineSDA;
  402. uint8_t ucVr_I2C_LineSDA;
  403. uint8_t ucPlx_I2C_LineSDA;
  404. uint32_t usBoostPowerLimit;
  405. uint16_t usBoostStartTemperature;
  406. uint16_t usBoostStopTemperature;
  407. uint32_t ulBoostClock;
  408. };
  409. struct phm_ppm_table {
  410. uint8_t ppm_design;
  411. uint16_t cpu_core_number;
  412. uint32_t platform_tdp;
  413. uint32_t small_ac_platform_tdp;
  414. uint32_t platform_tdc;
  415. uint32_t small_ac_platform_tdc;
  416. uint32_t apu_tdp;
  417. uint32_t dgpu_tdp;
  418. uint32_t dgpu_ulv_power;
  419. uint32_t tj_max;
  420. };
  421. struct phm_vq_budgeting_record {
  422. uint32_t ulCUs;
  423. uint32_t ulSustainableSOCPowerLimitLow;
  424. uint32_t ulSustainableSOCPowerLimitHigh;
  425. uint32_t ulMinSclkLow;
  426. uint32_t ulMinSclkHigh;
  427. uint8_t ucDispConfig;
  428. uint32_t ulDClk;
  429. uint32_t ulEClk;
  430. uint32_t ulSustainableSclk;
  431. uint32_t ulSustainableCUs;
  432. };
  433. struct phm_vq_budgeting_table {
  434. uint8_t numEntries;
  435. struct phm_vq_budgeting_record entries[1];
  436. };
  437. struct phm_clock_and_voltage_limits {
  438. uint32_t sclk;
  439. uint32_t mclk;
  440. uint32_t gfxclk;
  441. uint16_t vddc;
  442. uint16_t vddci;
  443. uint16_t vddgfx;
  444. uint16_t vddmem;
  445. };
  446. /* Structure to hold PPTable information */
  447. struct phm_ppt_v1_information {
  448. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  449. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  450. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  451. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  452. struct phm_clock_array *valid_sclk_values;
  453. struct phm_clock_array *valid_mclk_values;
  454. struct phm_clock_array *valid_socclk_values;
  455. struct phm_clock_array *valid_dcefclk_values;
  456. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  457. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  458. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  459. struct phm_ppm_table *ppm_parameter_table;
  460. struct phm_cac_tdp_table *cac_dtp_table;
  461. struct phm_tdp_table *tdp_table;
  462. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  463. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  464. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  465. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  466. struct phm_ppt_v1_pcie_table *pcie_table;
  467. struct phm_ppt_v1_gpio_table *gpio_table;
  468. uint16_t us_ulv_voltage_offset;
  469. uint16_t us_ulv_smnclk_did;
  470. uint16_t us_ulv_mp1clk_did;
  471. uint16_t us_ulv_gfxclk_bypass;
  472. uint16_t us_gfxclk_slew_rate;
  473. uint16_t us_min_gfxclk_freq_limit;
  474. };
  475. struct phm_ppt_v2_information {
  476. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  477. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  478. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  479. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  480. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_pixclk;
  481. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dispclk;
  482. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_phyclk;
  483. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  484. struct phm_clock_voltage_dependency_table *vddc_dep_on_dalpwrl;
  485. struct phm_clock_array *valid_sclk_values;
  486. struct phm_clock_array *valid_mclk_values;
  487. struct phm_clock_array *valid_socclk_values;
  488. struct phm_clock_array *valid_dcefclk_values;
  489. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  490. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  491. struct phm_ppm_table *ppm_parameter_table;
  492. struct phm_cac_tdp_table *cac_dtp_table;
  493. struct phm_tdp_table *tdp_table;
  494. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  495. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  496. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  497. struct phm_ppt_v1_voltage_lookup_table *vddci_lookup_table;
  498. struct phm_ppt_v1_pcie_table *pcie_table;
  499. uint16_t us_ulv_voltage_offset;
  500. uint16_t us_ulv_smnclk_did;
  501. uint16_t us_ulv_mp1clk_did;
  502. uint16_t us_ulv_gfxclk_bypass;
  503. uint16_t us_gfxclk_slew_rate;
  504. uint16_t us_min_gfxclk_freq_limit;
  505. uint8_t uc_gfx_dpm_voltage_mode;
  506. uint8_t uc_soc_dpm_voltage_mode;
  507. uint8_t uc_uclk_dpm_voltage_mode;
  508. uint8_t uc_uvd_dpm_voltage_mode;
  509. uint8_t uc_vce_dpm_voltage_mode;
  510. uint8_t uc_mp0_dpm_voltage_mode;
  511. uint8_t uc_dcef_dpm_voltage_mode;
  512. };
  513. struct phm_ppt_v3_information
  514. {
  515. uint8_t uc_thermal_controller_type;
  516. uint16_t us_small_power_limit1;
  517. uint16_t us_small_power_limit2;
  518. uint16_t us_boost_power_limit;
  519. uint16_t us_od_turbo_power_limit;
  520. uint16_t us_od_powersave_power_limit;
  521. uint16_t us_software_shutdown_temp;
  522. uint32_t *power_saving_clock_max;
  523. uint32_t *power_saving_clock_min;
  524. uint8_t *od_feature_capabilities;
  525. uint32_t *od_settings_max;
  526. uint32_t *od_settings_min;
  527. void *smc_pptable;
  528. };
  529. struct phm_dynamic_state_info {
  530. struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk;
  531. struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk;
  532. struct phm_clock_voltage_dependency_table *vddc_dependency_on_mclk;
  533. struct phm_clock_voltage_dependency_table *mvdd_dependency_on_mclk;
  534. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  535. struct phm_clock_array *valid_sclk_values;
  536. struct phm_clock_array *valid_mclk_values;
  537. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  538. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  539. uint32_t mclk_sclk_ratio;
  540. uint32_t sclk_mclk_delta;
  541. uint32_t vddc_vddci_delta;
  542. uint32_t min_vddc_for_pcie_gen2;
  543. struct phm_cac_leakage_table *cac_leakage_table;
  544. struct phm_phase_shedding_limits_table *vddc_phase_shed_limits_table;
  545. struct phm_vce_clock_voltage_dependency_table
  546. *vce_clock_voltage_dependency_table;
  547. struct phm_uvd_clock_voltage_dependency_table
  548. *uvd_clock_voltage_dependency_table;
  549. struct phm_acp_clock_voltage_dependency_table
  550. *acp_clock_voltage_dependency_table;
  551. struct phm_samu_clock_voltage_dependency_table
  552. *samu_clock_voltage_dependency_table;
  553. struct phm_ppm_table *ppm_parameter_table;
  554. struct phm_cac_tdp_table *cac_dtp_table;
  555. struct phm_clock_voltage_dependency_table *vdd_gfx_dependency_on_sclk;
  556. };
  557. struct pp_fan_info {
  558. bool bNoFan;
  559. uint8_t ucTachometerPulsesPerRevolution;
  560. uint32_t ulMinRPM;
  561. uint32_t ulMaxRPM;
  562. };
  563. struct pp_advance_fan_control_parameters {
  564. uint16_t usTMin; /* The temperature, in 0.01 centigrades, below which we just run at a minimal PWM. */
  565. uint16_t usTMed; /* The middle temperature where we change slopes. */
  566. uint16_t usTHigh; /* The high temperature for setting the second slope. */
  567. uint16_t usPWMMin; /* The minimum PWM value in percent (0.01% increments). */
  568. uint16_t usPWMMed; /* The PWM value (in percent) at TMed. */
  569. uint16_t usPWMHigh; /* The PWM value at THigh. */
  570. uint8_t ucTHyst; /* Temperature hysteresis. Integer. */
  571. uint32_t ulCycleDelay; /* The time between two invocations of the fan control routine in microseconds. */
  572. uint16_t usTMax; /* The max temperature */
  573. uint8_t ucFanControlMode;
  574. uint16_t usFanPWMMinLimit;
  575. uint16_t usFanPWMMaxLimit;
  576. uint16_t usFanPWMStep;
  577. uint16_t usDefaultMaxFanPWM;
  578. uint16_t usFanOutputSensitivity;
  579. uint16_t usDefaultFanOutputSensitivity;
  580. uint16_t usMaxFanPWM; /* The max Fan PWM value for Fuzzy Fan Control feature */
  581. uint16_t usFanRPMMinLimit; /* Minimum limit range in percentage, need to calculate based on minRPM/MaxRpm */
  582. uint16_t usFanRPMMaxLimit; /* Maximum limit range in percentage, usually set to 100% by default */
  583. uint16_t usFanRPMStep; /* Step increments/decerements, in percent */
  584. uint16_t usDefaultMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, default from PPTable */
  585. uint16_t usMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, user defined */
  586. uint16_t usFanCurrentLow; /* Low current */
  587. uint16_t usFanCurrentHigh; /* High current */
  588. uint16_t usFanRPMLow; /* Low RPM */
  589. uint16_t usFanRPMHigh; /* High RPM */
  590. uint32_t ulMinFanSCLKAcousticLimit; /* Minimum Fan Controller SCLK Frequency Acoustic Limit. */
  591. uint8_t ucTargetTemperature; /* Advanced fan controller target temperature. */
  592. uint8_t ucMinimumPWMLimit; /* The minimum PWM that the advanced fan controller can set. This should be set to the highest PWM that will run the fan at its lowest RPM. */
  593. uint16_t usFanGainEdge; /* The following is added for Fiji */
  594. uint16_t usFanGainHotspot;
  595. uint16_t usFanGainLiquid;
  596. uint16_t usFanGainVrVddc;
  597. uint16_t usFanGainVrMvdd;
  598. uint16_t usFanGainPlx;
  599. uint16_t usFanGainHbm;
  600. uint8_t ucEnableZeroRPM;
  601. uint8_t ucFanStopTemperature;
  602. uint8_t ucFanStartTemperature;
  603. uint32_t ulMaxFanSCLKAcousticLimit; /* Maximum Fan Controller SCLK Frequency Acoustic Limit. */
  604. uint32_t ulTargetGfxClk;
  605. uint16_t usZeroRPMStartTemperature;
  606. uint16_t usZeroRPMStopTemperature;
  607. };
  608. struct pp_thermal_controller_info {
  609. uint8_t ucType;
  610. uint8_t ucI2cLine;
  611. uint8_t ucI2cAddress;
  612. struct pp_fan_info fanInfo;
  613. struct pp_advance_fan_control_parameters advanceFanControlParameters;
  614. };
  615. struct phm_microcode_version_info {
  616. uint32_t SMC;
  617. uint32_t DMCU;
  618. uint32_t MC;
  619. uint32_t NB;
  620. };
  621. enum PP_TABLE_VERSION {
  622. PP_TABLE_V0 = 0,
  623. PP_TABLE_V1,
  624. PP_TABLE_V2,
  625. PP_TABLE_MAX
  626. };
  627. /**
  628. * The main hardware manager structure.
  629. */
  630. #define Workload_Policy_Max 5
  631. struct pp_hwmgr {
  632. void *adev;
  633. uint32_t chip_family;
  634. uint32_t chip_id;
  635. uint32_t smu_version;
  636. bool not_vf;
  637. bool pm_en;
  638. struct mutex smu_lock;
  639. uint32_t pp_table_version;
  640. void *device;
  641. struct pp_smumgr *smumgr;
  642. const void *soft_pp_table;
  643. uint32_t soft_pp_table_size;
  644. void *hardcode_pp_table;
  645. bool need_pp_table_upload;
  646. struct amd_vce_state vce_states[AMD_MAX_VCE_LEVELS];
  647. uint32_t num_vce_state_tables;
  648. enum amd_dpm_forced_level dpm_level;
  649. enum amd_dpm_forced_level saved_dpm_level;
  650. enum amd_dpm_forced_level request_dpm_level;
  651. uint32_t usec_timeout;
  652. void *pptable;
  653. struct phm_platform_descriptor platform_descriptor;
  654. void *backend;
  655. void *smu_backend;
  656. const struct pp_smumgr_func *smumgr_funcs;
  657. bool is_kicker;
  658. enum PP_DAL_POWERLEVEL dal_power_level;
  659. struct phm_dynamic_state_info dyn_state;
  660. const struct pp_hwmgr_func *hwmgr_func;
  661. const struct pp_table_func *pptable_func;
  662. struct pp_power_state *ps;
  663. uint32_t num_ps;
  664. struct pp_thermal_controller_info thermal_controller;
  665. bool fan_ctrl_is_in_default_mode;
  666. uint32_t fan_ctrl_default_mode;
  667. bool fan_ctrl_enabled;
  668. uint32_t tmin;
  669. struct phm_microcode_version_info microcode_version_info;
  670. uint32_t ps_size;
  671. struct pp_power_state *current_ps;
  672. struct pp_power_state *request_ps;
  673. struct pp_power_state *boot_ps;
  674. struct pp_power_state *uvd_ps;
  675. const struct amd_pp_display_configuration *display_config;
  676. uint32_t feature_mask;
  677. bool avfs_supported;
  678. /* UMD Pstate */
  679. bool en_umd_pstate;
  680. uint32_t power_profile_mode;
  681. uint32_t default_power_profile_mode;
  682. uint32_t pstate_sclk;
  683. uint32_t pstate_mclk;
  684. bool od_enabled;
  685. uint32_t power_limit;
  686. uint32_t default_power_limit;
  687. uint32_t workload_mask;
  688. uint32_t workload_prority[Workload_Policy_Max];
  689. uint32_t workload_setting[Workload_Policy_Max];
  690. };
  691. int hwmgr_early_init(struct pp_hwmgr *hwmgr);
  692. int hwmgr_sw_init(struct pp_hwmgr *hwmgr);
  693. int hwmgr_sw_fini(struct pp_hwmgr *hwmgr);
  694. int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
  695. int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
  696. int hwmgr_suspend(struct pp_hwmgr *hwmgr);
  697. int hwmgr_resume(struct pp_hwmgr *hwmgr);
  698. int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
  699. enum amd_pp_task task_id,
  700. enum amd_pm_state_type *user_state);
  701. #define PHM_ENTIRE_REGISTER_MASK 0xFFFFFFFFU
  702. #endif /* _HWMGR_H_ */