ivsrcid_vislands30.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Volcanic Islands IV SRC Register documentation
  3. *
  4. * Copyright (C) 2015 Advanced Micro Devices, Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included
  14. * in all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
  20. * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  21. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  22. */
  23. #ifndef _IVSRCID_VISLANDS30_H_
  24. #define _IVSRCID_VISLANDS30_H_
  25. // IV Source IDs
  26. #define VISLANDS30_IV_SRCID_D1_V_UPDATE_INT 7 // 0x07
  27. #define VISLANDS30_IV_EXTID_D1_V_UPDATE_INT 0
  28. #define VISLANDS30_IV_SRCID_D1_GRPH_PFLIP 8 // 0x08
  29. #define VISLANDS30_IV_EXTID_D1_GRPH_PFLIP 0
  30. #define VISLANDS30_IV_SRCID_D2_V_UPDATE_INT 9 // 0x09
  31. #define VISLANDS30_IV_EXTID_D2_V_UPDATE_INT 0
  32. #define VISLANDS30_IV_SRCID_D2_GRPH_PFLIP 10 // 0x0a
  33. #define VISLANDS30_IV_EXTID_D2_GRPH_PFLIP 0
  34. #define VISLANDS30_IV_SRCID_D3_V_UPDATE_INT 11 // 0x0b
  35. #define VISLANDS30_IV_EXTID_D3_V_UPDATE_INT 0
  36. #define VISLANDS30_IV_SRCID_D3_GRPH_PFLIP 12 // 0x0c
  37. #define VISLANDS30_IV_EXTID_D3_GRPH_PFLIP 0
  38. #define VISLANDS30_IV_SRCID_D4_V_UPDATE_INT 13 // 0x0d
  39. #define VISLANDS30_IV_EXTID_D4_V_UPDATE_INT 0
  40. #define VISLANDS30_IV_SRCID_D4_GRPH_PFLIP 14 // 0x0e
  41. #define VISLANDS30_IV_EXTID_D4_GRPH_PFLIP 0
  42. #define VISLANDS30_IV_SRCID_D5_V_UPDATE_INT 15 // 0x0f
  43. #define VISLANDS30_IV_EXTID_D5_V_UPDATE_INT 0
  44. #define VISLANDS30_IV_SRCID_D5_GRPH_PFLIP 16 // 0x10
  45. #define VISLANDS30_IV_EXTID_D5_GRPH_PFLIP 0
  46. #define VISLANDS30_IV_SRCID_D6_V_UPDATE_INT 17 // 0x11
  47. #define VISLANDS30_IV_EXTID_D6_V_UPDATE_INT 0
  48. #define VISLANDS30_IV_SRCID_D6_GRPH_PFLIP 18 // 0x12
  49. #define VISLANDS30_IV_EXTID_D6_GRPH_PFLIP 0
  50. #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0 19 // 0x13
  51. #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT0 7
  52. #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT1 19 // 0x13
  53. #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT1 8
  54. #define VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT2 19 // 0x13
  55. #define VISLANDS30_IV_EXTID_D1_VERTICAL_INTERRUPT2 9
  56. #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SYNC_LOSS 19 // 0x13
  57. #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SYNC_LOSS 10
  58. #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SYNC 19 // 0x13
  59. #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SYNC 11
  60. #define VISLANDS30_IV_SRCID_D1_EXT_TIMING_SIGNAL 19 // 0x13
  61. #define VISLANDS30_IV_EXTID_D1_EXT_TIMING_SIGNAL 12
  62. #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT0 20 // 0x14
  63. #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT0 7
  64. #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT1 20 // 0x14
  65. #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT1 8
  66. #define VISLANDS30_IV_SRCID_D2_VERTICAL_INTERRUPT2 20 // 0x14
  67. #define VISLANDS30_IV_EXTID_D2_VERTICAL_INTERRUPT2 9
  68. #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SYNC_LOSS 20 // 0x14
  69. #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SYNC_LOSS 10
  70. #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SYNC 20 // 0x14
  71. #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SYNC 11
  72. #define VISLANDS30_IV_SRCID_D2_EXT_TIMING_SIGNAL 20 // 0x14
  73. #define VISLANDS30_IV_EXTID_D2_EXT_TIMING_SIGNAL 12
  74. #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT0 21 // 0x15
  75. #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT0 7
  76. #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT1 21 // 0x15
  77. #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT1 8
  78. #define VISLANDS30_IV_SRCID_D3_VERTICAL_INTERRUPT2 21 // 0x15
  79. #define VISLANDS30_IV_EXTID_D3_VERTICAL_INTERRUPT2 9
  80. #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SYNC_LOSS 21 // 0x15
  81. #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SYNC_LOSS 10
  82. #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SYNC 21 // 0x15
  83. #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SYNC 11
  84. #define VISLANDS30_IV_SRCID_D3_EXT_TIMING_SIGNAL 21 // 0x15
  85. #define VISLANDS30_IV_EXTID_D3_EXT_TIMING_SIGNAL 12
  86. #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT0 22 // 0x16
  87. #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT0 7
  88. #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT1 22 // 0x16
  89. #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT1 8
  90. #define VISLANDS30_IV_SRCID_D4_VERTICAL_INTERRUPT2 22 // 0x16
  91. #define VISLANDS30_IV_EXTID_D4_VERTICAL_INTERRUPT2 9
  92. #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SYNC_LOSS 22 // 0x16
  93. #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SYNC_LOSS 10
  94. #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SYNC 22 // 0x16
  95. #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SYNC 11
  96. #define VISLANDS30_IV_SRCID_D4_EXT_TIMING_SIGNAL 22 // 0x16
  97. #define VISLANDS30_IV_EXTID_D4_EXT_TIMING_SIGNAL 12
  98. #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT0 23 // 0x17
  99. #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT0 7
  100. #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT1 23 // 0x17
  101. #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT1 8
  102. #define VISLANDS30_IV_SRCID_D5_VERTICAL_INTERRUPT2 23 // 0x17
  103. #define VISLANDS30_IV_EXTID_D5_VERTICAL_INTERRUPT2 9
  104. #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SYNC_LOSS 23 // 0x17
  105. #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SYNC_LOSS 10
  106. #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SYNC 23 // 0x17
  107. #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SYNC 11
  108. #define VISLANDS30_IV_SRCID_D5_EXT_TIMING_SIGNAL 23 // 0x17
  109. #define VISLANDS30_IV_EXTID_D5_EXT_TIMING_SIGNAL 12
  110. #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0 24 // 0x18
  111. #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT0 7
  112. #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT1 24 // 0x18
  113. #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT1 8
  114. #define VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT2 24 // 0x18
  115. #define VISLANDS30_IV_EXTID_D6_VERTICAL_INTERRUPT2 9
  116. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A 42 // 0x2a
  117. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_A 0
  118. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_B 42 // 0x2a
  119. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_B 1
  120. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_C 42 // 0x2a
  121. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_C 2
  122. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_D 42 // 0x2a
  123. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_D 3
  124. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_E 42 // 0x2a
  125. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_E 4
  126. #define VISLANDS30_IV_SRCID_HOTPLUG_DETECT_F 42 // 0x2a
  127. #define VISLANDS30_IV_EXTID_HOTPLUG_DETECT_F 5
  128. #define VISLANDS30_IV_SRCID_HPD_RX_A 42 // 0x2a
  129. #define VISLANDS30_IV_EXTID_HPD_RX_A 6
  130. #define VISLANDS30_IV_SRCID_HPD_RX_B 42 // 0x2a
  131. #define VISLANDS30_IV_EXTID_HPD_RX_B 7
  132. #define VISLANDS30_IV_SRCID_HPD_RX_C 42 // 0x2a
  133. #define VISLANDS30_IV_EXTID_HPD_RX_C 8
  134. #define VISLANDS30_IV_SRCID_HPD_RX_D 42 // 0x2a
  135. #define VISLANDS30_IV_EXTID_HPD_RX_D 9
  136. #define VISLANDS30_IV_SRCID_HPD_RX_E 42 // 0x2a
  137. #define VISLANDS30_IV_EXTID_HPD_RX_E 10
  138. #define VISLANDS30_IV_SRCID_HPD_RX_F 42 // 0x2a
  139. #define VISLANDS30_IV_EXTID_HPD_RX_F 11
  140. #define VISLANDS30_IV_SRCID_GPIO_19 0x00000053 /* 83 */
  141. #define VISLANDS30_IV_SRCID_SRBM_READ_TIMEOUT_ERR 0x00000060 /* 96 */
  142. #define VISLANDS30_IV_SRCID_SRBM_CTX_SWITCH 0x00000061 /* 97 */
  143. #define VISLANDS30_IV_SRBM_REG_ACCESS_ERROR 0x00000062 /* 98 */
  144. #define VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP 0x00000077 /* 119 */
  145. #define VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE 0x0000007c /* 124 */
  146. #define VISLANDS30_IV_SRCID_BIF_PF_VF_MSGBUF_VALID 0x00000087 /* 135 */
  147. #define VISLANDS30_IV_SRCID_BIF_VF_PF_MSGBUF_ACK 0x0000008a /* 138 */
  148. #define VISLANDS30_IV_SRCID_SYS_PAGE_INV_FAULT 0x0000008c /* 140 */
  149. #define VISLANDS30_IV_SRCID_SYS_MEM_PROT_FAULT 0x0000008d /* 141 */
  150. #define VISLANDS30_IV_SRCID_SEM_PAGE_INV_FAULT 0x00000090 /* 144 */
  151. #define VISLANDS30_IV_SRCID_SEM_MEM_PROT_FAULT 0x00000091 /* 145 */
  152. #define VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT 0x00000092 /* 146 */
  153. #define VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT 0x00000093 /* 147 */
  154. #define VISLANDS30_IV_SRCID_ACP 0x000000a2 /* 162 */
  155. #define VISLANDS30_IV_SRCID_VCE_TRAP 0x000000a7 /* 167 */
  156. #define VISLANDS30_IV_EXTID_VCE_TRAP_GENERAL_PURPOSE 0
  157. #define VISLANDS30_IV_EXTID_VCE_TRAP_LOW_LATENCY 1
  158. #define VISLANDS30_IV_EXTID_VCE_TRAP_REAL_TIME 2
  159. #define VISLANDS30_IV_SRCID_CP_INT_RB 0x000000b0 /* 176 */
  160. #define VISLANDS30_IV_SRCID_CP_INT_IB1 0x000000b1 /* 177 */
  161. #define VISLANDS30_IV_SRCID_CP_INT_IB2 0x000000b2 /* 178 */
  162. #define VISLANDS30_IV_SRCID_CP_PM4_RES_BITS_ERR 0x000000b4 /* 180 */
  163. #define VISLANDS30_IV_SRCID_CP_END_OF_PIPE 0x000000b5 /* 181 */
  164. #define VISLANDS30_IV_SRCID_CP_BAD_OPCODE 0x000000b7 /* 183 */
  165. #define VISLANDS30_IV_SRCID_CP_PRIV_REG_FAULT 0x000000b8 /* 184 */
  166. #define VISLANDS30_IV_SRCID_CP_PRIV_INSTR_FAULT 0x000000b9 /* 185 */
  167. #define VISLANDS30_IV_SRCID_CP_WAIT_MEM_SEM_FAULT 0x000000ba /* 186 */
  168. #define VISLANDS30_IV_SRCID_CP_GUI_IDLE 0x000000bb /* 187 */
  169. #define VISLANDS30_IV_SRCID_CP_GUI_BUSY 0x000000bc /* 188 */
  170. #define VISLANDS30_IV_SRCID_CP_COMPUTE_QUERY_STATUS 0x000000bf /* 191 */
  171. #define VISLANDS30_IV_SRCID_CP_ECC_ERROR 0x000000c5 /* 197 */
  172. #define CARRIZO_IV_SRCID_CP_COMPUTE_QUERY_STATUS 0x000000c7 /* 199 */
  173. #define VISLANDS30_IV_SRCID_CP_WAIT_REG_MEM_POLL_TIMEOUT 0x000000c0 /* 192 */
  174. #define VISLANDS30_IV_SRCID_CP_SEM_SIG_INCOMPL 0x000000c1 /* 193 */
  175. #define VISLANDS30_IV_SRCID_CP_PREEMPT_ACK 0x000000c2 /* 194 */
  176. #define VISLANDS30_IV_SRCID_CP_GENERAL_PROT_FAULT 0x000000c3 /* 195 */
  177. #define VISLANDS30_IV_SRCID_CP_GDS_ALLOC_ERROR 0x000000c4 /* 196 */
  178. #define VISLANDS30_IV_SRCID_CP_ECC_ERROR 0x000000c5 /* 197 */
  179. #define VISLANDS30_IV_SRCID_RLC_STRM_PERF_MONITOR 0x000000ca /* 202 */
  180. #define VISLANDS30_IV_SDMA_ATOMIC_SRC_ID 0x000000da /* 218 */
  181. #define VISLANDS30_IV_SRCID_SDMA_ECC_ERROR 0x000000dc /* 220 */
  182. #define VISLANDS30_IV_SRCID_SDMA_TRAP 0x000000e0 /* 224 */
  183. #define VISLANDS30_IV_SRCID_SDMA_SEM_INCOMPLETE 0x000000e1 /* 225 */
  184. #define VISLANDS30_IV_SRCID_SDMA_SEM_WAIT 0x000000e2 /* 226 */
  185. #define VISLANDS30_IV_SRCID_SMU_DISP_TIMER2_TRIGGER 0x000000e5 /* 229 */
  186. #define VISLANDS30_IV_SRCID_CG_TSS_THERMAL_LOW_TO_HIGH 0x000000e6 /* 230 */
  187. #define VISLANDS30_IV_SRCID_CG_TSS_THERMAL_HIGH_TO_LOW 0x000000e7 /* 231 */
  188. #define VISLANDS30_IV_SRCID_GRBM_READ_TIMEOUT_ERR 0x000000e8 /* 232 */
  189. #define VISLANDS30_IV_SRCID_GRBM_REG_GUI_IDLE 0x000000e9 /* 233 */
  190. #define VISLANDS30_IV_SRCID_SQ_INTERRUPT_MSG 0x000000ef /* 239 */
  191. #define VISLANDS30_IV_SRCID_SDMA_PREEMPT 0x000000f0 /* 240 */
  192. #define VISLANDS30_IV_SRCID_SDMA_VM_HOLE 0x000000f2 /* 242 */
  193. #define VISLANDS30_IV_SRCID_SDMA_CTXEMPTY 0x000000f3 /* 243 */
  194. #define VISLANDS30_IV_SRCID_SDMA_DOORBELL_INVALID 0x000000f4 /* 244 */
  195. #define VISLANDS30_IV_SRCID_SDMA_FROZEN 0x000000f5 /* 245 */
  196. #define VISLANDS30_IV_SRCID_SDMA_POLL_TIMEOUT 0x000000f6 /* 246 */
  197. #define VISLANDS30_IV_SRCID_SDMA_SRBM_WRITE 0x000000f7 /* 247 */
  198. #define VISLANDS30_IV_SRCID_CG_THERMAL_TRIG 0x000000f8 /* 248 */
  199. #define VISLANDS30_IV_SRCID_SMU_DISP_TIMER_TRIGGER 0x000000fd /* 253 */
  200. /* These are not "real" source ids defined by HW */
  201. #define VISLANDS30_IV_SRCID_VM_CONTEXT_ALL 0x00000100 /* 256 */
  202. #define VISLANDS30_IV_EXTID_VM_CONTEXT0_ALL 0
  203. #define VISLANDS30_IV_EXTID_VM_CONTEXT1_ALL 1
  204. /* IV Extended IDs */
  205. #define VISLANDS30_IV_EXTID_NONE 0x00000000
  206. #define VISLANDS30_IV_EXTID_INVALID 0xffffffff
  207. #endif // _IVSRCID_VISLANDS30_H_