dcn10_dpp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "core_types.h"
  27. #include "reg_helper.h"
  28. #include "dcn10_dpp.h"
  29. #include "basics/conversion.h"
  30. #define NUM_PHASES 64
  31. #define HORZ_MAX_TAPS 8
  32. #define VERT_MAX_TAPS 8
  33. #define BLACK_OFFSET_RGB_Y 0x0
  34. #define BLACK_OFFSET_CBCR 0x8000
  35. #define REG(reg)\
  36. dpp->tf_regs->reg
  37. #define CTX \
  38. dpp->base.ctx
  39. #undef FN
  40. #define FN(reg_name, field_name) \
  41. dpp->tf_shift->field_name, dpp->tf_mask->field_name
  42. enum pixel_format_description {
  43. PIXEL_FORMAT_FIXED = 0,
  44. PIXEL_FORMAT_FIXED16,
  45. PIXEL_FORMAT_FLOAT
  46. };
  47. enum dcn10_coef_filter_type_sel {
  48. SCL_COEF_LUMA_VERT_FILTER = 0,
  49. SCL_COEF_LUMA_HORZ_FILTER = 1,
  50. SCL_COEF_CHROMA_VERT_FILTER = 2,
  51. SCL_COEF_CHROMA_HORZ_FILTER = 3,
  52. SCL_COEF_ALPHA_VERT_FILTER = 4,
  53. SCL_COEF_ALPHA_HORZ_FILTER = 5
  54. };
  55. enum dscl_autocal_mode {
  56. AUTOCAL_MODE_OFF = 0,
  57. /* Autocal calculate the scaling ratio and initial phase and the
  58. * DSCL_MODE_SEL must be set to 1
  59. */
  60. AUTOCAL_MODE_AUTOSCALE = 1,
  61. /* Autocal perform auto centering without replication and the
  62. * DSCL_MODE_SEL must be set to 0
  63. */
  64. AUTOCAL_MODE_AUTOCENTER = 2,
  65. /* Autocal perform auto centering and auto replication and the
  66. * DSCL_MODE_SEL must be set to 0
  67. */
  68. AUTOCAL_MODE_AUTOREPLICATE = 3
  69. };
  70. enum dscl_mode_sel {
  71. DSCL_MODE_SCALING_444_BYPASS = 0,
  72. DSCL_MODE_SCALING_444_RGB_ENABLE = 1,
  73. DSCL_MODE_SCALING_444_YCBCR_ENABLE = 2,
  74. DSCL_MODE_SCALING_420_YCBCR_ENABLE = 3,
  75. DSCL_MODE_SCALING_420_LUMA_BYPASS = 4,
  76. DSCL_MODE_SCALING_420_CHROMA_BYPASS = 5,
  77. DSCL_MODE_DSCL_BYPASS = 6
  78. };
  79. enum gamut_remap_select {
  80. GAMUT_REMAP_BYPASS = 0,
  81. GAMUT_REMAP_COEFF,
  82. GAMUT_REMAP_COMA_COEFF,
  83. GAMUT_REMAP_COMB_COEFF
  84. };
  85. void dpp_read_state(struct dpp *dpp_base,
  86. struct dcn_dpp_state *s)
  87. {
  88. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  89. REG_GET(DPP_CONTROL,
  90. DPP_CLOCK_ENABLE, &s->is_enabled);
  91. REG_GET(CM_IGAM_CONTROL,
  92. CM_IGAM_LUT_MODE, &s->igam_lut_mode);
  93. REG_GET(CM_IGAM_CONTROL,
  94. CM_IGAM_INPUT_FORMAT, &s->igam_input_format);
  95. REG_GET(CM_DGAM_CONTROL,
  96. CM_DGAM_LUT_MODE, &s->dgam_lut_mode);
  97. REG_GET(CM_RGAM_CONTROL,
  98. CM_RGAM_LUT_MODE, &s->rgam_lut_mode);
  99. REG_GET(CM_GAMUT_REMAP_CONTROL,
  100. CM_GAMUT_REMAP_MODE, &s->gamut_remap_mode);
  101. if (s->gamut_remap_mode) {
  102. s->gamut_remap_c11_c12 = REG_READ(CM_GAMUT_REMAP_C11_C12);
  103. s->gamut_remap_c13_c14 = REG_READ(CM_GAMUT_REMAP_C13_C14);
  104. s->gamut_remap_c21_c22 = REG_READ(CM_GAMUT_REMAP_C21_C22);
  105. s->gamut_remap_c23_c24 = REG_READ(CM_GAMUT_REMAP_C23_C24);
  106. s->gamut_remap_c31_c32 = REG_READ(CM_GAMUT_REMAP_C31_C32);
  107. s->gamut_remap_c33_c34 = REG_READ(CM_GAMUT_REMAP_C33_C34);
  108. }
  109. }
  110. /* Program gamut remap in bypass mode */
  111. void dpp_set_gamut_remap_bypass(struct dcn10_dpp *dpp)
  112. {
  113. REG_SET(CM_GAMUT_REMAP_CONTROL, 0,
  114. CM_GAMUT_REMAP_MODE, 0);
  115. /* Gamut remap in bypass */
  116. }
  117. #define IDENTITY_RATIO(ratio) (dc_fixpt_u2d19(ratio) == (1 << 19))
  118. static bool dpp_get_optimal_number_of_taps(
  119. struct dpp *dpp,
  120. struct scaler_data *scl_data,
  121. const struct scaling_taps *in_taps)
  122. {
  123. uint32_t pixel_width;
  124. if (scl_data->viewport.width > scl_data->recout.width)
  125. pixel_width = scl_data->recout.width;
  126. else
  127. pixel_width = scl_data->viewport.width;
  128. /* Some ASICs does not support FP16 scaling, so we reject modes require this*/
  129. if (scl_data->format == PIXEL_FORMAT_FP16 &&
  130. dpp->caps->dscl_data_proc_format == DSCL_DATA_PRCESSING_FIXED_FORMAT &&
  131. scl_data->ratios.horz.value != dc_fixpt_one.value &&
  132. scl_data->ratios.vert.value != dc_fixpt_one.value)
  133. return false;
  134. if (scl_data->viewport.width > scl_data->h_active &&
  135. dpp->ctx->dc->debug.max_downscale_src_width != 0 &&
  136. scl_data->viewport.width > dpp->ctx->dc->debug.max_downscale_src_width)
  137. return false;
  138. /* TODO: add lb check */
  139. /* No support for programming ratio of 4, drop to 3.99999.. */
  140. if (scl_data->ratios.horz.value == (4ll << 32))
  141. scl_data->ratios.horz.value--;
  142. if (scl_data->ratios.vert.value == (4ll << 32))
  143. scl_data->ratios.vert.value--;
  144. if (scl_data->ratios.horz_c.value == (4ll << 32))
  145. scl_data->ratios.horz_c.value--;
  146. if (scl_data->ratios.vert_c.value == (4ll << 32))
  147. scl_data->ratios.vert_c.value--;
  148. /* Set default taps if none are provided */
  149. if (in_taps->h_taps == 0)
  150. scl_data->taps.h_taps = 4;
  151. else
  152. scl_data->taps.h_taps = in_taps->h_taps;
  153. if (in_taps->v_taps == 0)
  154. scl_data->taps.v_taps = 4;
  155. else
  156. scl_data->taps.v_taps = in_taps->v_taps;
  157. if (in_taps->v_taps_c == 0)
  158. scl_data->taps.v_taps_c = 2;
  159. else
  160. scl_data->taps.v_taps_c = in_taps->v_taps_c;
  161. if (in_taps->h_taps_c == 0)
  162. scl_data->taps.h_taps_c = 2;
  163. /* Only 1 and even h_taps_c are supported by hw */
  164. else if ((in_taps->h_taps_c % 2) != 0 && in_taps->h_taps_c != 1)
  165. scl_data->taps.h_taps_c = in_taps->h_taps_c - 1;
  166. else
  167. scl_data->taps.h_taps_c = in_taps->h_taps_c;
  168. if (!dpp->ctx->dc->debug.always_scale) {
  169. if (IDENTITY_RATIO(scl_data->ratios.horz))
  170. scl_data->taps.h_taps = 1;
  171. if (IDENTITY_RATIO(scl_data->ratios.vert))
  172. scl_data->taps.v_taps = 1;
  173. if (IDENTITY_RATIO(scl_data->ratios.horz_c))
  174. scl_data->taps.h_taps_c = 1;
  175. if (IDENTITY_RATIO(scl_data->ratios.vert_c))
  176. scl_data->taps.v_taps_c = 1;
  177. }
  178. return true;
  179. }
  180. void dpp_reset(struct dpp *dpp_base)
  181. {
  182. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  183. dpp->filter_h_c = NULL;
  184. dpp->filter_v_c = NULL;
  185. dpp->filter_h = NULL;
  186. dpp->filter_v = NULL;
  187. memset(&dpp->scl_data, 0, sizeof(dpp->scl_data));
  188. memset(&dpp->pwl_data, 0, sizeof(dpp->pwl_data));
  189. }
  190. static void dpp1_cm_set_regamma_pwl(
  191. struct dpp *dpp_base, const struct pwl_params *params, enum opp_regamma mode)
  192. {
  193. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  194. uint32_t re_mode = 0;
  195. switch (mode) {
  196. case OPP_REGAMMA_BYPASS:
  197. re_mode = 0;
  198. break;
  199. case OPP_REGAMMA_SRGB:
  200. re_mode = 1;
  201. break;
  202. case OPP_REGAMMA_XVYCC:
  203. re_mode = 2;
  204. break;
  205. case OPP_REGAMMA_USER:
  206. re_mode = dpp->is_write_to_ram_a_safe ? 4 : 3;
  207. if (memcmp(&dpp->pwl_data, params, sizeof(*params)) == 0)
  208. break;
  209. dpp1_cm_power_on_regamma_lut(dpp_base, true);
  210. dpp1_cm_configure_regamma_lut(dpp_base, dpp->is_write_to_ram_a_safe);
  211. if (dpp->is_write_to_ram_a_safe)
  212. dpp1_cm_program_regamma_luta_settings(dpp_base, params);
  213. else
  214. dpp1_cm_program_regamma_lutb_settings(dpp_base, params);
  215. dpp1_cm_program_regamma_lut(dpp_base, params->rgb_resulted,
  216. params->hw_points_num);
  217. dpp->pwl_data = *params;
  218. re_mode = dpp->is_write_to_ram_a_safe ? 3 : 4;
  219. dpp->is_write_to_ram_a_safe = !dpp->is_write_to_ram_a_safe;
  220. break;
  221. default:
  222. break;
  223. }
  224. REG_SET(CM_RGAM_CONTROL, 0, CM_RGAM_LUT_MODE, re_mode);
  225. }
  226. static void dpp1_setup_format_flags(enum surface_pixel_format input_format,\
  227. enum pixel_format_description *fmt)
  228. {
  229. if (input_format == SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F ||
  230. input_format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F)
  231. *fmt = PIXEL_FORMAT_FLOAT;
  232. else if (input_format == SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616)
  233. *fmt = PIXEL_FORMAT_FIXED16;
  234. else
  235. *fmt = PIXEL_FORMAT_FIXED;
  236. }
  237. static void dpp1_set_degamma_format_float(
  238. struct dpp *dpp_base,
  239. bool is_float)
  240. {
  241. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  242. if (is_float) {
  243. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_INPUT_FORMAT, 3);
  244. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_LUT_MODE, 1);
  245. } else {
  246. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_INPUT_FORMAT, 2);
  247. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_LUT_MODE, 0);
  248. }
  249. }
  250. void dpp1_cnv_setup (
  251. struct dpp *dpp_base,
  252. enum surface_pixel_format format,
  253. enum expansion_mode mode,
  254. struct dc_csc_transform input_csc_color_matrix,
  255. enum dc_color_space input_color_space)
  256. {
  257. uint32_t pixel_format;
  258. uint32_t alpha_en;
  259. enum pixel_format_description fmt ;
  260. enum dc_color_space color_space;
  261. enum dcn10_input_csc_select select;
  262. bool is_float;
  263. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  264. bool force_disable_cursor = false;
  265. struct out_csc_color_matrix tbl_entry;
  266. int i = 0;
  267. dpp1_setup_format_flags(format, &fmt);
  268. alpha_en = 1;
  269. pixel_format = 0;
  270. color_space = COLOR_SPACE_SRGB;
  271. select = INPUT_CSC_SELECT_BYPASS;
  272. is_float = false;
  273. switch (fmt) {
  274. case PIXEL_FORMAT_FIXED:
  275. case PIXEL_FORMAT_FIXED16:
  276. /*when output is float then FORMAT_CONTROL__OUTPUT_FP=1*/
  277. REG_SET_3(FORMAT_CONTROL, 0,
  278. CNVC_BYPASS, 0,
  279. FORMAT_EXPANSION_MODE, mode,
  280. OUTPUT_FP, 0);
  281. break;
  282. case PIXEL_FORMAT_FLOAT:
  283. REG_SET_3(FORMAT_CONTROL, 0,
  284. CNVC_BYPASS, 0,
  285. FORMAT_EXPANSION_MODE, mode,
  286. OUTPUT_FP, 1);
  287. is_float = true;
  288. break;
  289. default:
  290. break;
  291. }
  292. dpp1_set_degamma_format_float(dpp_base, is_float);
  293. switch (format) {
  294. case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
  295. pixel_format = 1;
  296. break;
  297. case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
  298. pixel_format = 3;
  299. alpha_en = 0;
  300. break;
  301. case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
  302. case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
  303. pixel_format = 8;
  304. break;
  305. case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
  306. case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
  307. pixel_format = 10;
  308. break;
  309. case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
  310. force_disable_cursor = false;
  311. pixel_format = 65;
  312. color_space = COLOR_SPACE_YCBCR709;
  313. select = INPUT_CSC_SELECT_ICSC;
  314. break;
  315. case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
  316. force_disable_cursor = true;
  317. pixel_format = 64;
  318. color_space = COLOR_SPACE_YCBCR709;
  319. select = INPUT_CSC_SELECT_ICSC;
  320. break;
  321. case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
  322. force_disable_cursor = true;
  323. pixel_format = 67;
  324. color_space = COLOR_SPACE_YCBCR709;
  325. select = INPUT_CSC_SELECT_ICSC;
  326. break;
  327. case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
  328. force_disable_cursor = true;
  329. pixel_format = 66;
  330. color_space = COLOR_SPACE_YCBCR709;
  331. select = INPUT_CSC_SELECT_ICSC;
  332. break;
  333. case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
  334. pixel_format = 22;
  335. break;
  336. case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
  337. pixel_format = 24;
  338. break;
  339. case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
  340. pixel_format = 25;
  341. break;
  342. default:
  343. break;
  344. }
  345. REG_SET(CNVC_SURFACE_PIXEL_FORMAT, 0,
  346. CNVC_SURFACE_PIXEL_FORMAT, pixel_format);
  347. REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en);
  348. // if input adjustments exist, program icsc with those values
  349. if (input_csc_color_matrix.enable_adjustment
  350. == true) {
  351. for (i = 0; i < 12; i++)
  352. tbl_entry.regval[i] = input_csc_color_matrix.matrix[i];
  353. tbl_entry.color_space = input_color_space;
  354. if (color_space >= COLOR_SPACE_YCBCR601)
  355. select = INPUT_CSC_SELECT_ICSC;
  356. else
  357. select = INPUT_CSC_SELECT_BYPASS;
  358. dpp1_program_input_csc(dpp_base, color_space, select, &tbl_entry);
  359. } else
  360. dpp1_program_input_csc(dpp_base, color_space, select, NULL);
  361. if (force_disable_cursor) {
  362. REG_UPDATE(CURSOR_CONTROL,
  363. CURSOR_ENABLE, 0);
  364. REG_UPDATE(CURSOR0_CONTROL,
  365. CUR0_ENABLE, 0);
  366. }
  367. }
  368. void dpp1_set_cursor_attributes(
  369. struct dpp *dpp_base,
  370. enum dc_cursor_color_format color_format)
  371. {
  372. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  373. REG_UPDATE_2(CURSOR0_CONTROL,
  374. CUR0_MODE, color_format,
  375. CUR0_EXPANSION_MODE, 0);
  376. if (color_format == CURSOR_MODE_MONO) {
  377. /* todo: clarify what to program these to */
  378. REG_UPDATE(CURSOR0_COLOR0,
  379. CUR0_COLOR0, 0x00000000);
  380. REG_UPDATE(CURSOR0_COLOR1,
  381. CUR0_COLOR1, 0xFFFFFFFF);
  382. }
  383. }
  384. void dpp1_set_cursor_position(
  385. struct dpp *dpp_base,
  386. const struct dc_cursor_position *pos,
  387. const struct dc_cursor_mi_param *param,
  388. uint32_t width,
  389. uint32_t height)
  390. {
  391. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  392. int src_x_offset = pos->x - pos->x_hotspot - param->viewport.x;
  393. int src_y_offset = pos->y - pos->y_hotspot - param->viewport.y;
  394. uint32_t cur_en = pos->enable ? 1 : 0;
  395. if (src_x_offset >= (int)param->viewport.width)
  396. cur_en = 0; /* not visible beyond right edge*/
  397. if (src_x_offset + (int)width <= 0)
  398. cur_en = 0; /* not visible beyond left edge*/
  399. if (src_y_offset >= (int)param->viewport.height)
  400. cur_en = 0; /* not visible beyond bottom edge*/
  401. if (src_y_offset < 0)
  402. cur_en = 0; /* not visible beyond top edge*/
  403. REG_UPDATE(CURSOR0_CONTROL,
  404. CUR0_ENABLE, cur_en);
  405. }
  406. void dpp1_cnv_set_optional_cursor_attributes(
  407. struct dpp *dpp_base,
  408. struct dpp_cursor_attributes *attr)
  409. {
  410. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  411. if (attr) {
  412. REG_UPDATE(CURSOR0_FP_SCALE_BIAS, CUR0_FP_BIAS, attr->bias);
  413. REG_UPDATE(CURSOR0_FP_SCALE_BIAS, CUR0_FP_SCALE, attr->scale);
  414. }
  415. }
  416. void dpp1_dppclk_control(
  417. struct dpp *dpp_base,
  418. bool dppclk_div,
  419. bool enable)
  420. {
  421. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  422. if (enable) {
  423. if (dpp->tf_mask->DPPCLK_RATE_CONTROL)
  424. REG_UPDATE_2(DPP_CONTROL,
  425. DPPCLK_RATE_CONTROL, dppclk_div,
  426. DPP_CLOCK_ENABLE, 1);
  427. else
  428. REG_UPDATE(DPP_CONTROL, DPP_CLOCK_ENABLE, 1);
  429. } else
  430. REG_UPDATE(DPP_CONTROL, DPP_CLOCK_ENABLE, 0);
  431. }
  432. static const struct dpp_funcs dcn10_dpp_funcs = {
  433. .dpp_read_state = dpp_read_state,
  434. .dpp_reset = dpp_reset,
  435. .dpp_set_scaler = dpp1_dscl_set_scaler_manual_scale,
  436. .dpp_get_optimal_number_of_taps = dpp_get_optimal_number_of_taps,
  437. .dpp_set_gamut_remap = dpp1_cm_set_gamut_remap,
  438. .dpp_set_csc_adjustment = dpp1_cm_set_output_csc_adjustment,
  439. .dpp_set_csc_default = dpp1_cm_set_output_csc_default,
  440. .dpp_power_on_regamma_lut = dpp1_cm_power_on_regamma_lut,
  441. .dpp_program_regamma_lut = dpp1_cm_program_regamma_lut,
  442. .dpp_configure_regamma_lut = dpp1_cm_configure_regamma_lut,
  443. .dpp_program_regamma_lutb_settings = dpp1_cm_program_regamma_lutb_settings,
  444. .dpp_program_regamma_luta_settings = dpp1_cm_program_regamma_luta_settings,
  445. .dpp_program_regamma_pwl = dpp1_cm_set_regamma_pwl,
  446. .dpp_program_bias_and_scale = dpp1_program_bias_and_scale,
  447. .dpp_set_degamma = dpp1_set_degamma,
  448. .dpp_program_input_lut = dpp1_program_input_lut,
  449. .dpp_program_degamma_pwl = dpp1_set_degamma_pwl,
  450. .dpp_setup = dpp1_cnv_setup,
  451. .dpp_full_bypass = dpp1_full_bypass,
  452. .set_cursor_attributes = dpp1_set_cursor_attributes,
  453. .set_cursor_position = dpp1_set_cursor_position,
  454. .set_optional_cursor_attributes = dpp1_cnv_set_optional_cursor_attributes,
  455. .dpp_dppclk_control = dpp1_dppclk_control,
  456. .dpp_set_hdr_multiplier = dpp1_set_hdr_multiplier,
  457. };
  458. static struct dpp_caps dcn10_dpp_cap = {
  459. .dscl_data_proc_format = DSCL_DATA_PRCESSING_FIXED_FORMAT,
  460. .dscl_calc_lb_num_partitions = dpp1_dscl_calc_lb_num_partitions,
  461. };
  462. /*****************************************/
  463. /* Constructor, Destructor */
  464. /*****************************************/
  465. void dpp1_construct(
  466. struct dcn10_dpp *dpp,
  467. struct dc_context *ctx,
  468. uint32_t inst,
  469. const struct dcn_dpp_registers *tf_regs,
  470. const struct dcn_dpp_shift *tf_shift,
  471. const struct dcn_dpp_mask *tf_mask)
  472. {
  473. dpp->base.ctx = ctx;
  474. dpp->base.inst = inst;
  475. dpp->base.funcs = &dcn10_dpp_funcs;
  476. dpp->base.caps = &dcn10_dpp_cap;
  477. dpp->tf_regs = tf_regs;
  478. dpp->tf_shift = tf_shift;
  479. dpp->tf_mask = tf_mask;
  480. dpp->lb_pixel_depth_supported =
  481. LB_PIXEL_DEPTH_18BPP |
  482. LB_PIXEL_DEPTH_24BPP |
  483. LB_PIXEL_DEPTH_30BPP;
  484. dpp->lb_bits_per_entry = LB_BITS_PER_ENTRY;
  485. dpp->lb_memory_size = LB_TOTAL_NUMBER_OF_ENTRIES; /*0x1404*/
  486. }