dce80_resource.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dce/dce_8_0_d.h"
  26. #include "dce/dce_8_0_sh_mask.h"
  27. #include "dm_services.h"
  28. #include "link_encoder.h"
  29. #include "stream_encoder.h"
  30. #include "resource.h"
  31. #include "include/irq_service_interface.h"
  32. #include "irq/dce80/irq_service_dce80.h"
  33. #include "dce110/dce110_timing_generator.h"
  34. #include "dce110/dce110_resource.h"
  35. #include "dce80/dce80_timing_generator.h"
  36. #include "dce/dce_mem_input.h"
  37. #include "dce/dce_link_encoder.h"
  38. #include "dce/dce_stream_encoder.h"
  39. #include "dce/dce_mem_input.h"
  40. #include "dce/dce_ipp.h"
  41. #include "dce/dce_transform.h"
  42. #include "dce/dce_opp.h"
  43. #include "dce/dce_clocks.h"
  44. #include "dce/dce_clock_source.h"
  45. #include "dce/dce_audio.h"
  46. #include "dce/dce_hwseq.h"
  47. #include "dce80/dce80_hw_sequencer.h"
  48. #include "dce100/dce100_resource.h"
  49. #include "reg_helper.h"
  50. #include "dce/dce_dmcu.h"
  51. #include "dce/dce_aux.h"
  52. #include "dce/dce_abm.h"
  53. #include "dce/dce_i2c.h"
  54. /* TODO remove this include */
  55. #ifndef mmMC_HUB_RDREQ_DMIF_LIMIT
  56. #include "gmc/gmc_7_1_d.h"
  57. #include "gmc/gmc_7_1_sh_mask.h"
  58. #endif
  59. #ifndef mmDP_DPHY_INTERNAL_CTRL
  60. #define mmDP_DPHY_INTERNAL_CTRL 0x1CDE
  61. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x1CDE
  62. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x1FDE
  63. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x42DE
  64. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x45DE
  65. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x48DE
  66. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x4BDE
  67. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x4EDE
  68. #endif
  69. #ifndef mmBIOS_SCRATCH_2
  70. #define mmBIOS_SCRATCH_2 0x05CB
  71. #define mmBIOS_SCRATCH_6 0x05CF
  72. #endif
  73. #ifndef mmDP_DPHY_FAST_TRAINING
  74. #define mmDP_DPHY_FAST_TRAINING 0x1CCE
  75. #define mmDP0_DP_DPHY_FAST_TRAINING 0x1CCE
  76. #define mmDP1_DP_DPHY_FAST_TRAINING 0x1FCE
  77. #define mmDP2_DP_DPHY_FAST_TRAINING 0x42CE
  78. #define mmDP3_DP_DPHY_FAST_TRAINING 0x45CE
  79. #define mmDP4_DP_DPHY_FAST_TRAINING 0x48CE
  80. #define mmDP5_DP_DPHY_FAST_TRAINING 0x4BCE
  81. #define mmDP6_DP_DPHY_FAST_TRAINING 0x4ECE
  82. #endif
  83. #ifndef mmHPD_DC_HPD_CONTROL
  84. #define mmHPD_DC_HPD_CONTROL 0x189A
  85. #define mmHPD0_DC_HPD_CONTROL 0x189A
  86. #define mmHPD1_DC_HPD_CONTROL 0x18A2
  87. #define mmHPD2_DC_HPD_CONTROL 0x18AA
  88. #define mmHPD3_DC_HPD_CONTROL 0x18B2
  89. #define mmHPD4_DC_HPD_CONTROL 0x18BA
  90. #define mmHPD5_DC_HPD_CONTROL 0x18C2
  91. #endif
  92. #define DCE11_DIG_FE_CNTL 0x4a00
  93. #define DCE11_DIG_BE_CNTL 0x4a47
  94. #define DCE11_DP_SEC 0x4ac3
  95. static const struct dce110_timing_generator_offsets dce80_tg_offsets[] = {
  96. {
  97. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC_CONTROL),
  98. .dcp = (mmGRPH_CONTROL - mmGRPH_CONTROL),
  99. .dmif = (mmDMIF_PG0_DPG_WATERMARK_MASK_CONTROL
  100. - mmDPG_WATERMARK_MASK_CONTROL),
  101. },
  102. {
  103. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC_CONTROL),
  104. .dcp = (mmDCP1_GRPH_CONTROL - mmGRPH_CONTROL),
  105. .dmif = (mmDMIF_PG1_DPG_WATERMARK_MASK_CONTROL
  106. - mmDPG_WATERMARK_MASK_CONTROL),
  107. },
  108. {
  109. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC_CONTROL),
  110. .dcp = (mmDCP2_GRPH_CONTROL - mmGRPH_CONTROL),
  111. .dmif = (mmDMIF_PG2_DPG_WATERMARK_MASK_CONTROL
  112. - mmDPG_WATERMARK_MASK_CONTROL),
  113. },
  114. {
  115. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC_CONTROL),
  116. .dcp = (mmDCP3_GRPH_CONTROL - mmGRPH_CONTROL),
  117. .dmif = (mmDMIF_PG3_DPG_WATERMARK_MASK_CONTROL
  118. - mmDPG_WATERMARK_MASK_CONTROL),
  119. },
  120. {
  121. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC_CONTROL),
  122. .dcp = (mmDCP4_GRPH_CONTROL - mmGRPH_CONTROL),
  123. .dmif = (mmDMIF_PG4_DPG_WATERMARK_MASK_CONTROL
  124. - mmDPG_WATERMARK_MASK_CONTROL),
  125. },
  126. {
  127. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC_CONTROL),
  128. .dcp = (mmDCP5_GRPH_CONTROL - mmGRPH_CONTROL),
  129. .dmif = (mmDMIF_PG5_DPG_WATERMARK_MASK_CONTROL
  130. - mmDPG_WATERMARK_MASK_CONTROL),
  131. }
  132. };
  133. /* set register offset */
  134. #define SR(reg_name)\
  135. .reg_name = mm ## reg_name
  136. /* set register offset with instance */
  137. #define SRI(reg_name, block, id)\
  138. .reg_name = mm ## block ## id ## _ ## reg_name
  139. static const struct dccg_registers disp_clk_regs = {
  140. CLK_COMMON_REG_LIST_DCE_BASE()
  141. };
  142. static const struct dccg_shift disp_clk_shift = {
  143. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  144. };
  145. static const struct dccg_mask disp_clk_mask = {
  146. CLK_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  147. };
  148. #define ipp_regs(id)\
  149. [id] = {\
  150. IPP_COMMON_REG_LIST_DCE_BASE(id)\
  151. }
  152. static const struct dce_ipp_registers ipp_regs[] = {
  153. ipp_regs(0),
  154. ipp_regs(1),
  155. ipp_regs(2),
  156. ipp_regs(3),
  157. ipp_regs(4),
  158. ipp_regs(5)
  159. };
  160. static const struct dce_ipp_shift ipp_shift = {
  161. IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  162. };
  163. static const struct dce_ipp_mask ipp_mask = {
  164. IPP_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  165. };
  166. #define transform_regs(id)\
  167. [id] = {\
  168. XFM_COMMON_REG_LIST_DCE80(id)\
  169. }
  170. static const struct dce_transform_registers xfm_regs[] = {
  171. transform_regs(0),
  172. transform_regs(1),
  173. transform_regs(2),
  174. transform_regs(3),
  175. transform_regs(4),
  176. transform_regs(5)
  177. };
  178. static const struct dce_transform_shift xfm_shift = {
  179. XFM_COMMON_MASK_SH_LIST_DCE80(__SHIFT)
  180. };
  181. static const struct dce_transform_mask xfm_mask = {
  182. XFM_COMMON_MASK_SH_LIST_DCE80(_MASK)
  183. };
  184. #define aux_regs(id)\
  185. [id] = {\
  186. AUX_REG_LIST(id)\
  187. }
  188. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  189. aux_regs(0),
  190. aux_regs(1),
  191. aux_regs(2),
  192. aux_regs(3),
  193. aux_regs(4),
  194. aux_regs(5)
  195. };
  196. #define hpd_regs(id)\
  197. [id] = {\
  198. HPD_REG_LIST(id)\
  199. }
  200. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  201. hpd_regs(0),
  202. hpd_regs(1),
  203. hpd_regs(2),
  204. hpd_regs(3),
  205. hpd_regs(4),
  206. hpd_regs(5)
  207. };
  208. #define link_regs(id)\
  209. [id] = {\
  210. LE_DCE80_REG_LIST(id)\
  211. }
  212. static const struct dce110_link_enc_registers link_enc_regs[] = {
  213. link_regs(0),
  214. link_regs(1),
  215. link_regs(2),
  216. link_regs(3),
  217. link_regs(4),
  218. link_regs(5),
  219. link_regs(6),
  220. };
  221. #define stream_enc_regs(id)\
  222. [id] = {\
  223. SE_COMMON_REG_LIST_DCE_BASE(id),\
  224. .AFMT_CNTL = 0,\
  225. }
  226. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  227. stream_enc_regs(0),
  228. stream_enc_regs(1),
  229. stream_enc_regs(2),
  230. stream_enc_regs(3),
  231. stream_enc_regs(4),
  232. stream_enc_regs(5),
  233. stream_enc_regs(6)
  234. };
  235. static const struct dce_stream_encoder_shift se_shift = {
  236. SE_COMMON_MASK_SH_LIST_DCE80_100(__SHIFT)
  237. };
  238. static const struct dce_stream_encoder_mask se_mask = {
  239. SE_COMMON_MASK_SH_LIST_DCE80_100(_MASK)
  240. };
  241. #define opp_regs(id)\
  242. [id] = {\
  243. OPP_DCE_80_REG_LIST(id),\
  244. }
  245. static const struct dce_opp_registers opp_regs[] = {
  246. opp_regs(0),
  247. opp_regs(1),
  248. opp_regs(2),
  249. opp_regs(3),
  250. opp_regs(4),
  251. opp_regs(5)
  252. };
  253. static const struct dce_opp_shift opp_shift = {
  254. OPP_COMMON_MASK_SH_LIST_DCE_80(__SHIFT)
  255. };
  256. static const struct dce_opp_mask opp_mask = {
  257. OPP_COMMON_MASK_SH_LIST_DCE_80(_MASK)
  258. };
  259. #define aux_engine_regs(id)\
  260. [id] = {\
  261. AUX_COMMON_REG_LIST(id), \
  262. .AUX_RESET_MASK = 0 \
  263. }
  264. static const struct dce110_aux_registers aux_engine_regs[] = {
  265. aux_engine_regs(0),
  266. aux_engine_regs(1),
  267. aux_engine_regs(2),
  268. aux_engine_regs(3),
  269. aux_engine_regs(4),
  270. aux_engine_regs(5)
  271. };
  272. #define audio_regs(id)\
  273. [id] = {\
  274. AUD_COMMON_REG_LIST(id)\
  275. }
  276. static const struct dce_audio_registers audio_regs[] = {
  277. audio_regs(0),
  278. audio_regs(1),
  279. audio_regs(2),
  280. audio_regs(3),
  281. audio_regs(4),
  282. audio_regs(5),
  283. audio_regs(6),
  284. };
  285. static const struct dce_audio_shift audio_shift = {
  286. AUD_COMMON_MASK_SH_LIST(__SHIFT)
  287. };
  288. static const struct dce_aduio_mask audio_mask = {
  289. AUD_COMMON_MASK_SH_LIST(_MASK)
  290. };
  291. #define clk_src_regs(id)\
  292. [id] = {\
  293. CS_COMMON_REG_LIST_DCE_80(id),\
  294. }
  295. static const struct dce110_clk_src_regs clk_src_regs[] = {
  296. clk_src_regs(0),
  297. clk_src_regs(1),
  298. clk_src_regs(2)
  299. };
  300. static const struct dce110_clk_src_shift cs_shift = {
  301. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  302. };
  303. static const struct dce110_clk_src_mask cs_mask = {
  304. CS_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  305. };
  306. static const struct bios_registers bios_regs = {
  307. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6
  308. };
  309. static const struct resource_caps res_cap = {
  310. .num_timing_generator = 6,
  311. .num_audio = 6,
  312. .num_stream_encoder = 6,
  313. .num_pll = 3,
  314. .num_ddc = 6,
  315. };
  316. static const struct resource_caps res_cap_81 = {
  317. .num_timing_generator = 4,
  318. .num_audio = 7,
  319. .num_stream_encoder = 7,
  320. .num_pll = 3,
  321. .num_ddc = 6,
  322. };
  323. static const struct resource_caps res_cap_83 = {
  324. .num_timing_generator = 2,
  325. .num_audio = 6,
  326. .num_stream_encoder = 6,
  327. .num_pll = 2,
  328. .num_ddc = 2,
  329. };
  330. static const struct dce_dmcu_registers dmcu_regs = {
  331. DMCU_DCE80_REG_LIST()
  332. };
  333. static const struct dce_dmcu_shift dmcu_shift = {
  334. DMCU_MASK_SH_LIST_DCE80(__SHIFT)
  335. };
  336. static const struct dce_dmcu_mask dmcu_mask = {
  337. DMCU_MASK_SH_LIST_DCE80(_MASK)
  338. };
  339. static const struct dce_abm_registers abm_regs = {
  340. ABM_DCE110_COMMON_REG_LIST()
  341. };
  342. static const struct dce_abm_shift abm_shift = {
  343. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  344. };
  345. static const struct dce_abm_mask abm_mask = {
  346. ABM_MASK_SH_LIST_DCE110(_MASK)
  347. };
  348. #define CTX ctx
  349. #define REG(reg) mm ## reg
  350. #ifndef mmCC_DC_HDMI_STRAPS
  351. #define mmCC_DC_HDMI_STRAPS 0x1918
  352. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE_MASK 0x40
  353. #define CC_DC_HDMI_STRAPS__HDMI_DISABLE__SHIFT 0x6
  354. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER_MASK 0x700
  355. #define CC_DC_HDMI_STRAPS__AUDIO_STREAM_NUMBER__SHIFT 0x8
  356. #endif
  357. static void read_dce_straps(
  358. struct dc_context *ctx,
  359. struct resource_straps *straps)
  360. {
  361. REG_GET_2(CC_DC_HDMI_STRAPS,
  362. HDMI_DISABLE, &straps->hdmi_disable,
  363. AUDIO_STREAM_NUMBER, &straps->audio_stream_number);
  364. REG_GET(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO, &straps->dc_pinstraps_audio);
  365. }
  366. static struct audio *create_audio(
  367. struct dc_context *ctx, unsigned int inst)
  368. {
  369. return dce_audio_create(ctx, inst,
  370. &audio_regs[inst], &audio_shift, &audio_mask);
  371. }
  372. static struct timing_generator *dce80_timing_generator_create(
  373. struct dc_context *ctx,
  374. uint32_t instance,
  375. const struct dce110_timing_generator_offsets *offsets)
  376. {
  377. struct dce110_timing_generator *tg110 =
  378. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  379. if (!tg110)
  380. return NULL;
  381. dce80_timing_generator_construct(tg110, ctx, instance, offsets);
  382. return &tg110->base;
  383. }
  384. static struct output_pixel_processor *dce80_opp_create(
  385. struct dc_context *ctx,
  386. uint32_t inst)
  387. {
  388. struct dce110_opp *opp =
  389. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  390. if (!opp)
  391. return NULL;
  392. dce110_opp_construct(opp,
  393. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  394. return &opp->base;
  395. }
  396. struct aux_engine *dce80_aux_engine_create(
  397. struct dc_context *ctx,
  398. uint32_t inst)
  399. {
  400. struct aux_engine_dce110 *aux_engine =
  401. kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
  402. if (!aux_engine)
  403. return NULL;
  404. dce110_aux_engine_construct(aux_engine, ctx, inst,
  405. SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
  406. &aux_engine_regs[inst]);
  407. return &aux_engine->base;
  408. }
  409. #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST(id) }
  410. static const struct dce_i2c_registers i2c_hw_regs[] = {
  411. i2c_inst_regs(1),
  412. i2c_inst_regs(2),
  413. i2c_inst_regs(3),
  414. i2c_inst_regs(4),
  415. i2c_inst_regs(5),
  416. i2c_inst_regs(6),
  417. };
  418. static const struct dce_i2c_shift i2c_shifts = {
  419. I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(__SHIFT)
  420. };
  421. static const struct dce_i2c_mask i2c_masks = {
  422. I2C_COMMON_MASK_SH_LIST_DCE_COMMON_BASE(_MASK)
  423. };
  424. struct dce_i2c_hw *dce80_i2c_hw_create(
  425. struct dc_context *ctx,
  426. uint32_t inst)
  427. {
  428. struct dce_i2c_hw *dce_i2c_hw =
  429. kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
  430. if (!dce_i2c_hw)
  431. return NULL;
  432. dce_i2c_hw_construct(dce_i2c_hw, ctx, inst,
  433. &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
  434. return dce_i2c_hw;
  435. }
  436. struct dce_i2c_sw *dce80_i2c_sw_create(
  437. struct dc_context *ctx)
  438. {
  439. struct dce_i2c_sw *dce_i2c_sw =
  440. kzalloc(sizeof(struct dce_i2c_sw), GFP_KERNEL);
  441. if (!dce_i2c_sw)
  442. return NULL;
  443. dce_i2c_sw_construct(dce_i2c_sw, ctx);
  444. return dce_i2c_sw;
  445. }
  446. static struct stream_encoder *dce80_stream_encoder_create(
  447. enum engine_id eng_id,
  448. struct dc_context *ctx)
  449. {
  450. struct dce110_stream_encoder *enc110 =
  451. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  452. if (!enc110)
  453. return NULL;
  454. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  455. &stream_enc_regs[eng_id],
  456. &se_shift, &se_mask);
  457. return &enc110->base;
  458. }
  459. #define SRII(reg_name, block, id)\
  460. .reg_name[id] = mm ## block ## id ## _ ## reg_name
  461. static const struct dce_hwseq_registers hwseq_reg = {
  462. HWSEQ_DCE8_REG_LIST()
  463. };
  464. static const struct dce_hwseq_shift hwseq_shift = {
  465. HWSEQ_DCE8_MASK_SH_LIST(__SHIFT)
  466. };
  467. static const struct dce_hwseq_mask hwseq_mask = {
  468. HWSEQ_DCE8_MASK_SH_LIST(_MASK)
  469. };
  470. static struct dce_hwseq *dce80_hwseq_create(
  471. struct dc_context *ctx)
  472. {
  473. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  474. if (hws) {
  475. hws->ctx = ctx;
  476. hws->regs = &hwseq_reg;
  477. hws->shifts = &hwseq_shift;
  478. hws->masks = &hwseq_mask;
  479. }
  480. return hws;
  481. }
  482. static const struct resource_create_funcs res_create_funcs = {
  483. .read_dce_straps = read_dce_straps,
  484. .create_audio = create_audio,
  485. .create_stream_encoder = dce80_stream_encoder_create,
  486. .create_hwseq = dce80_hwseq_create,
  487. };
  488. #define mi_inst_regs(id) { \
  489. MI_DCE8_REG_LIST(id), \
  490. .MC_HUB_RDREQ_DMIF_LIMIT = mmMC_HUB_RDREQ_DMIF_LIMIT \
  491. }
  492. static const struct dce_mem_input_registers mi_regs[] = {
  493. mi_inst_regs(0),
  494. mi_inst_regs(1),
  495. mi_inst_regs(2),
  496. mi_inst_regs(3),
  497. mi_inst_regs(4),
  498. mi_inst_regs(5),
  499. };
  500. static const struct dce_mem_input_shift mi_shifts = {
  501. MI_DCE8_MASK_SH_LIST(__SHIFT),
  502. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE__SHIFT
  503. };
  504. static const struct dce_mem_input_mask mi_masks = {
  505. MI_DCE8_MASK_SH_LIST(_MASK),
  506. .ENABLE = MC_HUB_RDREQ_DMIF_LIMIT__ENABLE_MASK
  507. };
  508. static struct mem_input *dce80_mem_input_create(
  509. struct dc_context *ctx,
  510. uint32_t inst)
  511. {
  512. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  513. GFP_KERNEL);
  514. if (!dce_mi) {
  515. BREAK_TO_DEBUGGER();
  516. return NULL;
  517. }
  518. dce_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  519. dce_mi->wa.single_head_rdreq_dmif_limit = 2;
  520. return &dce_mi->base;
  521. }
  522. static void dce80_transform_destroy(struct transform **xfm)
  523. {
  524. kfree(TO_DCE_TRANSFORM(*xfm));
  525. *xfm = NULL;
  526. }
  527. static struct transform *dce80_transform_create(
  528. struct dc_context *ctx,
  529. uint32_t inst)
  530. {
  531. struct dce_transform *transform =
  532. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  533. if (!transform)
  534. return NULL;
  535. dce_transform_construct(transform, ctx, inst,
  536. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  537. transform->prescaler_on = false;
  538. return &transform->base;
  539. }
  540. static const struct encoder_feature_support link_enc_feature = {
  541. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  542. .max_hdmi_pixel_clock = 297000,
  543. .flags.bits.IS_HBR2_CAPABLE = true,
  544. .flags.bits.IS_TPS3_CAPABLE = true
  545. };
  546. struct link_encoder *dce80_link_encoder_create(
  547. const struct encoder_init_data *enc_init_data)
  548. {
  549. struct dce110_link_encoder *enc110 =
  550. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  551. if (!enc110)
  552. return NULL;
  553. dce110_link_encoder_construct(enc110,
  554. enc_init_data,
  555. &link_enc_feature,
  556. &link_enc_regs[enc_init_data->transmitter],
  557. &link_enc_aux_regs[enc_init_data->channel - 1],
  558. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  559. return &enc110->base;
  560. }
  561. struct clock_source *dce80_clock_source_create(
  562. struct dc_context *ctx,
  563. struct dc_bios *bios,
  564. enum clock_source_id id,
  565. const struct dce110_clk_src_regs *regs,
  566. bool dp_clk_src)
  567. {
  568. struct dce110_clk_src *clk_src =
  569. kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
  570. if (!clk_src)
  571. return NULL;
  572. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  573. regs, &cs_shift, &cs_mask)) {
  574. clk_src->base.dp_clk_src = dp_clk_src;
  575. return &clk_src->base;
  576. }
  577. BREAK_TO_DEBUGGER();
  578. return NULL;
  579. }
  580. void dce80_clock_source_destroy(struct clock_source **clk_src)
  581. {
  582. kfree(TO_DCE110_CLK_SRC(*clk_src));
  583. *clk_src = NULL;
  584. }
  585. static struct input_pixel_processor *dce80_ipp_create(
  586. struct dc_context *ctx, uint32_t inst)
  587. {
  588. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  589. if (!ipp) {
  590. BREAK_TO_DEBUGGER();
  591. return NULL;
  592. }
  593. dce_ipp_construct(ipp, ctx, inst,
  594. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  595. return &ipp->base;
  596. }
  597. static void destruct(struct dce110_resource_pool *pool)
  598. {
  599. unsigned int i;
  600. for (i = 0; i < pool->base.pipe_count; i++) {
  601. if (pool->base.opps[i] != NULL)
  602. dce110_opp_destroy(&pool->base.opps[i]);
  603. if (pool->base.transforms[i] != NULL)
  604. dce80_transform_destroy(&pool->base.transforms[i]);
  605. if (pool->base.ipps[i] != NULL)
  606. dce_ipp_destroy(&pool->base.ipps[i]);
  607. if (pool->base.mis[i] != NULL) {
  608. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  609. pool->base.mis[i] = NULL;
  610. }
  611. if (pool->base.timing_generators[i] != NULL) {
  612. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  613. pool->base.timing_generators[i] = NULL;
  614. }
  615. }
  616. for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
  617. if (pool->base.engines[i] != NULL)
  618. dce110_engine_destroy(&pool->base.engines[i]);
  619. if (pool->base.hw_i2cs[i] != NULL) {
  620. kfree(pool->base.hw_i2cs[i]);
  621. pool->base.hw_i2cs[i] = NULL;
  622. }
  623. if (pool->base.sw_i2cs[i] != NULL) {
  624. kfree(pool->base.sw_i2cs[i]);
  625. pool->base.sw_i2cs[i] = NULL;
  626. }
  627. }
  628. for (i = 0; i < pool->base.stream_enc_count; i++) {
  629. if (pool->base.stream_enc[i] != NULL)
  630. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  631. }
  632. for (i = 0; i < pool->base.clk_src_count; i++) {
  633. if (pool->base.clock_sources[i] != NULL) {
  634. dce80_clock_source_destroy(&pool->base.clock_sources[i]);
  635. }
  636. }
  637. if (pool->base.abm != NULL)
  638. dce_abm_destroy(&pool->base.abm);
  639. if (pool->base.dmcu != NULL)
  640. dce_dmcu_destroy(&pool->base.dmcu);
  641. if (pool->base.dp_clock_source != NULL)
  642. dce80_clock_source_destroy(&pool->base.dp_clock_source);
  643. for (i = 0; i < pool->base.audio_count; i++) {
  644. if (pool->base.audios[i] != NULL) {
  645. dce_aud_destroy(&pool->base.audios[i]);
  646. }
  647. }
  648. if (pool->base.dccg != NULL)
  649. dce_dccg_destroy(&pool->base.dccg);
  650. if (pool->base.irqs != NULL) {
  651. dal_irq_service_destroy(&pool->base.irqs);
  652. }
  653. }
  654. bool dce80_validate_bandwidth(
  655. struct dc *dc,
  656. struct dc_state *context)
  657. {
  658. /* TODO implement when needed but for now hardcode max value*/
  659. context->bw.dce.dispclk_khz = 681000;
  660. context->bw.dce.yclk_khz = 250000 * MEMORY_TYPE_MULTIPLIER;
  661. return true;
  662. }
  663. static bool dce80_validate_surface_sets(
  664. struct dc_state *context)
  665. {
  666. int i;
  667. for (i = 0; i < context->stream_count; i++) {
  668. if (context->stream_status[i].plane_count == 0)
  669. continue;
  670. if (context->stream_status[i].plane_count > 1)
  671. return false;
  672. if (context->stream_status[i].plane_states[0]->format
  673. >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN)
  674. return false;
  675. }
  676. return true;
  677. }
  678. enum dc_status dce80_validate_global(
  679. struct dc *dc,
  680. struct dc_state *context)
  681. {
  682. if (!dce80_validate_surface_sets(context))
  683. return DC_FAIL_SURFACE_VALIDATE;
  684. return DC_OK;
  685. }
  686. static void dce80_destroy_resource_pool(struct resource_pool **pool)
  687. {
  688. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  689. destruct(dce110_pool);
  690. kfree(dce110_pool);
  691. *pool = NULL;
  692. }
  693. static const struct resource_funcs dce80_res_pool_funcs = {
  694. .destroy = dce80_destroy_resource_pool,
  695. .link_enc_create = dce80_link_encoder_create,
  696. .validate_bandwidth = dce80_validate_bandwidth,
  697. .validate_plane = dce100_validate_plane,
  698. .add_stream_to_ctx = dce100_add_stream_to_ctx,
  699. .validate_global = dce80_validate_global
  700. };
  701. static bool dce80_construct(
  702. uint8_t num_virtual_links,
  703. struct dc *dc,
  704. struct dce110_resource_pool *pool)
  705. {
  706. unsigned int i;
  707. struct dc_context *ctx = dc->ctx;
  708. struct dc_firmware_info info;
  709. struct dc_bios *bp;
  710. struct dm_pp_static_clock_info static_clk_info = {0};
  711. ctx->dc_bios->regs = &bios_regs;
  712. pool->base.res_cap = &res_cap;
  713. pool->base.funcs = &dce80_res_pool_funcs;
  714. /*************************************************
  715. * Resource + asic cap harcoding *
  716. *************************************************/
  717. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  718. pool->base.pipe_count = res_cap.num_timing_generator;
  719. pool->base.timing_generator_count = res_cap.num_timing_generator;
  720. dc->caps.max_downscale_ratio = 200;
  721. dc->caps.i2c_speed_in_khz = 40;
  722. dc->caps.max_cursor_size = 128;
  723. dc->caps.dual_link_dvi = true;
  724. /*************************************************
  725. * Create resources *
  726. *************************************************/
  727. bp = ctx->dc_bios;
  728. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  729. info.external_clock_source_frequency_for_dp != 0) {
  730. pool->base.dp_clock_source =
  731. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  732. pool->base.clock_sources[0] =
  733. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  734. pool->base.clock_sources[1] =
  735. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  736. pool->base.clock_sources[2] =
  737. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  738. pool->base.clk_src_count = 3;
  739. } else {
  740. pool->base.dp_clock_source =
  741. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  742. pool->base.clock_sources[0] =
  743. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  744. pool->base.clock_sources[1] =
  745. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  746. pool->base.clk_src_count = 2;
  747. }
  748. if (pool->base.dp_clock_source == NULL) {
  749. dm_error("DC: failed to create dp clock source!\n");
  750. BREAK_TO_DEBUGGER();
  751. goto res_create_fail;
  752. }
  753. for (i = 0; i < pool->base.clk_src_count; i++) {
  754. if (pool->base.clock_sources[i] == NULL) {
  755. dm_error("DC: failed to create clock sources!\n");
  756. BREAK_TO_DEBUGGER();
  757. goto res_create_fail;
  758. }
  759. }
  760. pool->base.dccg = dce_dccg_create(ctx,
  761. &disp_clk_regs,
  762. &disp_clk_shift,
  763. &disp_clk_mask);
  764. if (pool->base.dccg == NULL) {
  765. dm_error("DC: failed to create display clock!\n");
  766. BREAK_TO_DEBUGGER();
  767. goto res_create_fail;
  768. }
  769. pool->base.dmcu = dce_dmcu_create(ctx,
  770. &dmcu_regs,
  771. &dmcu_shift,
  772. &dmcu_mask);
  773. if (pool->base.dmcu == NULL) {
  774. dm_error("DC: failed to create dmcu!\n");
  775. BREAK_TO_DEBUGGER();
  776. goto res_create_fail;
  777. }
  778. pool->base.abm = dce_abm_create(ctx,
  779. &abm_regs,
  780. &abm_shift,
  781. &abm_mask);
  782. if (pool->base.abm == NULL) {
  783. dm_error("DC: failed to create abm!\n");
  784. BREAK_TO_DEBUGGER();
  785. goto res_create_fail;
  786. }
  787. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  788. pool->base.dccg->max_clks_state =
  789. static_clk_info.max_clocks_state;
  790. {
  791. struct irq_service_init_data init_data;
  792. init_data.ctx = dc->ctx;
  793. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  794. if (!pool->base.irqs)
  795. goto res_create_fail;
  796. }
  797. for (i = 0; i < pool->base.pipe_count; i++) {
  798. pool->base.timing_generators[i] = dce80_timing_generator_create(
  799. ctx, i, &dce80_tg_offsets[i]);
  800. if (pool->base.timing_generators[i] == NULL) {
  801. BREAK_TO_DEBUGGER();
  802. dm_error("DC: failed to create tg!\n");
  803. goto res_create_fail;
  804. }
  805. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  806. if (pool->base.mis[i] == NULL) {
  807. BREAK_TO_DEBUGGER();
  808. dm_error("DC: failed to create memory input!\n");
  809. goto res_create_fail;
  810. }
  811. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  812. if (pool->base.ipps[i] == NULL) {
  813. BREAK_TO_DEBUGGER();
  814. dm_error("DC: failed to create input pixel processor!\n");
  815. goto res_create_fail;
  816. }
  817. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  818. if (pool->base.transforms[i] == NULL) {
  819. BREAK_TO_DEBUGGER();
  820. dm_error("DC: failed to create transform!\n");
  821. goto res_create_fail;
  822. }
  823. pool->base.opps[i] = dce80_opp_create(ctx, i);
  824. if (pool->base.opps[i] == NULL) {
  825. BREAK_TO_DEBUGGER();
  826. dm_error("DC: failed to create output pixel processor!\n");
  827. goto res_create_fail;
  828. }
  829. }
  830. for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
  831. pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
  832. if (pool->base.engines[i] == NULL) {
  833. BREAK_TO_DEBUGGER();
  834. dm_error(
  835. "DC:failed to create aux engine!!\n");
  836. goto res_create_fail;
  837. }
  838. pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
  839. if (pool->base.hw_i2cs[i] == NULL) {
  840. BREAK_TO_DEBUGGER();
  841. dm_error(
  842. "DC:failed to create i2c engine!!\n");
  843. goto res_create_fail;
  844. }
  845. pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
  846. if (pool->base.sw_i2cs[i] == NULL) {
  847. BREAK_TO_DEBUGGER();
  848. dm_error(
  849. "DC:failed to create sw i2c!!\n");
  850. goto res_create_fail;
  851. }
  852. }
  853. dc->caps.max_planes = pool->base.pipe_count;
  854. dc->caps.disable_dp_clk_share = true;
  855. if (!resource_construct(num_virtual_links, dc, &pool->base,
  856. &res_create_funcs))
  857. goto res_create_fail;
  858. /* Create hardware sequencer */
  859. dce80_hw_sequencer_construct(dc);
  860. return true;
  861. res_create_fail:
  862. destruct(pool);
  863. return false;
  864. }
  865. struct resource_pool *dce80_create_resource_pool(
  866. uint8_t num_virtual_links,
  867. struct dc *dc)
  868. {
  869. struct dce110_resource_pool *pool =
  870. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  871. if (!pool)
  872. return NULL;
  873. if (dce80_construct(num_virtual_links, dc, pool))
  874. return &pool->base;
  875. BREAK_TO_DEBUGGER();
  876. return NULL;
  877. }
  878. static bool dce81_construct(
  879. uint8_t num_virtual_links,
  880. struct dc *dc,
  881. struct dce110_resource_pool *pool)
  882. {
  883. unsigned int i;
  884. struct dc_context *ctx = dc->ctx;
  885. struct dc_firmware_info info;
  886. struct dc_bios *bp;
  887. struct dm_pp_static_clock_info static_clk_info = {0};
  888. ctx->dc_bios->regs = &bios_regs;
  889. pool->base.res_cap = &res_cap_81;
  890. pool->base.funcs = &dce80_res_pool_funcs;
  891. /*************************************************
  892. * Resource + asic cap harcoding *
  893. *************************************************/
  894. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  895. pool->base.pipe_count = res_cap_81.num_timing_generator;
  896. pool->base.timing_generator_count = res_cap_81.num_timing_generator;
  897. dc->caps.max_downscale_ratio = 200;
  898. dc->caps.i2c_speed_in_khz = 40;
  899. dc->caps.max_cursor_size = 128;
  900. dc->caps.is_apu = true;
  901. /*************************************************
  902. * Create resources *
  903. *************************************************/
  904. bp = ctx->dc_bios;
  905. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  906. info.external_clock_source_frequency_for_dp != 0) {
  907. pool->base.dp_clock_source =
  908. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  909. pool->base.clock_sources[0] =
  910. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], false);
  911. pool->base.clock_sources[1] =
  912. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  913. pool->base.clock_sources[2] =
  914. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  915. pool->base.clk_src_count = 3;
  916. } else {
  917. pool->base.dp_clock_source =
  918. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL0, &clk_src_regs[0], true);
  919. pool->base.clock_sources[0] =
  920. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[1], false);
  921. pool->base.clock_sources[1] =
  922. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[2], false);
  923. pool->base.clk_src_count = 2;
  924. }
  925. if (pool->base.dp_clock_source == NULL) {
  926. dm_error("DC: failed to create dp clock source!\n");
  927. BREAK_TO_DEBUGGER();
  928. goto res_create_fail;
  929. }
  930. for (i = 0; i < pool->base.clk_src_count; i++) {
  931. if (pool->base.clock_sources[i] == NULL) {
  932. dm_error("DC: failed to create clock sources!\n");
  933. BREAK_TO_DEBUGGER();
  934. goto res_create_fail;
  935. }
  936. }
  937. pool->base.dccg = dce_dccg_create(ctx,
  938. &disp_clk_regs,
  939. &disp_clk_shift,
  940. &disp_clk_mask);
  941. if (pool->base.dccg == NULL) {
  942. dm_error("DC: failed to create display clock!\n");
  943. BREAK_TO_DEBUGGER();
  944. goto res_create_fail;
  945. }
  946. pool->base.dmcu = dce_dmcu_create(ctx,
  947. &dmcu_regs,
  948. &dmcu_shift,
  949. &dmcu_mask);
  950. if (pool->base.dmcu == NULL) {
  951. dm_error("DC: failed to create dmcu!\n");
  952. BREAK_TO_DEBUGGER();
  953. goto res_create_fail;
  954. }
  955. pool->base.abm = dce_abm_create(ctx,
  956. &abm_regs,
  957. &abm_shift,
  958. &abm_mask);
  959. if (pool->base.abm == NULL) {
  960. dm_error("DC: failed to create abm!\n");
  961. BREAK_TO_DEBUGGER();
  962. goto res_create_fail;
  963. }
  964. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  965. pool->base.dccg->max_clks_state =
  966. static_clk_info.max_clocks_state;
  967. {
  968. struct irq_service_init_data init_data;
  969. init_data.ctx = dc->ctx;
  970. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  971. if (!pool->base.irqs)
  972. goto res_create_fail;
  973. }
  974. for (i = 0; i < pool->base.pipe_count; i++) {
  975. pool->base.timing_generators[i] = dce80_timing_generator_create(
  976. ctx, i, &dce80_tg_offsets[i]);
  977. if (pool->base.timing_generators[i] == NULL) {
  978. BREAK_TO_DEBUGGER();
  979. dm_error("DC: failed to create tg!\n");
  980. goto res_create_fail;
  981. }
  982. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  983. if (pool->base.mis[i] == NULL) {
  984. BREAK_TO_DEBUGGER();
  985. dm_error("DC: failed to create memory input!\n");
  986. goto res_create_fail;
  987. }
  988. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  989. if (pool->base.ipps[i] == NULL) {
  990. BREAK_TO_DEBUGGER();
  991. dm_error("DC: failed to create input pixel processor!\n");
  992. goto res_create_fail;
  993. }
  994. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  995. if (pool->base.transforms[i] == NULL) {
  996. BREAK_TO_DEBUGGER();
  997. dm_error("DC: failed to create transform!\n");
  998. goto res_create_fail;
  999. }
  1000. pool->base.opps[i] = dce80_opp_create(ctx, i);
  1001. if (pool->base.opps[i] == NULL) {
  1002. BREAK_TO_DEBUGGER();
  1003. dm_error("DC: failed to create output pixel processor!\n");
  1004. goto res_create_fail;
  1005. }
  1006. }
  1007. for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
  1008. pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
  1009. if (pool->base.engines[i] == NULL) {
  1010. BREAK_TO_DEBUGGER();
  1011. dm_error(
  1012. "DC:failed to create aux engine!!\n");
  1013. goto res_create_fail;
  1014. }
  1015. pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
  1016. if (pool->base.hw_i2cs[i] == NULL) {
  1017. BREAK_TO_DEBUGGER();
  1018. dm_error(
  1019. "DC:failed to create i2c engine!!\n");
  1020. goto res_create_fail;
  1021. }
  1022. pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
  1023. if (pool->base.sw_i2cs[i] == NULL) {
  1024. BREAK_TO_DEBUGGER();
  1025. dm_error(
  1026. "DC:failed to create sw i2c!!\n");
  1027. goto res_create_fail;
  1028. }
  1029. }
  1030. dc->caps.max_planes = pool->base.pipe_count;
  1031. dc->caps.disable_dp_clk_share = true;
  1032. if (!resource_construct(num_virtual_links, dc, &pool->base,
  1033. &res_create_funcs))
  1034. goto res_create_fail;
  1035. /* Create hardware sequencer */
  1036. dce80_hw_sequencer_construct(dc);
  1037. return true;
  1038. res_create_fail:
  1039. destruct(pool);
  1040. return false;
  1041. }
  1042. struct resource_pool *dce81_create_resource_pool(
  1043. uint8_t num_virtual_links,
  1044. struct dc *dc)
  1045. {
  1046. struct dce110_resource_pool *pool =
  1047. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  1048. if (!pool)
  1049. return NULL;
  1050. if (dce81_construct(num_virtual_links, dc, pool))
  1051. return &pool->base;
  1052. BREAK_TO_DEBUGGER();
  1053. return NULL;
  1054. }
  1055. static bool dce83_construct(
  1056. uint8_t num_virtual_links,
  1057. struct dc *dc,
  1058. struct dce110_resource_pool *pool)
  1059. {
  1060. unsigned int i;
  1061. struct dc_context *ctx = dc->ctx;
  1062. struct dc_firmware_info info;
  1063. struct dc_bios *bp;
  1064. struct dm_pp_static_clock_info static_clk_info = {0};
  1065. ctx->dc_bios->regs = &bios_regs;
  1066. pool->base.res_cap = &res_cap_83;
  1067. pool->base.funcs = &dce80_res_pool_funcs;
  1068. /*************************************************
  1069. * Resource + asic cap harcoding *
  1070. *************************************************/
  1071. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  1072. pool->base.pipe_count = res_cap_83.num_timing_generator;
  1073. pool->base.timing_generator_count = res_cap_83.num_timing_generator;
  1074. dc->caps.max_downscale_ratio = 200;
  1075. dc->caps.i2c_speed_in_khz = 40;
  1076. dc->caps.max_cursor_size = 128;
  1077. dc->caps.is_apu = true;
  1078. /*************************************************
  1079. * Create resources *
  1080. *************************************************/
  1081. bp = ctx->dc_bios;
  1082. if ((bp->funcs->get_firmware_info(bp, &info) == BP_RESULT_OK) &&
  1083. info.external_clock_source_frequency_for_dp != 0) {
  1084. pool->base.dp_clock_source =
  1085. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_EXTERNAL, NULL, true);
  1086. pool->base.clock_sources[0] =
  1087. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], false);
  1088. pool->base.clock_sources[1] =
  1089. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
  1090. pool->base.clk_src_count = 2;
  1091. } else {
  1092. pool->base.dp_clock_source =
  1093. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL1, &clk_src_regs[0], true);
  1094. pool->base.clock_sources[0] =
  1095. dce80_clock_source_create(ctx, bp, CLOCK_SOURCE_ID_PLL2, &clk_src_regs[1], false);
  1096. pool->base.clk_src_count = 1;
  1097. }
  1098. if (pool->base.dp_clock_source == NULL) {
  1099. dm_error("DC: failed to create dp clock source!\n");
  1100. BREAK_TO_DEBUGGER();
  1101. goto res_create_fail;
  1102. }
  1103. for (i = 0; i < pool->base.clk_src_count; i++) {
  1104. if (pool->base.clock_sources[i] == NULL) {
  1105. dm_error("DC: failed to create clock sources!\n");
  1106. BREAK_TO_DEBUGGER();
  1107. goto res_create_fail;
  1108. }
  1109. }
  1110. pool->base.dccg = dce_dccg_create(ctx,
  1111. &disp_clk_regs,
  1112. &disp_clk_shift,
  1113. &disp_clk_mask);
  1114. if (pool->base.dccg == NULL) {
  1115. dm_error("DC: failed to create display clock!\n");
  1116. BREAK_TO_DEBUGGER();
  1117. goto res_create_fail;
  1118. }
  1119. pool->base.dmcu = dce_dmcu_create(ctx,
  1120. &dmcu_regs,
  1121. &dmcu_shift,
  1122. &dmcu_mask);
  1123. if (pool->base.dmcu == NULL) {
  1124. dm_error("DC: failed to create dmcu!\n");
  1125. BREAK_TO_DEBUGGER();
  1126. goto res_create_fail;
  1127. }
  1128. pool->base.abm = dce_abm_create(ctx,
  1129. &abm_regs,
  1130. &abm_shift,
  1131. &abm_mask);
  1132. if (pool->base.abm == NULL) {
  1133. dm_error("DC: failed to create abm!\n");
  1134. BREAK_TO_DEBUGGER();
  1135. goto res_create_fail;
  1136. }
  1137. if (dm_pp_get_static_clocks(ctx, &static_clk_info))
  1138. pool->base.dccg->max_clks_state =
  1139. static_clk_info.max_clocks_state;
  1140. {
  1141. struct irq_service_init_data init_data;
  1142. init_data.ctx = dc->ctx;
  1143. pool->base.irqs = dal_irq_service_dce80_create(&init_data);
  1144. if (!pool->base.irqs)
  1145. goto res_create_fail;
  1146. }
  1147. for (i = 0; i < pool->base.pipe_count; i++) {
  1148. pool->base.timing_generators[i] = dce80_timing_generator_create(
  1149. ctx, i, &dce80_tg_offsets[i]);
  1150. if (pool->base.timing_generators[i] == NULL) {
  1151. BREAK_TO_DEBUGGER();
  1152. dm_error("DC: failed to create tg!\n");
  1153. goto res_create_fail;
  1154. }
  1155. pool->base.mis[i] = dce80_mem_input_create(ctx, i);
  1156. if (pool->base.mis[i] == NULL) {
  1157. BREAK_TO_DEBUGGER();
  1158. dm_error("DC: failed to create memory input!\n");
  1159. goto res_create_fail;
  1160. }
  1161. pool->base.ipps[i] = dce80_ipp_create(ctx, i);
  1162. if (pool->base.ipps[i] == NULL) {
  1163. BREAK_TO_DEBUGGER();
  1164. dm_error("DC: failed to create input pixel processor!\n");
  1165. goto res_create_fail;
  1166. }
  1167. pool->base.transforms[i] = dce80_transform_create(ctx, i);
  1168. if (pool->base.transforms[i] == NULL) {
  1169. BREAK_TO_DEBUGGER();
  1170. dm_error("DC: failed to create transform!\n");
  1171. goto res_create_fail;
  1172. }
  1173. pool->base.opps[i] = dce80_opp_create(ctx, i);
  1174. if (pool->base.opps[i] == NULL) {
  1175. BREAK_TO_DEBUGGER();
  1176. dm_error("DC: failed to create output pixel processor!\n");
  1177. goto res_create_fail;
  1178. }
  1179. }
  1180. for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
  1181. pool->base.engines[i] = dce80_aux_engine_create(ctx, i);
  1182. if (pool->base.engines[i] == NULL) {
  1183. BREAK_TO_DEBUGGER();
  1184. dm_error(
  1185. "DC:failed to create aux engine!!\n");
  1186. goto res_create_fail;
  1187. }
  1188. pool->base.hw_i2cs[i] = dce80_i2c_hw_create(ctx, i);
  1189. if (pool->base.hw_i2cs[i] == NULL) {
  1190. BREAK_TO_DEBUGGER();
  1191. dm_error(
  1192. "DC:failed to create i2c engine!!\n");
  1193. goto res_create_fail;
  1194. }
  1195. pool->base.sw_i2cs[i] = dce80_i2c_sw_create(ctx);
  1196. if (pool->base.sw_i2cs[i] == NULL) {
  1197. BREAK_TO_DEBUGGER();
  1198. dm_error(
  1199. "DC:failed to create sw i2c!!\n");
  1200. goto res_create_fail;
  1201. }
  1202. }
  1203. dc->caps.max_planes = pool->base.pipe_count;
  1204. dc->caps.disable_dp_clk_share = true;
  1205. if (!resource_construct(num_virtual_links, dc, &pool->base,
  1206. &res_create_funcs))
  1207. goto res_create_fail;
  1208. /* Create hardware sequencer */
  1209. dce80_hw_sequencer_construct(dc);
  1210. return true;
  1211. res_create_fail:
  1212. destruct(pool);
  1213. return false;
  1214. }
  1215. struct resource_pool *dce83_create_resource_pool(
  1216. uint8_t num_virtual_links,
  1217. struct dc *dc)
  1218. {
  1219. struct dce110_resource_pool *pool =
  1220. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  1221. if (!pool)
  1222. return NULL;
  1223. if (dce83_construct(num_virtual_links, dc, pool))
  1224. return &pool->base;
  1225. BREAK_TO_DEBUGGER();
  1226. return NULL;
  1227. }