uvd_v7_0.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "mmsch_v1_0.h"
  31. #include "uvd/uvd_7_0_offset.h"
  32. #include "uvd/uvd_7_0_sh_mask.h"
  33. #include "vce/vce_4_0_offset.h"
  34. #include "vce/vce_4_0_default.h"
  35. #include "vce/vce_4_0_sh_mask.h"
  36. #include "nbif/nbif_6_1_offset.h"
  37. #include "hdp/hdp_4_0_offset.h"
  38. #include "mmhub/mmhub_1_0_offset.h"
  39. #include "mmhub/mmhub_1_0_sh_mask.h"
  40. #include "ivsrcid/uvd/irqsrcs_uvd_7_0.h"
  41. #define mmUVD_PG0_CC_UVD_HARVESTING 0x00c7
  42. #define mmUVD_PG0_CC_UVD_HARVESTING_BASE_IDX 1
  43. //UVD_PG0_CC_UVD_HARVESTING
  44. #define UVD_PG0_CC_UVD_HARVESTING__UVD_DISABLE__SHIFT 0x1
  45. #define UVD_PG0_CC_UVD_HARVESTING__UVD_DISABLE_MASK 0x00000002L
  46. #define UVD7_MAX_HW_INSTANCES_VEGA20 2
  47. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  48. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  49. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  50. static int uvd_v7_0_start(struct amdgpu_device *adev);
  51. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  52. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev);
  53. static int amdgpu_ih_clientid_uvds[] = {
  54. SOC15_IH_CLIENTID_UVD,
  55. SOC15_IH_CLIENTID_UVD1
  56. };
  57. /**
  58. * uvd_v7_0_ring_get_rptr - get read pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware read pointer
  63. */
  64. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_RPTR);
  68. }
  69. /**
  70. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Returns the current hardware enc read pointer
  75. */
  76. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  80. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_RPTR);
  81. else
  82. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_RPTR2);
  83. }
  84. /**
  85. * uvd_v7_0_ring_get_wptr - get write pointer
  86. *
  87. * @ring: amdgpu_ring pointer
  88. *
  89. * Returns the current hardware write pointer
  90. */
  91. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  92. {
  93. struct amdgpu_device *adev = ring->adev;
  94. return RREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_WPTR);
  95. }
  96. /**
  97. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  98. *
  99. * @ring: amdgpu_ring pointer
  100. *
  101. * Returns the current hardware enc write pointer
  102. */
  103. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  104. {
  105. struct amdgpu_device *adev = ring->adev;
  106. if (ring->use_doorbell)
  107. return adev->wb.wb[ring->wptr_offs];
  108. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  109. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR);
  110. else
  111. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2);
  112. }
  113. /**
  114. * uvd_v7_0_ring_set_wptr - set write pointer
  115. *
  116. * @ring: amdgpu_ring pointer
  117. *
  118. * Commits the write pointer to the hardware
  119. */
  120. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  121. {
  122. struct amdgpu_device *adev = ring->adev;
  123. WREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  124. }
  125. /**
  126. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  127. *
  128. * @ring: amdgpu_ring pointer
  129. *
  130. * Commits the enc write pointer to the hardware
  131. */
  132. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  133. {
  134. struct amdgpu_device *adev = ring->adev;
  135. if (ring->use_doorbell) {
  136. /* XXX check if swapping is necessary on BE */
  137. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  138. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  139. return;
  140. }
  141. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  142. WREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR,
  143. lower_32_bits(ring->wptr));
  144. else
  145. WREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2,
  146. lower_32_bits(ring->wptr));
  147. }
  148. /**
  149. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  150. *
  151. * @ring: the engine to test on
  152. *
  153. */
  154. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  155. {
  156. struct amdgpu_device *adev = ring->adev;
  157. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  158. unsigned i;
  159. int r;
  160. if (amdgpu_sriov_vf(adev))
  161. return 0;
  162. r = amdgpu_ring_alloc(ring, 16);
  163. if (r) {
  164. DRM_ERROR("amdgpu: uvd enc failed to lock (%d)ring %d (%d).\n",
  165. ring->me, ring->idx, r);
  166. return r;
  167. }
  168. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  169. amdgpu_ring_commit(ring);
  170. for (i = 0; i < adev->usec_timeout; i++) {
  171. if (amdgpu_ring_get_rptr(ring) != rptr)
  172. break;
  173. DRM_UDELAY(1);
  174. }
  175. if (i < adev->usec_timeout) {
  176. DRM_DEBUG("(%d)ring test on %d succeeded in %d usecs\n",
  177. ring->me, ring->idx, i);
  178. } else {
  179. DRM_ERROR("amdgpu: (%d)ring %d test failed\n",
  180. ring->me, ring->idx);
  181. r = -ETIMEDOUT;
  182. }
  183. return r;
  184. }
  185. /**
  186. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @ring: ring we should submit the msg to
  190. * @handle: session handle to use
  191. * @fence: optional fence to return
  192. *
  193. * Open up a stream for HW test
  194. */
  195. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  196. struct dma_fence **fence)
  197. {
  198. const unsigned ib_size_dw = 16;
  199. struct amdgpu_job *job;
  200. struct amdgpu_ib *ib;
  201. struct dma_fence *f = NULL;
  202. uint64_t dummy;
  203. int i, r;
  204. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  205. if (r)
  206. return r;
  207. ib = &job->ibs[0];
  208. dummy = ib->gpu_addr + 1024;
  209. ib->length_dw = 0;
  210. ib->ptr[ib->length_dw++] = 0x00000018;
  211. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  212. ib->ptr[ib->length_dw++] = handle;
  213. ib->ptr[ib->length_dw++] = 0x00000000;
  214. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  215. ib->ptr[ib->length_dw++] = dummy;
  216. ib->ptr[ib->length_dw++] = 0x00000014;
  217. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  218. ib->ptr[ib->length_dw++] = 0x0000001c;
  219. ib->ptr[ib->length_dw++] = 0x00000000;
  220. ib->ptr[ib->length_dw++] = 0x00000000;
  221. ib->ptr[ib->length_dw++] = 0x00000008;
  222. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  223. for (i = ib->length_dw; i < ib_size_dw; ++i)
  224. ib->ptr[i] = 0x0;
  225. r = amdgpu_job_submit_direct(job, ring, &f);
  226. if (r)
  227. goto err;
  228. if (fence)
  229. *fence = dma_fence_get(f);
  230. dma_fence_put(f);
  231. return 0;
  232. err:
  233. amdgpu_job_free(job);
  234. return r;
  235. }
  236. /**
  237. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  238. *
  239. * @adev: amdgpu_device pointer
  240. * @ring: ring we should submit the msg to
  241. * @handle: session handle to use
  242. * @fence: optional fence to return
  243. *
  244. * Close up a stream for HW test or if userspace failed to do so
  245. */
  246. static int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  247. struct dma_fence **fence)
  248. {
  249. const unsigned ib_size_dw = 16;
  250. struct amdgpu_job *job;
  251. struct amdgpu_ib *ib;
  252. struct dma_fence *f = NULL;
  253. uint64_t dummy;
  254. int i, r;
  255. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  256. if (r)
  257. return r;
  258. ib = &job->ibs[0];
  259. dummy = ib->gpu_addr + 1024;
  260. ib->length_dw = 0;
  261. ib->ptr[ib->length_dw++] = 0x00000018;
  262. ib->ptr[ib->length_dw++] = 0x00000001;
  263. ib->ptr[ib->length_dw++] = handle;
  264. ib->ptr[ib->length_dw++] = 0x00000000;
  265. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  266. ib->ptr[ib->length_dw++] = dummy;
  267. ib->ptr[ib->length_dw++] = 0x00000014;
  268. ib->ptr[ib->length_dw++] = 0x00000002;
  269. ib->ptr[ib->length_dw++] = 0x0000001c;
  270. ib->ptr[ib->length_dw++] = 0x00000000;
  271. ib->ptr[ib->length_dw++] = 0x00000000;
  272. ib->ptr[ib->length_dw++] = 0x00000008;
  273. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  274. for (i = ib->length_dw; i < ib_size_dw; ++i)
  275. ib->ptr[i] = 0x0;
  276. r = amdgpu_job_submit_direct(job, ring, &f);
  277. if (r)
  278. goto err;
  279. if (fence)
  280. *fence = dma_fence_get(f);
  281. dma_fence_put(f);
  282. return 0;
  283. err:
  284. amdgpu_job_free(job);
  285. return r;
  286. }
  287. /**
  288. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  289. *
  290. * @ring: the engine to test on
  291. *
  292. */
  293. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  294. {
  295. struct dma_fence *fence = NULL;
  296. long r;
  297. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  298. if (r) {
  299. DRM_ERROR("amdgpu: (%d)failed to get create msg (%ld).\n", ring->me, r);
  300. goto error;
  301. }
  302. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, &fence);
  303. if (r) {
  304. DRM_ERROR("amdgpu: (%d)failed to get destroy ib (%ld).\n", ring->me, r);
  305. goto error;
  306. }
  307. r = dma_fence_wait_timeout(fence, false, timeout);
  308. if (r == 0) {
  309. DRM_ERROR("amdgpu: (%d)IB test timed out.\n", ring->me);
  310. r = -ETIMEDOUT;
  311. } else if (r < 0) {
  312. DRM_ERROR("amdgpu: (%d)fence wait failed (%ld).\n", ring->me, r);
  313. } else {
  314. DRM_DEBUG("ib test on (%d)ring %d succeeded\n", ring->me, ring->idx);
  315. r = 0;
  316. }
  317. error:
  318. dma_fence_put(fence);
  319. return r;
  320. }
  321. static int uvd_v7_0_early_init(void *handle)
  322. {
  323. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  324. if (adev->asic_type == CHIP_VEGA20) {
  325. u32 harvest;
  326. int i;
  327. adev->uvd.num_uvd_inst = UVD7_MAX_HW_INSTANCES_VEGA20;
  328. for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
  329. harvest = RREG32_SOC15(UVD, i, mmUVD_PG0_CC_UVD_HARVESTING);
  330. if (harvest & UVD_PG0_CC_UVD_HARVESTING__UVD_DISABLE_MASK) {
  331. adev->uvd.harvest_config |= 1 << i;
  332. }
  333. }
  334. if (adev->uvd.harvest_config == (AMDGPU_UVD_HARVEST_UVD0 |
  335. AMDGPU_UVD_HARVEST_UVD1))
  336. /* both instances are harvested, disable the block */
  337. return -ENOENT;
  338. } else {
  339. adev->uvd.num_uvd_inst = 1;
  340. }
  341. if (amdgpu_sriov_vf(adev))
  342. adev->uvd.num_enc_rings = 1;
  343. else
  344. adev->uvd.num_enc_rings = 2;
  345. uvd_v7_0_set_ring_funcs(adev);
  346. uvd_v7_0_set_enc_ring_funcs(adev);
  347. uvd_v7_0_set_irq_funcs(adev);
  348. return 0;
  349. }
  350. static int uvd_v7_0_sw_init(void *handle)
  351. {
  352. struct amdgpu_ring *ring;
  353. int i, j, r;
  354. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  355. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  356. if (adev->uvd.harvest_config & (1 << j))
  357. continue;
  358. /* UVD TRAP */
  359. r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], UVD_7_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->uvd.inst[j].irq);
  360. if (r)
  361. return r;
  362. /* UVD ENC TRAP */
  363. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  364. r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], i + UVD_7_0__SRCID__UVD_ENC_GEN_PURP, &adev->uvd.inst[j].irq);
  365. if (r)
  366. return r;
  367. }
  368. }
  369. r = amdgpu_uvd_sw_init(adev);
  370. if (r)
  371. return r;
  372. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  373. const struct common_firmware_header *hdr;
  374. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  375. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  376. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  377. adev->firmware.fw_size +=
  378. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  379. if (adev->uvd.num_uvd_inst == UVD7_MAX_HW_INSTANCES_VEGA20) {
  380. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD1].ucode_id = AMDGPU_UCODE_ID_UVD1;
  381. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD1].fw = adev->uvd.fw;
  382. adev->firmware.fw_size +=
  383. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  384. }
  385. DRM_INFO("PSP loading UVD firmware\n");
  386. }
  387. r = amdgpu_uvd_resume(adev);
  388. if (r)
  389. return r;
  390. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  391. if (adev->uvd.harvest_config & (1 << j))
  392. continue;
  393. if (!amdgpu_sriov_vf(adev)) {
  394. ring = &adev->uvd.inst[j].ring;
  395. sprintf(ring->name, "uvd<%d>", j);
  396. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst[j].irq, 0);
  397. if (r)
  398. return r;
  399. }
  400. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  401. ring = &adev->uvd.inst[j].ring_enc[i];
  402. sprintf(ring->name, "uvd_enc%d<%d>", i, j);
  403. if (amdgpu_sriov_vf(adev)) {
  404. ring->use_doorbell = true;
  405. /* currently only use the first enconding ring for
  406. * sriov, so set unused location for other unused rings.
  407. */
  408. if (i == 0)
  409. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING0_1 * 2;
  410. else
  411. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING2_3 * 2 + 1;
  412. }
  413. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst[j].irq, 0);
  414. if (r)
  415. return r;
  416. }
  417. }
  418. r = amdgpu_uvd_entity_init(adev);
  419. if (r)
  420. return r;
  421. r = amdgpu_virt_alloc_mm_table(adev);
  422. if (r)
  423. return r;
  424. return r;
  425. }
  426. static int uvd_v7_0_sw_fini(void *handle)
  427. {
  428. int i, j, r;
  429. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  430. amdgpu_virt_free_mm_table(adev);
  431. r = amdgpu_uvd_suspend(adev);
  432. if (r)
  433. return r;
  434. for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
  435. if (adev->uvd.harvest_config & (1 << j))
  436. continue;
  437. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  438. amdgpu_ring_fini(&adev->uvd.inst[j].ring_enc[i]);
  439. }
  440. return amdgpu_uvd_sw_fini(adev);
  441. }
  442. /**
  443. * uvd_v7_0_hw_init - start and test UVD block
  444. *
  445. * @adev: amdgpu_device pointer
  446. *
  447. * Initialize the hardware, boot up the VCPU and do some testing
  448. */
  449. static int uvd_v7_0_hw_init(void *handle)
  450. {
  451. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  452. struct amdgpu_ring *ring;
  453. uint32_t tmp;
  454. int i, j, r;
  455. if (amdgpu_sriov_vf(adev))
  456. r = uvd_v7_0_sriov_start(adev);
  457. else
  458. r = uvd_v7_0_start(adev);
  459. if (r)
  460. goto done;
  461. for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
  462. if (adev->uvd.harvest_config & (1 << j))
  463. continue;
  464. ring = &adev->uvd.inst[j].ring;
  465. if (!amdgpu_sriov_vf(adev)) {
  466. ring->ready = true;
  467. r = amdgpu_ring_test_ring(ring);
  468. if (r) {
  469. ring->ready = false;
  470. goto done;
  471. }
  472. r = amdgpu_ring_alloc(ring, 10);
  473. if (r) {
  474. DRM_ERROR("amdgpu: (%d)ring failed to lock UVD ring (%d).\n", j, r);
  475. goto done;
  476. }
  477. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  478. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  479. amdgpu_ring_write(ring, tmp);
  480. amdgpu_ring_write(ring, 0xFFFFF);
  481. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  482. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  483. amdgpu_ring_write(ring, tmp);
  484. amdgpu_ring_write(ring, 0xFFFFF);
  485. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  486. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  487. amdgpu_ring_write(ring, tmp);
  488. amdgpu_ring_write(ring, 0xFFFFF);
  489. /* Clear timeout status bits */
  490. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,
  491. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  492. amdgpu_ring_write(ring, 0x8);
  493. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,
  494. mmUVD_SEMA_CNTL), 0));
  495. amdgpu_ring_write(ring, 3);
  496. amdgpu_ring_commit(ring);
  497. }
  498. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  499. ring = &adev->uvd.inst[j].ring_enc[i];
  500. ring->ready = true;
  501. r = amdgpu_ring_test_ring(ring);
  502. if (r) {
  503. ring->ready = false;
  504. goto done;
  505. }
  506. }
  507. }
  508. done:
  509. if (!r)
  510. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  511. return r;
  512. }
  513. /**
  514. * uvd_v7_0_hw_fini - stop the hardware block
  515. *
  516. * @adev: amdgpu_device pointer
  517. *
  518. * Stop the UVD block, mark ring as not ready any more
  519. */
  520. static int uvd_v7_0_hw_fini(void *handle)
  521. {
  522. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  523. int i;
  524. if (!amdgpu_sriov_vf(adev))
  525. uvd_v7_0_stop(adev);
  526. else {
  527. /* full access mode, so don't touch any UVD register */
  528. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  529. }
  530. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  531. if (adev->uvd.harvest_config & (1 << i))
  532. continue;
  533. adev->uvd.inst[i].ring.ready = false;
  534. }
  535. return 0;
  536. }
  537. static int uvd_v7_0_suspend(void *handle)
  538. {
  539. int r;
  540. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  541. r = uvd_v7_0_hw_fini(adev);
  542. if (r)
  543. return r;
  544. return amdgpu_uvd_suspend(adev);
  545. }
  546. static int uvd_v7_0_resume(void *handle)
  547. {
  548. int r;
  549. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  550. r = amdgpu_uvd_resume(adev);
  551. if (r)
  552. return r;
  553. return uvd_v7_0_hw_init(adev);
  554. }
  555. /**
  556. * uvd_v7_0_mc_resume - memory controller programming
  557. *
  558. * @adev: amdgpu_device pointer
  559. *
  560. * Let the UVD memory controller know it's offsets
  561. */
  562. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  563. {
  564. uint32_t size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  565. uint32_t offset;
  566. int i;
  567. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  568. if (adev->uvd.harvest_config & (1 << i))
  569. continue;
  570. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  571. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  572. i == 0 ?
  573. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].tmr_mc_addr_lo:
  574. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD1].tmr_mc_addr_lo);
  575. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  576. i == 0 ?
  577. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].tmr_mc_addr_hi:
  578. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD1].tmr_mc_addr_hi);
  579. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET0, 0);
  580. offset = 0;
  581. } else {
  582. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  583. lower_32_bits(adev->uvd.inst[i].gpu_addr));
  584. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  585. upper_32_bits(adev->uvd.inst[i].gpu_addr));
  586. offset = size;
  587. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET0,
  588. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  589. }
  590. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE0, size);
  591. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  592. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  593. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  594. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  595. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET1, (1 << 21));
  596. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_UVD_HEAP_SIZE);
  597. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  598. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  599. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  600. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  601. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET2, (2 << 21));
  602. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE2,
  603. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  604. WREG32_SOC15(UVD, i, mmUVD_UDEC_ADDR_CONFIG,
  605. adev->gfx.config.gb_addr_config);
  606. WREG32_SOC15(UVD, i, mmUVD_UDEC_DB_ADDR_CONFIG,
  607. adev->gfx.config.gb_addr_config);
  608. WREG32_SOC15(UVD, i, mmUVD_UDEC_DBW_ADDR_CONFIG,
  609. adev->gfx.config.gb_addr_config);
  610. WREG32_SOC15(UVD, i, mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  611. }
  612. }
  613. static int uvd_v7_0_mmsch_start(struct amdgpu_device *adev,
  614. struct amdgpu_mm_table *table)
  615. {
  616. uint32_t data = 0, loop;
  617. uint64_t addr = table->gpu_addr;
  618. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
  619. uint32_t size;
  620. int i;
  621. size = header->header_size + header->vce_table_size + header->uvd_table_size;
  622. /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
  623. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO, lower_32_bits(addr));
  624. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI, upper_32_bits(addr));
  625. /* 2, update vmid of descriptor */
  626. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID);
  627. data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
  628. data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
  629. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID, data);
  630. /* 3, notify mmsch about the size of this descriptor */
  631. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE, size);
  632. /* 4, set resp to zero */
  633. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP, 0);
  634. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  635. if (adev->uvd.harvest_config & (1 << i))
  636. continue;
  637. WDOORBELL32(adev->uvd.inst[i].ring_enc[0].doorbell_index, 0);
  638. adev->wb.wb[adev->uvd.inst[i].ring_enc[0].wptr_offs] = 0;
  639. adev->uvd.inst[i].ring_enc[0].wptr = 0;
  640. adev->uvd.inst[i].ring_enc[0].wptr_old = 0;
  641. }
  642. /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
  643. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST, 0x10000001);
  644. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  645. loop = 1000;
  646. while ((data & 0x10000002) != 0x10000002) {
  647. udelay(10);
  648. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  649. loop--;
  650. if (!loop)
  651. break;
  652. }
  653. if (!loop) {
  654. dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
  655. return -EBUSY;
  656. }
  657. return 0;
  658. }
  659. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev)
  660. {
  661. struct amdgpu_ring *ring;
  662. uint32_t offset, size, tmp;
  663. uint32_t table_size = 0;
  664. struct mmsch_v1_0_cmd_direct_write direct_wt = { {0} };
  665. struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { {0} };
  666. struct mmsch_v1_0_cmd_direct_polling direct_poll = { {0} };
  667. struct mmsch_v1_0_cmd_end end = { {0} };
  668. uint32_t *init_table = adev->virt.mm_table.cpu_addr;
  669. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
  670. uint8_t i = 0;
  671. direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
  672. direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
  673. direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
  674. end.cmd_header.command_type = MMSCH_COMMAND__END;
  675. if (header->uvd_table_offset == 0 && header->uvd_table_size == 0) {
  676. header->version = MMSCH_VERSION;
  677. header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
  678. if (header->vce_table_offset == 0 && header->vce_table_size == 0)
  679. header->uvd_table_offset = header->header_size;
  680. else
  681. header->uvd_table_offset = header->vce_table_size + header->vce_table_offset;
  682. init_table += header->uvd_table_offset;
  683. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  684. if (adev->uvd.harvest_config & (1 << i))
  685. continue;
  686. ring = &adev->uvd.inst[i].ring;
  687. ring->wptr = 0;
  688. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  689. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS),
  690. 0xFFFFFFFF, 0x00000004);
  691. /* mc resume*/
  692. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  693. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  694. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  695. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  696. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  697. offset = 0;
  698. } else {
  699. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  700. lower_32_bits(adev->uvd.inst[i].gpu_addr));
  701. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  702. upper_32_bits(adev->uvd.inst[i].gpu_addr));
  703. offset = size;
  704. }
  705. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET0),
  706. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  707. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE0), size);
  708. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  709. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  710. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  711. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  712. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  713. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  714. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  715. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  716. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  717. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  718. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  719. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE2),
  720. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  721. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  722. /* mc resume end*/
  723. /* disable clock gating */
  724. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_CGC_CTRL),
  725. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK, 0);
  726. /* disable interupt */
  727. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN),
  728. ~UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  729. /* stall UMC and register bus before resetting VCPU */
  730. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  731. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  732. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  733. /* put LMI, VCPU, RBC etc... into reset */
  734. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET),
  735. (uint32_t)(UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  736. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  737. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  738. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  739. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  740. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  741. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  742. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK));
  743. /* initialize UVD memory controller */
  744. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL),
  745. (uint32_t)((0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  746. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  747. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  748. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  749. UVD_LMI_CTRL__REQ_MODE_MASK |
  750. 0x00100000L));
  751. /* take all subblocks out of reset, except VCPU */
  752. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET),
  753. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  754. /* enable VCPU clock */
  755. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CNTL),
  756. UVD_VCPU_CNTL__CLK_EN_MASK);
  757. /* enable master interrupt */
  758. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN),
  759. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  760. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  761. /* clear the bit 4 of UVD_STATUS */
  762. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS),
  763. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT), 0);
  764. /* force RBC into idle state */
  765. size = order_base_2(ring->ring_size);
  766. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size);
  767. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  768. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RBC_RB_CNTL), tmp);
  769. ring = &adev->uvd.inst[i].ring_enc[0];
  770. ring->wptr = 0;
  771. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_LO), ring->gpu_addr);
  772. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  773. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_SIZE), ring->ring_size / 4);
  774. /* boot up the VCPU */
  775. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET), 0);
  776. /* enable UMC */
  777. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  778. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  779. MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS), 0x02, 0x02);
  780. }
  781. /* add end packet */
  782. memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
  783. table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
  784. header->uvd_table_size = table_size;
  785. }
  786. return uvd_v7_0_mmsch_start(adev, &adev->virt.mm_table);
  787. }
  788. /**
  789. * uvd_v7_0_start - start UVD block
  790. *
  791. * @adev: amdgpu_device pointer
  792. *
  793. * Setup and start the UVD block
  794. */
  795. static int uvd_v7_0_start(struct amdgpu_device *adev)
  796. {
  797. struct amdgpu_ring *ring;
  798. uint32_t rb_bufsz, tmp;
  799. uint32_t lmi_swap_cntl;
  800. uint32_t mp_swap_cntl;
  801. int i, j, k, r;
  802. for (k = 0; k < adev->uvd.num_uvd_inst; ++k) {
  803. if (adev->uvd.harvest_config & (1 << k))
  804. continue;
  805. /* disable DPG */
  806. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_POWER_STATUS), 0,
  807. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  808. }
  809. /* disable byte swapping */
  810. lmi_swap_cntl = 0;
  811. mp_swap_cntl = 0;
  812. uvd_v7_0_mc_resume(adev);
  813. for (k = 0; k < adev->uvd.num_uvd_inst; ++k) {
  814. if (adev->uvd.harvest_config & (1 << k))
  815. continue;
  816. ring = &adev->uvd.inst[k].ring;
  817. /* disable clock gating */
  818. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_CGC_CTRL), 0,
  819. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  820. /* disable interupt */
  821. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN), 0,
  822. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  823. /* stall UMC and register bus before resetting VCPU */
  824. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_LMI_CTRL2),
  825. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  826. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  827. mdelay(1);
  828. /* put LMI, VCPU, RBC etc... into reset */
  829. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET,
  830. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  831. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  832. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  833. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  834. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  835. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  836. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  837. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  838. mdelay(5);
  839. /* initialize UVD memory controller */
  840. WREG32_SOC15(UVD, k, mmUVD_LMI_CTRL,
  841. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  842. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  843. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  844. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  845. UVD_LMI_CTRL__REQ_MODE_MASK |
  846. 0x00100000L);
  847. #ifdef __BIG_ENDIAN
  848. /* swap (8 in 32) RB and IB */
  849. lmi_swap_cntl = 0xa;
  850. mp_swap_cntl = 0;
  851. #endif
  852. WREG32_SOC15(UVD, k, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  853. WREG32_SOC15(UVD, k, mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  854. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  855. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXA1, 0x0);
  856. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  857. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXB1, 0x0);
  858. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_ALU, 0);
  859. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUX, 0x88);
  860. /* take all subblocks out of reset, except VCPU */
  861. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET,
  862. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  863. mdelay(5);
  864. /* enable VCPU clock */
  865. WREG32_SOC15(UVD, k, mmUVD_VCPU_CNTL,
  866. UVD_VCPU_CNTL__CLK_EN_MASK);
  867. /* enable UMC */
  868. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_LMI_CTRL2), 0,
  869. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  870. /* boot up the VCPU */
  871. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET, 0);
  872. mdelay(10);
  873. for (i = 0; i < 10; ++i) {
  874. uint32_t status;
  875. for (j = 0; j < 100; ++j) {
  876. status = RREG32_SOC15(UVD, k, mmUVD_STATUS);
  877. if (status & 2)
  878. break;
  879. mdelay(10);
  880. }
  881. r = 0;
  882. if (status & 2)
  883. break;
  884. DRM_ERROR("UVD(%d) not responding, trying to reset the VCPU!!!\n", k);
  885. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_SOFT_RESET),
  886. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  887. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  888. mdelay(10);
  889. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_SOFT_RESET), 0,
  890. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  891. mdelay(10);
  892. r = -1;
  893. }
  894. if (r) {
  895. DRM_ERROR("UVD(%d) not responding, giving up!!!\n", k);
  896. return r;
  897. }
  898. /* enable master interrupt */
  899. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN),
  900. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  901. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  902. /* clear the bit 4 of UVD_STATUS */
  903. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_STATUS), 0,
  904. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  905. /* force RBC into idle state */
  906. rb_bufsz = order_base_2(ring->ring_size);
  907. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  908. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  909. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  910. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  911. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  912. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  913. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_CNTL, tmp);
  914. /* set the write pointer delay */
  915. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_WPTR_CNTL, 0);
  916. /* set the wb address */
  917. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR_ADDR,
  918. (upper_32_bits(ring->gpu_addr) >> 2));
  919. /* programm the RB_BASE for ring buffer */
  920. WREG32_SOC15(UVD, k, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  921. lower_32_bits(ring->gpu_addr));
  922. WREG32_SOC15(UVD, k, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  923. upper_32_bits(ring->gpu_addr));
  924. /* Initialize the ring buffer's read and write pointers */
  925. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR, 0);
  926. ring->wptr = RREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR);
  927. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_WPTR,
  928. lower_32_bits(ring->wptr));
  929. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_RBC_RB_CNTL), 0,
  930. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  931. ring = &adev->uvd.inst[k].ring_enc[0];
  932. WREG32_SOC15(UVD, k, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  933. WREG32_SOC15(UVD, k, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  934. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_LO, ring->gpu_addr);
  935. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  936. WREG32_SOC15(UVD, k, mmUVD_RB_SIZE, ring->ring_size / 4);
  937. ring = &adev->uvd.inst[k].ring_enc[1];
  938. WREG32_SOC15(UVD, k, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  939. WREG32_SOC15(UVD, k, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  940. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  941. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  942. WREG32_SOC15(UVD, k, mmUVD_RB_SIZE2, ring->ring_size / 4);
  943. }
  944. return 0;
  945. }
  946. /**
  947. * uvd_v7_0_stop - stop UVD block
  948. *
  949. * @adev: amdgpu_device pointer
  950. *
  951. * stop the UVD block
  952. */
  953. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  954. {
  955. uint8_t i = 0;
  956. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  957. if (adev->uvd.harvest_config & (1 << i))
  958. continue;
  959. /* force RBC into idle state */
  960. WREG32_SOC15(UVD, i, mmUVD_RBC_RB_CNTL, 0x11010101);
  961. /* Stall UMC and register bus before resetting VCPU */
  962. WREG32_P(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  963. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  964. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  965. mdelay(1);
  966. /* put VCPU into reset */
  967. WREG32_SOC15(UVD, i, mmUVD_SOFT_RESET,
  968. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  969. mdelay(5);
  970. /* disable VCPU clock */
  971. WREG32_SOC15(UVD, i, mmUVD_VCPU_CNTL, 0x0);
  972. /* Unstall UMC and register bus */
  973. WREG32_P(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2), 0,
  974. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  975. }
  976. }
  977. /**
  978. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  979. *
  980. * @ring: amdgpu_ring pointer
  981. * @fence: fence to emit
  982. *
  983. * Write a fence and a trap command to the ring.
  984. */
  985. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  986. unsigned flags)
  987. {
  988. struct amdgpu_device *adev = ring->adev;
  989. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  990. amdgpu_ring_write(ring,
  991. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_CONTEXT_ID), 0));
  992. amdgpu_ring_write(ring, seq);
  993. amdgpu_ring_write(ring,
  994. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  995. amdgpu_ring_write(ring, addr & 0xffffffff);
  996. amdgpu_ring_write(ring,
  997. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  998. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  999. amdgpu_ring_write(ring,
  1000. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1001. amdgpu_ring_write(ring, 0);
  1002. amdgpu_ring_write(ring,
  1003. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  1004. amdgpu_ring_write(ring, 0);
  1005. amdgpu_ring_write(ring,
  1006. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  1007. amdgpu_ring_write(ring, 0);
  1008. amdgpu_ring_write(ring,
  1009. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1010. amdgpu_ring_write(ring, 2);
  1011. }
  1012. /**
  1013. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  1014. *
  1015. * @ring: amdgpu_ring pointer
  1016. * @fence: fence to emit
  1017. *
  1018. * Write enc a fence and a trap command to the ring.
  1019. */
  1020. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1021. u64 seq, unsigned flags)
  1022. {
  1023. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1024. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  1025. amdgpu_ring_write(ring, addr);
  1026. amdgpu_ring_write(ring, upper_32_bits(addr));
  1027. amdgpu_ring_write(ring, seq);
  1028. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  1029. }
  1030. /**
  1031. * uvd_v7_0_ring_emit_hdp_flush - skip HDP flushing
  1032. *
  1033. * @ring: amdgpu_ring pointer
  1034. */
  1035. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1036. {
  1037. /* The firmware doesn't seem to like touching registers at this point. */
  1038. }
  1039. /**
  1040. * uvd_v7_0_ring_test_ring - register write test
  1041. *
  1042. * @ring: amdgpu_ring pointer
  1043. *
  1044. * Test if we can successfully write to the context register
  1045. */
  1046. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1047. {
  1048. struct amdgpu_device *adev = ring->adev;
  1049. uint32_t tmp = 0;
  1050. unsigned i;
  1051. int r;
  1052. WREG32_SOC15(UVD, ring->me, mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  1053. r = amdgpu_ring_alloc(ring, 3);
  1054. if (r) {
  1055. DRM_ERROR("amdgpu: (%d)cp failed to lock ring %d (%d).\n",
  1056. ring->me, ring->idx, r);
  1057. return r;
  1058. }
  1059. amdgpu_ring_write(ring,
  1060. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_CONTEXT_ID), 0));
  1061. amdgpu_ring_write(ring, 0xDEADBEEF);
  1062. amdgpu_ring_commit(ring);
  1063. for (i = 0; i < adev->usec_timeout; i++) {
  1064. tmp = RREG32_SOC15(UVD, ring->me, mmUVD_CONTEXT_ID);
  1065. if (tmp == 0xDEADBEEF)
  1066. break;
  1067. DRM_UDELAY(1);
  1068. }
  1069. if (i < adev->usec_timeout) {
  1070. DRM_DEBUG("(%d)ring test on %d succeeded in %d usecs\n",
  1071. ring->me, ring->idx, i);
  1072. } else {
  1073. DRM_ERROR("(%d)amdgpu: ring %d test failed (0x%08X)\n",
  1074. ring->me, ring->idx, tmp);
  1075. r = -EINVAL;
  1076. }
  1077. return r;
  1078. }
  1079. /**
  1080. * uvd_v7_0_ring_patch_cs_in_place - Patch the IB for command submission.
  1081. *
  1082. * @p: the CS parser with the IBs
  1083. * @ib_idx: which IB to patch
  1084. *
  1085. */
  1086. static int uvd_v7_0_ring_patch_cs_in_place(struct amdgpu_cs_parser *p,
  1087. uint32_t ib_idx)
  1088. {
  1089. struct amdgpu_ring *ring = to_amdgpu_ring(p->entity->rq->sched);
  1090. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  1091. unsigned i;
  1092. /* No patching necessary for the first instance */
  1093. if (!ring->me)
  1094. return 0;
  1095. for (i = 0; i < ib->length_dw; i += 2) {
  1096. uint32_t reg = amdgpu_get_ib_value(p, ib_idx, i);
  1097. reg -= p->adev->reg_offset[UVD_HWIP][0][1];
  1098. reg += p->adev->reg_offset[UVD_HWIP][1][1];
  1099. amdgpu_set_ib_value(p, ib_idx, i, reg);
  1100. }
  1101. return 0;
  1102. }
  1103. /**
  1104. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  1105. *
  1106. * @ring: amdgpu_ring pointer
  1107. * @ib: indirect buffer to execute
  1108. *
  1109. * Write ring commands to execute the indirect buffer
  1110. */
  1111. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  1112. struct amdgpu_ib *ib,
  1113. unsigned vmid, bool ctx_switch)
  1114. {
  1115. struct amdgpu_device *adev = ring->adev;
  1116. amdgpu_ring_write(ring,
  1117. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_VMID), 0));
  1118. amdgpu_ring_write(ring, vmid);
  1119. amdgpu_ring_write(ring,
  1120. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1121. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1122. amdgpu_ring_write(ring,
  1123. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1124. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1125. amdgpu_ring_write(ring,
  1126. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_RBC_IB_SIZE), 0));
  1127. amdgpu_ring_write(ring, ib->length_dw);
  1128. }
  1129. /**
  1130. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  1131. *
  1132. * @ring: amdgpu_ring pointer
  1133. * @ib: indirect buffer to execute
  1134. *
  1135. * Write enc ring commands to execute the indirect buffer
  1136. */
  1137. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1138. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  1139. {
  1140. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  1141. amdgpu_ring_write(ring, vmid);
  1142. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1143. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1144. amdgpu_ring_write(ring, ib->length_dw);
  1145. }
  1146. static void uvd_v7_0_ring_emit_wreg(struct amdgpu_ring *ring,
  1147. uint32_t reg, uint32_t val)
  1148. {
  1149. struct amdgpu_device *adev = ring->adev;
  1150. amdgpu_ring_write(ring,
  1151. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  1152. amdgpu_ring_write(ring, reg << 2);
  1153. amdgpu_ring_write(ring,
  1154. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  1155. amdgpu_ring_write(ring, val);
  1156. amdgpu_ring_write(ring,
  1157. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1158. amdgpu_ring_write(ring, 8);
  1159. }
  1160. static void uvd_v7_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  1161. uint32_t val, uint32_t mask)
  1162. {
  1163. struct amdgpu_device *adev = ring->adev;
  1164. amdgpu_ring_write(ring,
  1165. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  1166. amdgpu_ring_write(ring, reg << 2);
  1167. amdgpu_ring_write(ring,
  1168. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  1169. amdgpu_ring_write(ring, val);
  1170. amdgpu_ring_write(ring,
  1171. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GP_SCRATCH8), 0));
  1172. amdgpu_ring_write(ring, mask);
  1173. amdgpu_ring_write(ring,
  1174. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1175. amdgpu_ring_write(ring, 12);
  1176. }
  1177. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1178. unsigned vmid, uint64_t pd_addr)
  1179. {
  1180. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1181. uint32_t data0, data1, mask;
  1182. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1183. /* wait for reg writes */
  1184. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1185. data1 = lower_32_bits(pd_addr);
  1186. mask = 0xffffffff;
  1187. uvd_v7_0_ring_emit_reg_wait(ring, data0, data1, mask);
  1188. }
  1189. static void uvd_v7_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1190. {
  1191. struct amdgpu_device *adev = ring->adev;
  1192. int i;
  1193. WARN_ON(ring->wptr % 2 || count % 2);
  1194. for (i = 0; i < count / 2; i++) {
  1195. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_NO_OP), 0));
  1196. amdgpu_ring_write(ring, 0);
  1197. }
  1198. }
  1199. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1200. {
  1201. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  1202. }
  1203. static void uvd_v7_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1204. uint32_t reg, uint32_t val,
  1205. uint32_t mask)
  1206. {
  1207. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1208. amdgpu_ring_write(ring, reg << 2);
  1209. amdgpu_ring_write(ring, mask);
  1210. amdgpu_ring_write(ring, val);
  1211. }
  1212. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1213. unsigned int vmid, uint64_t pd_addr)
  1214. {
  1215. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1216. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1217. /* wait for reg writes */
  1218. uvd_v7_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  1219. lower_32_bits(pd_addr), 0xffffffff);
  1220. }
  1221. static void uvd_v7_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1222. uint32_t reg, uint32_t val)
  1223. {
  1224. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1225. amdgpu_ring_write(ring, reg << 2);
  1226. amdgpu_ring_write(ring, val);
  1227. }
  1228. #if 0
  1229. static bool uvd_v7_0_is_idle(void *handle)
  1230. {
  1231. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1232. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  1233. }
  1234. static int uvd_v7_0_wait_for_idle(void *handle)
  1235. {
  1236. unsigned i;
  1237. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1238. for (i = 0; i < adev->usec_timeout; i++) {
  1239. if (uvd_v7_0_is_idle(handle))
  1240. return 0;
  1241. }
  1242. return -ETIMEDOUT;
  1243. }
  1244. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1245. static bool uvd_v7_0_check_soft_reset(void *handle)
  1246. {
  1247. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1248. u32 srbm_soft_reset = 0;
  1249. u32 tmp = RREG32(mmSRBM_STATUS);
  1250. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1251. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1252. (RREG32_SOC15(UVD, ring->me, mmUVD_STATUS) &
  1253. AMDGPU_UVD_STATUS_BUSY_MASK))
  1254. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1255. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1256. if (srbm_soft_reset) {
  1257. adev->uvd.inst[ring->me].srbm_soft_reset = srbm_soft_reset;
  1258. return true;
  1259. } else {
  1260. adev->uvd.inst[ring->me].srbm_soft_reset = 0;
  1261. return false;
  1262. }
  1263. }
  1264. static int uvd_v7_0_pre_soft_reset(void *handle)
  1265. {
  1266. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1267. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1268. return 0;
  1269. uvd_v7_0_stop(adev);
  1270. return 0;
  1271. }
  1272. static int uvd_v7_0_soft_reset(void *handle)
  1273. {
  1274. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1275. u32 srbm_soft_reset;
  1276. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1277. return 0;
  1278. srbm_soft_reset = adev->uvd.inst[ring->me].srbm_soft_reset;
  1279. if (srbm_soft_reset) {
  1280. u32 tmp;
  1281. tmp = RREG32(mmSRBM_SOFT_RESET);
  1282. tmp |= srbm_soft_reset;
  1283. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1284. WREG32(mmSRBM_SOFT_RESET, tmp);
  1285. tmp = RREG32(mmSRBM_SOFT_RESET);
  1286. udelay(50);
  1287. tmp &= ~srbm_soft_reset;
  1288. WREG32(mmSRBM_SOFT_RESET, tmp);
  1289. tmp = RREG32(mmSRBM_SOFT_RESET);
  1290. /* Wait a little for things to settle down */
  1291. udelay(50);
  1292. }
  1293. return 0;
  1294. }
  1295. static int uvd_v7_0_post_soft_reset(void *handle)
  1296. {
  1297. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1298. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1299. return 0;
  1300. mdelay(5);
  1301. return uvd_v7_0_start(adev);
  1302. }
  1303. #endif
  1304. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1305. struct amdgpu_irq_src *source,
  1306. unsigned type,
  1307. enum amdgpu_interrupt_state state)
  1308. {
  1309. // TODO
  1310. return 0;
  1311. }
  1312. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1313. struct amdgpu_irq_src *source,
  1314. struct amdgpu_iv_entry *entry)
  1315. {
  1316. uint32_t ip_instance;
  1317. switch (entry->client_id) {
  1318. case SOC15_IH_CLIENTID_UVD:
  1319. ip_instance = 0;
  1320. break;
  1321. case SOC15_IH_CLIENTID_UVD1:
  1322. ip_instance = 1;
  1323. break;
  1324. default:
  1325. DRM_ERROR("Unhandled client id: %d\n", entry->client_id);
  1326. return 0;
  1327. }
  1328. DRM_DEBUG("IH: UVD TRAP\n");
  1329. switch (entry->src_id) {
  1330. case 124:
  1331. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring);
  1332. break;
  1333. case 119:
  1334. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring_enc[0]);
  1335. break;
  1336. case 120:
  1337. if (!amdgpu_sriov_vf(adev))
  1338. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring_enc[1]);
  1339. break;
  1340. default:
  1341. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1342. entry->src_id, entry->src_data[0]);
  1343. break;
  1344. }
  1345. return 0;
  1346. }
  1347. #if 0
  1348. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1349. {
  1350. uint32_t data, data1, data2, suvd_flags;
  1351. data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_CTRL);
  1352. data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
  1353. data2 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL);
  1354. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1355. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1356. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1357. UVD_SUVD_CGC_GATE__SIT_MASK |
  1358. UVD_SUVD_CGC_GATE__SMP_MASK |
  1359. UVD_SUVD_CGC_GATE__SCM_MASK |
  1360. UVD_SUVD_CGC_GATE__SDB_MASK;
  1361. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1362. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1363. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1364. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1365. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1366. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1367. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1368. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1369. UVD_CGC_CTRL__SYS_MODE_MASK |
  1370. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1371. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1372. UVD_CGC_CTRL__REGS_MODE_MASK |
  1373. UVD_CGC_CTRL__RBC_MODE_MASK |
  1374. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1375. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1376. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1377. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1378. UVD_CGC_CTRL__MPC_MODE_MASK |
  1379. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1380. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1381. UVD_CGC_CTRL__WCB_MODE_MASK |
  1382. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1383. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1384. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1385. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1386. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1387. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1388. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1389. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1390. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1391. data1 |= suvd_flags;
  1392. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_CTRL, data);
  1393. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, 0);
  1394. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
  1395. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL, data2);
  1396. }
  1397. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1398. {
  1399. uint32_t data, data1, cgc_flags, suvd_flags;
  1400. data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE);
  1401. data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
  1402. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1403. UVD_CGC_GATE__UDEC_MASK |
  1404. UVD_CGC_GATE__MPEG2_MASK |
  1405. UVD_CGC_GATE__RBC_MASK |
  1406. UVD_CGC_GATE__LMI_MC_MASK |
  1407. UVD_CGC_GATE__IDCT_MASK |
  1408. UVD_CGC_GATE__MPRD_MASK |
  1409. UVD_CGC_GATE__MPC_MASK |
  1410. UVD_CGC_GATE__LBSI_MASK |
  1411. UVD_CGC_GATE__LRBBM_MASK |
  1412. UVD_CGC_GATE__UDEC_RE_MASK |
  1413. UVD_CGC_GATE__UDEC_CM_MASK |
  1414. UVD_CGC_GATE__UDEC_IT_MASK |
  1415. UVD_CGC_GATE__UDEC_DB_MASK |
  1416. UVD_CGC_GATE__UDEC_MP_MASK |
  1417. UVD_CGC_GATE__WCB_MASK |
  1418. UVD_CGC_GATE__VCPU_MASK |
  1419. UVD_CGC_GATE__SCPU_MASK |
  1420. UVD_CGC_GATE__JPEG_MASK |
  1421. UVD_CGC_GATE__JPEG2_MASK;
  1422. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1423. UVD_SUVD_CGC_GATE__SIT_MASK |
  1424. UVD_SUVD_CGC_GATE__SMP_MASK |
  1425. UVD_SUVD_CGC_GATE__SCM_MASK |
  1426. UVD_SUVD_CGC_GATE__SDB_MASK;
  1427. data |= cgc_flags;
  1428. data1 |= suvd_flags;
  1429. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, data);
  1430. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
  1431. }
  1432. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1433. {
  1434. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1435. if (enable)
  1436. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1437. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1438. else
  1439. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1440. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1441. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1442. }
  1443. static int uvd_v7_0_set_clockgating_state(void *handle,
  1444. enum amd_clockgating_state state)
  1445. {
  1446. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1447. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1448. uvd_v7_0_set_bypass_mode(adev, enable);
  1449. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1450. return 0;
  1451. if (enable) {
  1452. /* disable HW gating and enable Sw gating */
  1453. uvd_v7_0_set_sw_clock_gating(adev);
  1454. } else {
  1455. /* wait for STATUS to clear */
  1456. if (uvd_v7_0_wait_for_idle(handle))
  1457. return -EBUSY;
  1458. /* enable HW gates because UVD is idle */
  1459. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1460. }
  1461. return 0;
  1462. }
  1463. static int uvd_v7_0_set_powergating_state(void *handle,
  1464. enum amd_powergating_state state)
  1465. {
  1466. /* This doesn't actually powergate the UVD block.
  1467. * That's done in the dpm code via the SMC. This
  1468. * just re-inits the block as necessary. The actual
  1469. * gating still happens in the dpm code. We should
  1470. * revisit this when there is a cleaner line between
  1471. * the smc and the hw blocks
  1472. */
  1473. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1474. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1475. return 0;
  1476. WREG32_SOC15(UVD, ring->me, mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1477. if (state == AMD_PG_STATE_GATE) {
  1478. uvd_v7_0_stop(adev);
  1479. return 0;
  1480. } else {
  1481. return uvd_v7_0_start(adev);
  1482. }
  1483. }
  1484. #endif
  1485. static int uvd_v7_0_set_clockgating_state(void *handle,
  1486. enum amd_clockgating_state state)
  1487. {
  1488. /* needed for driver unload*/
  1489. return 0;
  1490. }
  1491. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1492. .name = "uvd_v7_0",
  1493. .early_init = uvd_v7_0_early_init,
  1494. .late_init = NULL,
  1495. .sw_init = uvd_v7_0_sw_init,
  1496. .sw_fini = uvd_v7_0_sw_fini,
  1497. .hw_init = uvd_v7_0_hw_init,
  1498. .hw_fini = uvd_v7_0_hw_fini,
  1499. .suspend = uvd_v7_0_suspend,
  1500. .resume = uvd_v7_0_resume,
  1501. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1502. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1503. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1504. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1505. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1506. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1507. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1508. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1509. };
  1510. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1511. .type = AMDGPU_RING_TYPE_UVD,
  1512. .align_mask = 0xf,
  1513. .support_64bit_ptrs = false,
  1514. .vmhub = AMDGPU_MMHUB,
  1515. .get_rptr = uvd_v7_0_ring_get_rptr,
  1516. .get_wptr = uvd_v7_0_ring_get_wptr,
  1517. .set_wptr = uvd_v7_0_ring_set_wptr,
  1518. .patch_cs_in_place = uvd_v7_0_ring_patch_cs_in_place,
  1519. .emit_frame_size =
  1520. 6 + /* hdp invalidate */
  1521. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1522. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1523. 8 + /* uvd_v7_0_ring_emit_vm_flush */
  1524. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1525. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1526. .emit_ib = uvd_v7_0_ring_emit_ib,
  1527. .emit_fence = uvd_v7_0_ring_emit_fence,
  1528. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1529. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1530. .test_ring = uvd_v7_0_ring_test_ring,
  1531. .test_ib = amdgpu_uvd_ring_test_ib,
  1532. .insert_nop = uvd_v7_0_ring_insert_nop,
  1533. .pad_ib = amdgpu_ring_generic_pad_ib,
  1534. .begin_use = amdgpu_uvd_ring_begin_use,
  1535. .end_use = amdgpu_uvd_ring_end_use,
  1536. .emit_wreg = uvd_v7_0_ring_emit_wreg,
  1537. .emit_reg_wait = uvd_v7_0_ring_emit_reg_wait,
  1538. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1539. };
  1540. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1541. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1542. .align_mask = 0x3f,
  1543. .nop = HEVC_ENC_CMD_NO_OP,
  1544. .support_64bit_ptrs = false,
  1545. .vmhub = AMDGPU_MMHUB,
  1546. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1547. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1548. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1549. .emit_frame_size =
  1550. 3 + 3 + /* hdp flush / invalidate */
  1551. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1552. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1553. 4 + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1554. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1555. 1, /* uvd_v7_0_enc_ring_insert_end */
  1556. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1557. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1558. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1559. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1560. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1561. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1562. .insert_nop = amdgpu_ring_insert_nop,
  1563. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1564. .pad_ib = amdgpu_ring_generic_pad_ib,
  1565. .begin_use = amdgpu_uvd_ring_begin_use,
  1566. .end_use = amdgpu_uvd_ring_end_use,
  1567. .emit_wreg = uvd_v7_0_enc_ring_emit_wreg,
  1568. .emit_reg_wait = uvd_v7_0_enc_ring_emit_reg_wait,
  1569. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1570. };
  1571. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1572. {
  1573. int i;
  1574. for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
  1575. if (adev->uvd.harvest_config & (1 << i))
  1576. continue;
  1577. adev->uvd.inst[i].ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1578. adev->uvd.inst[i].ring.me = i;
  1579. DRM_INFO("UVD(%d) is enabled in VM mode\n", i);
  1580. }
  1581. }
  1582. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1583. {
  1584. int i, j;
  1585. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  1586. if (adev->uvd.harvest_config & (1 << j))
  1587. continue;
  1588. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  1589. adev->uvd.inst[j].ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1590. adev->uvd.inst[j].ring_enc[i].me = j;
  1591. }
  1592. DRM_INFO("UVD(%d) ENC is enabled in VM mode\n", j);
  1593. }
  1594. }
  1595. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1596. .set = uvd_v7_0_set_interrupt_state,
  1597. .process = uvd_v7_0_process_interrupt,
  1598. };
  1599. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1600. {
  1601. int i;
  1602. for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
  1603. if (adev->uvd.harvest_config & (1 << i))
  1604. continue;
  1605. adev->uvd.inst[i].irq.num_types = adev->uvd.num_enc_rings + 1;
  1606. adev->uvd.inst[i].irq.funcs = &uvd_v7_0_irq_funcs;
  1607. }
  1608. }
  1609. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1610. {
  1611. .type = AMD_IP_BLOCK_TYPE_UVD,
  1612. .major = 7,
  1613. .minor = 0,
  1614. .rev = 0,
  1615. .funcs = &uvd_v7_0_ip_funcs,
  1616. };