uvd_v6_0.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. #include "ivsrcid/ivsrcid_vislands30.h"
  39. /* Polaris10/11/12 firmware version */
  40. #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
  41. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  43. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static int uvd_v6_0_start(struct amdgpu_device *adev);
  45. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  46. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  47. static int uvd_v6_0_set_clockgating_state(void *handle,
  48. enum amd_clockgating_state state);
  49. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  50. bool enable);
  51. /**
  52. * uvd_v6_0_enc_support - get encode support status
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Returns the current hardware encode support status
  57. */
  58. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  59. {
  60. return ((adev->asic_type >= CHIP_POLARIS10) &&
  61. (adev->asic_type <= CHIP_VEGAM) &&
  62. (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
  63. }
  64. /**
  65. * uvd_v6_0_ring_get_rptr - get read pointer
  66. *
  67. * @ring: amdgpu_ring pointer
  68. *
  69. * Returns the current hardware read pointer
  70. */
  71. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  72. {
  73. struct amdgpu_device *adev = ring->adev;
  74. return RREG32(mmUVD_RBC_RB_RPTR);
  75. }
  76. /**
  77. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  78. *
  79. * @ring: amdgpu_ring pointer
  80. *
  81. * Returns the current hardware enc read pointer
  82. */
  83. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  84. {
  85. struct amdgpu_device *adev = ring->adev;
  86. if (ring == &adev->uvd.inst->ring_enc[0])
  87. return RREG32(mmUVD_RB_RPTR);
  88. else
  89. return RREG32(mmUVD_RB_RPTR2);
  90. }
  91. /**
  92. * uvd_v6_0_ring_get_wptr - get write pointer
  93. *
  94. * @ring: amdgpu_ring pointer
  95. *
  96. * Returns the current hardware write pointer
  97. */
  98. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  99. {
  100. struct amdgpu_device *adev = ring->adev;
  101. return RREG32(mmUVD_RBC_RB_WPTR);
  102. }
  103. /**
  104. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  105. *
  106. * @ring: amdgpu_ring pointer
  107. *
  108. * Returns the current hardware enc write pointer
  109. */
  110. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  111. {
  112. struct amdgpu_device *adev = ring->adev;
  113. if (ring == &adev->uvd.inst->ring_enc[0])
  114. return RREG32(mmUVD_RB_WPTR);
  115. else
  116. return RREG32(mmUVD_RB_WPTR2);
  117. }
  118. /**
  119. * uvd_v6_0_ring_set_wptr - set write pointer
  120. *
  121. * @ring: amdgpu_ring pointer
  122. *
  123. * Commits the write pointer to the hardware
  124. */
  125. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  126. {
  127. struct amdgpu_device *adev = ring->adev;
  128. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  129. }
  130. /**
  131. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  132. *
  133. * @ring: amdgpu_ring pointer
  134. *
  135. * Commits the enc write pointer to the hardware
  136. */
  137. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  138. {
  139. struct amdgpu_device *adev = ring->adev;
  140. if (ring == &adev->uvd.inst->ring_enc[0])
  141. WREG32(mmUVD_RB_WPTR,
  142. lower_32_bits(ring->wptr));
  143. else
  144. WREG32(mmUVD_RB_WPTR2,
  145. lower_32_bits(ring->wptr));
  146. }
  147. /**
  148. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  149. *
  150. * @ring: the engine to test on
  151. *
  152. */
  153. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  154. {
  155. struct amdgpu_device *adev = ring->adev;
  156. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  157. unsigned i;
  158. int r;
  159. r = amdgpu_ring_alloc(ring, 16);
  160. if (r) {
  161. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  162. ring->idx, r);
  163. return r;
  164. }
  165. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  166. amdgpu_ring_commit(ring);
  167. for (i = 0; i < adev->usec_timeout; i++) {
  168. if (amdgpu_ring_get_rptr(ring) != rptr)
  169. break;
  170. DRM_UDELAY(1);
  171. }
  172. if (i < adev->usec_timeout) {
  173. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  174. ring->idx, i);
  175. } else {
  176. DRM_ERROR("amdgpu: ring %d test failed\n",
  177. ring->idx);
  178. r = -ETIMEDOUT;
  179. }
  180. return r;
  181. }
  182. /**
  183. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @ring: ring we should submit the msg to
  187. * @handle: session handle to use
  188. * @fence: optional fence to return
  189. *
  190. * Open up a stream for HW test
  191. */
  192. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  193. struct dma_fence **fence)
  194. {
  195. const unsigned ib_size_dw = 16;
  196. struct amdgpu_job *job;
  197. struct amdgpu_ib *ib;
  198. struct dma_fence *f = NULL;
  199. uint64_t dummy;
  200. int i, r;
  201. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  202. if (r)
  203. return r;
  204. ib = &job->ibs[0];
  205. dummy = ib->gpu_addr + 1024;
  206. ib->length_dw = 0;
  207. ib->ptr[ib->length_dw++] = 0x00000018;
  208. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  209. ib->ptr[ib->length_dw++] = handle;
  210. ib->ptr[ib->length_dw++] = 0x00010000;
  211. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  212. ib->ptr[ib->length_dw++] = dummy;
  213. ib->ptr[ib->length_dw++] = 0x00000014;
  214. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  215. ib->ptr[ib->length_dw++] = 0x0000001c;
  216. ib->ptr[ib->length_dw++] = 0x00000001;
  217. ib->ptr[ib->length_dw++] = 0x00000000;
  218. ib->ptr[ib->length_dw++] = 0x00000008;
  219. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  220. for (i = ib->length_dw; i < ib_size_dw; ++i)
  221. ib->ptr[i] = 0x0;
  222. r = amdgpu_job_submit_direct(job, ring, &f);
  223. if (r)
  224. goto err;
  225. if (fence)
  226. *fence = dma_fence_get(f);
  227. dma_fence_put(f);
  228. return 0;
  229. err:
  230. amdgpu_job_free(job);
  231. return r;
  232. }
  233. /**
  234. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @ring: ring we should submit the msg to
  238. * @handle: session handle to use
  239. * @fence: optional fence to return
  240. *
  241. * Close up a stream for HW test or if userspace failed to do so
  242. */
  243. static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
  244. uint32_t handle,
  245. struct dma_fence **fence)
  246. {
  247. const unsigned ib_size_dw = 16;
  248. struct amdgpu_job *job;
  249. struct amdgpu_ib *ib;
  250. struct dma_fence *f = NULL;
  251. uint64_t dummy;
  252. int i, r;
  253. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  254. if (r)
  255. return r;
  256. ib = &job->ibs[0];
  257. dummy = ib->gpu_addr + 1024;
  258. ib->length_dw = 0;
  259. ib->ptr[ib->length_dw++] = 0x00000018;
  260. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  261. ib->ptr[ib->length_dw++] = handle;
  262. ib->ptr[ib->length_dw++] = 0x00010000;
  263. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  264. ib->ptr[ib->length_dw++] = dummy;
  265. ib->ptr[ib->length_dw++] = 0x00000014;
  266. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  267. ib->ptr[ib->length_dw++] = 0x0000001c;
  268. ib->ptr[ib->length_dw++] = 0x00000001;
  269. ib->ptr[ib->length_dw++] = 0x00000000;
  270. ib->ptr[ib->length_dw++] = 0x00000008;
  271. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  272. for (i = ib->length_dw; i < ib_size_dw; ++i)
  273. ib->ptr[i] = 0x0;
  274. r = amdgpu_job_submit_direct(job, ring, &f);
  275. if (r)
  276. goto err;
  277. if (fence)
  278. *fence = dma_fence_get(f);
  279. dma_fence_put(f);
  280. return 0;
  281. err:
  282. amdgpu_job_free(job);
  283. return r;
  284. }
  285. /**
  286. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  287. *
  288. * @ring: the engine to test on
  289. *
  290. */
  291. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  292. {
  293. struct dma_fence *fence = NULL;
  294. long r;
  295. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  296. if (r) {
  297. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  298. goto error;
  299. }
  300. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, &fence);
  301. if (r) {
  302. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  303. goto error;
  304. }
  305. r = dma_fence_wait_timeout(fence, false, timeout);
  306. if (r == 0) {
  307. DRM_ERROR("amdgpu: IB test timed out.\n");
  308. r = -ETIMEDOUT;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. } else {
  312. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  313. r = 0;
  314. }
  315. error:
  316. dma_fence_put(fence);
  317. return r;
  318. }
  319. static int uvd_v6_0_early_init(void *handle)
  320. {
  321. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  322. adev->uvd.num_uvd_inst = 1;
  323. if (!(adev->flags & AMD_IS_APU) &&
  324. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  325. return -ENOENT;
  326. uvd_v6_0_set_ring_funcs(adev);
  327. if (uvd_v6_0_enc_support(adev)) {
  328. adev->uvd.num_enc_rings = 2;
  329. uvd_v6_0_set_enc_ring_funcs(adev);
  330. }
  331. uvd_v6_0_set_irq_funcs(adev);
  332. return 0;
  333. }
  334. static int uvd_v6_0_sw_init(void *handle)
  335. {
  336. struct amdgpu_ring *ring;
  337. int i, r;
  338. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  339. /* UVD TRAP */
  340. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
  341. if (r)
  342. return r;
  343. /* UVD ENC TRAP */
  344. if (uvd_v6_0_enc_support(adev)) {
  345. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  346. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP, &adev->uvd.inst->irq);
  347. if (r)
  348. return r;
  349. }
  350. }
  351. r = amdgpu_uvd_sw_init(adev);
  352. if (r)
  353. return r;
  354. if (!uvd_v6_0_enc_support(adev)) {
  355. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  356. adev->uvd.inst->ring_enc[i].funcs = NULL;
  357. adev->uvd.inst->irq.num_types = 1;
  358. adev->uvd.num_enc_rings = 0;
  359. DRM_INFO("UVD ENC is disabled\n");
  360. }
  361. r = amdgpu_uvd_resume(adev);
  362. if (r)
  363. return r;
  364. ring = &adev->uvd.inst->ring;
  365. sprintf(ring->name, "uvd");
  366. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  367. if (r)
  368. return r;
  369. if (uvd_v6_0_enc_support(adev)) {
  370. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  371. ring = &adev->uvd.inst->ring_enc[i];
  372. sprintf(ring->name, "uvd_enc%d", i);
  373. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  374. if (r)
  375. return r;
  376. }
  377. }
  378. r = amdgpu_uvd_entity_init(adev);
  379. return r;
  380. }
  381. static int uvd_v6_0_sw_fini(void *handle)
  382. {
  383. int i, r;
  384. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  385. r = amdgpu_uvd_suspend(adev);
  386. if (r)
  387. return r;
  388. if (uvd_v6_0_enc_support(adev)) {
  389. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  390. amdgpu_ring_fini(&adev->uvd.inst->ring_enc[i]);
  391. }
  392. return amdgpu_uvd_sw_fini(adev);
  393. }
  394. /**
  395. * uvd_v6_0_hw_init - start and test UVD block
  396. *
  397. * @adev: amdgpu_device pointer
  398. *
  399. * Initialize the hardware, boot up the VCPU and do some testing
  400. */
  401. static int uvd_v6_0_hw_init(void *handle)
  402. {
  403. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  404. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  405. uint32_t tmp;
  406. int i, r;
  407. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  408. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  409. uvd_v6_0_enable_mgcg(adev, true);
  410. ring->ready = true;
  411. r = amdgpu_ring_test_ring(ring);
  412. if (r) {
  413. ring->ready = false;
  414. goto done;
  415. }
  416. r = amdgpu_ring_alloc(ring, 10);
  417. if (r) {
  418. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  419. goto done;
  420. }
  421. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  422. amdgpu_ring_write(ring, tmp);
  423. amdgpu_ring_write(ring, 0xFFFFF);
  424. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  425. amdgpu_ring_write(ring, tmp);
  426. amdgpu_ring_write(ring, 0xFFFFF);
  427. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  428. amdgpu_ring_write(ring, tmp);
  429. amdgpu_ring_write(ring, 0xFFFFF);
  430. /* Clear timeout status bits */
  431. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  432. amdgpu_ring_write(ring, 0x8);
  433. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  434. amdgpu_ring_write(ring, 3);
  435. amdgpu_ring_commit(ring);
  436. if (uvd_v6_0_enc_support(adev)) {
  437. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  438. ring = &adev->uvd.inst->ring_enc[i];
  439. ring->ready = true;
  440. r = amdgpu_ring_test_ring(ring);
  441. if (r) {
  442. ring->ready = false;
  443. goto done;
  444. }
  445. }
  446. }
  447. done:
  448. if (!r) {
  449. if (uvd_v6_0_enc_support(adev))
  450. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  451. else
  452. DRM_INFO("UVD initialized successfully.\n");
  453. }
  454. return r;
  455. }
  456. /**
  457. * uvd_v6_0_hw_fini - stop the hardware block
  458. *
  459. * @adev: amdgpu_device pointer
  460. *
  461. * Stop the UVD block, mark ring as not ready any more
  462. */
  463. static int uvd_v6_0_hw_fini(void *handle)
  464. {
  465. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  466. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  467. if (RREG32(mmUVD_STATUS) != 0)
  468. uvd_v6_0_stop(adev);
  469. ring->ready = false;
  470. return 0;
  471. }
  472. static int uvd_v6_0_suspend(void *handle)
  473. {
  474. int r;
  475. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  476. r = uvd_v6_0_hw_fini(adev);
  477. if (r)
  478. return r;
  479. return amdgpu_uvd_suspend(adev);
  480. }
  481. static int uvd_v6_0_resume(void *handle)
  482. {
  483. int r;
  484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  485. r = amdgpu_uvd_resume(adev);
  486. if (r)
  487. return r;
  488. return uvd_v6_0_hw_init(adev);
  489. }
  490. /**
  491. * uvd_v6_0_mc_resume - memory controller programming
  492. *
  493. * @adev: amdgpu_device pointer
  494. *
  495. * Let the UVD memory controller know it's offsets
  496. */
  497. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  498. {
  499. uint64_t offset;
  500. uint32_t size;
  501. /* programm memory controller bits 0-27 */
  502. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  503. lower_32_bits(adev->uvd.inst->gpu_addr));
  504. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  505. upper_32_bits(adev->uvd.inst->gpu_addr));
  506. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  507. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  508. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  509. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  510. offset += size;
  511. size = AMDGPU_UVD_HEAP_SIZE;
  512. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  513. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  514. offset += size;
  515. size = AMDGPU_UVD_STACK_SIZE +
  516. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  517. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  518. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  519. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  520. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  521. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  522. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  523. }
  524. #if 0
  525. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  526. bool enable)
  527. {
  528. u32 data, data1;
  529. data = RREG32(mmUVD_CGC_GATE);
  530. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  531. if (enable) {
  532. data |= UVD_CGC_GATE__SYS_MASK |
  533. UVD_CGC_GATE__UDEC_MASK |
  534. UVD_CGC_GATE__MPEG2_MASK |
  535. UVD_CGC_GATE__RBC_MASK |
  536. UVD_CGC_GATE__LMI_MC_MASK |
  537. UVD_CGC_GATE__IDCT_MASK |
  538. UVD_CGC_GATE__MPRD_MASK |
  539. UVD_CGC_GATE__MPC_MASK |
  540. UVD_CGC_GATE__LBSI_MASK |
  541. UVD_CGC_GATE__LRBBM_MASK |
  542. UVD_CGC_GATE__UDEC_RE_MASK |
  543. UVD_CGC_GATE__UDEC_CM_MASK |
  544. UVD_CGC_GATE__UDEC_IT_MASK |
  545. UVD_CGC_GATE__UDEC_DB_MASK |
  546. UVD_CGC_GATE__UDEC_MP_MASK |
  547. UVD_CGC_GATE__WCB_MASK |
  548. UVD_CGC_GATE__VCPU_MASK |
  549. UVD_CGC_GATE__SCPU_MASK;
  550. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  551. UVD_SUVD_CGC_GATE__SIT_MASK |
  552. UVD_SUVD_CGC_GATE__SMP_MASK |
  553. UVD_SUVD_CGC_GATE__SCM_MASK |
  554. UVD_SUVD_CGC_GATE__SDB_MASK |
  555. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  556. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  557. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  558. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  559. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  560. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  561. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  562. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  563. } else {
  564. data &= ~(UVD_CGC_GATE__SYS_MASK |
  565. UVD_CGC_GATE__UDEC_MASK |
  566. UVD_CGC_GATE__MPEG2_MASK |
  567. UVD_CGC_GATE__RBC_MASK |
  568. UVD_CGC_GATE__LMI_MC_MASK |
  569. UVD_CGC_GATE__LMI_UMC_MASK |
  570. UVD_CGC_GATE__IDCT_MASK |
  571. UVD_CGC_GATE__MPRD_MASK |
  572. UVD_CGC_GATE__MPC_MASK |
  573. UVD_CGC_GATE__LBSI_MASK |
  574. UVD_CGC_GATE__LRBBM_MASK |
  575. UVD_CGC_GATE__UDEC_RE_MASK |
  576. UVD_CGC_GATE__UDEC_CM_MASK |
  577. UVD_CGC_GATE__UDEC_IT_MASK |
  578. UVD_CGC_GATE__UDEC_DB_MASK |
  579. UVD_CGC_GATE__UDEC_MP_MASK |
  580. UVD_CGC_GATE__WCB_MASK |
  581. UVD_CGC_GATE__VCPU_MASK |
  582. UVD_CGC_GATE__SCPU_MASK);
  583. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  584. UVD_SUVD_CGC_GATE__SIT_MASK |
  585. UVD_SUVD_CGC_GATE__SMP_MASK |
  586. UVD_SUVD_CGC_GATE__SCM_MASK |
  587. UVD_SUVD_CGC_GATE__SDB_MASK |
  588. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  589. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  590. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  591. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  592. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  593. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  594. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  595. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  596. }
  597. WREG32(mmUVD_CGC_GATE, data);
  598. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  599. }
  600. #endif
  601. /**
  602. * uvd_v6_0_start - start UVD block
  603. *
  604. * @adev: amdgpu_device pointer
  605. *
  606. * Setup and start the UVD block
  607. */
  608. static int uvd_v6_0_start(struct amdgpu_device *adev)
  609. {
  610. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  611. uint32_t rb_bufsz, tmp;
  612. uint32_t lmi_swap_cntl;
  613. uint32_t mp_swap_cntl;
  614. int i, j, r;
  615. /* disable DPG */
  616. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  617. /* disable byte swapping */
  618. lmi_swap_cntl = 0;
  619. mp_swap_cntl = 0;
  620. uvd_v6_0_mc_resume(adev);
  621. /* disable interupt */
  622. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  623. /* stall UMC and register bus before resetting VCPU */
  624. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  625. mdelay(1);
  626. /* put LMI, VCPU, RBC etc... into reset */
  627. WREG32(mmUVD_SOFT_RESET,
  628. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  629. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  630. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  631. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  632. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  633. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  634. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  635. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  636. mdelay(5);
  637. /* take UVD block out of reset */
  638. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  639. mdelay(5);
  640. /* initialize UVD memory controller */
  641. WREG32(mmUVD_LMI_CTRL,
  642. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  643. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  644. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  645. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  646. UVD_LMI_CTRL__REQ_MODE_MASK |
  647. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  648. #ifdef __BIG_ENDIAN
  649. /* swap (8 in 32) RB and IB */
  650. lmi_swap_cntl = 0xa;
  651. mp_swap_cntl = 0;
  652. #endif
  653. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  654. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  655. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  656. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  657. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  658. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  659. WREG32(mmUVD_MPC_SET_ALU, 0);
  660. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  661. /* take all subblocks out of reset, except VCPU */
  662. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  663. mdelay(5);
  664. /* enable VCPU clock */
  665. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  666. /* enable UMC */
  667. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  668. /* boot up the VCPU */
  669. WREG32(mmUVD_SOFT_RESET, 0);
  670. mdelay(10);
  671. for (i = 0; i < 10; ++i) {
  672. uint32_t status;
  673. for (j = 0; j < 100; ++j) {
  674. status = RREG32(mmUVD_STATUS);
  675. if (status & 2)
  676. break;
  677. mdelay(10);
  678. }
  679. r = 0;
  680. if (status & 2)
  681. break;
  682. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  683. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  684. mdelay(10);
  685. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  686. mdelay(10);
  687. r = -1;
  688. }
  689. if (r) {
  690. DRM_ERROR("UVD not responding, giving up!!!\n");
  691. return r;
  692. }
  693. /* enable master interrupt */
  694. WREG32_P(mmUVD_MASTINT_EN,
  695. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  696. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  697. /* clear the bit 4 of UVD_STATUS */
  698. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  699. /* force RBC into idle state */
  700. rb_bufsz = order_base_2(ring->ring_size);
  701. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  702. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  703. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  704. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  705. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  706. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  707. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  708. /* set the write pointer delay */
  709. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  710. /* set the wb address */
  711. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  712. /* programm the RB_BASE for ring buffer */
  713. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  714. lower_32_bits(ring->gpu_addr));
  715. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  716. upper_32_bits(ring->gpu_addr));
  717. /* Initialize the ring buffer's read and write pointers */
  718. WREG32(mmUVD_RBC_RB_RPTR, 0);
  719. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  720. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  721. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  722. if (uvd_v6_0_enc_support(adev)) {
  723. ring = &adev->uvd.inst->ring_enc[0];
  724. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  725. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  726. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  727. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  728. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  729. ring = &adev->uvd.inst->ring_enc[1];
  730. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  731. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  732. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  733. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  734. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  735. }
  736. return 0;
  737. }
  738. /**
  739. * uvd_v6_0_stop - stop UVD block
  740. *
  741. * @adev: amdgpu_device pointer
  742. *
  743. * stop the UVD block
  744. */
  745. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  746. {
  747. /* force RBC into idle state */
  748. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  749. /* Stall UMC and register bus before resetting VCPU */
  750. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  751. mdelay(1);
  752. /* put VCPU into reset */
  753. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  754. mdelay(5);
  755. /* disable VCPU clock */
  756. WREG32(mmUVD_VCPU_CNTL, 0x0);
  757. /* Unstall UMC and register bus */
  758. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  759. WREG32(mmUVD_STATUS, 0);
  760. }
  761. /**
  762. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  763. *
  764. * @ring: amdgpu_ring pointer
  765. * @fence: fence to emit
  766. *
  767. * Write a fence and a trap command to the ring.
  768. */
  769. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  770. unsigned flags)
  771. {
  772. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  773. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  774. amdgpu_ring_write(ring, seq);
  775. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  776. amdgpu_ring_write(ring, addr & 0xffffffff);
  777. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  778. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  779. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  780. amdgpu_ring_write(ring, 0);
  781. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  782. amdgpu_ring_write(ring, 0);
  783. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  784. amdgpu_ring_write(ring, 0);
  785. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  786. amdgpu_ring_write(ring, 2);
  787. }
  788. /**
  789. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  790. *
  791. * @ring: amdgpu_ring pointer
  792. * @fence: fence to emit
  793. *
  794. * Write enc a fence and a trap command to the ring.
  795. */
  796. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  797. u64 seq, unsigned flags)
  798. {
  799. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  800. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  801. amdgpu_ring_write(ring, addr);
  802. amdgpu_ring_write(ring, upper_32_bits(addr));
  803. amdgpu_ring_write(ring, seq);
  804. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  805. }
  806. /**
  807. * uvd_v6_0_ring_emit_hdp_flush - skip HDP flushing
  808. *
  809. * @ring: amdgpu_ring pointer
  810. */
  811. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  812. {
  813. /* The firmware doesn't seem to like touching registers at this point. */
  814. }
  815. /**
  816. * uvd_v6_0_ring_test_ring - register write test
  817. *
  818. * @ring: amdgpu_ring pointer
  819. *
  820. * Test if we can successfully write to the context register
  821. */
  822. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  823. {
  824. struct amdgpu_device *adev = ring->adev;
  825. uint32_t tmp = 0;
  826. unsigned i;
  827. int r;
  828. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  829. r = amdgpu_ring_alloc(ring, 3);
  830. if (r) {
  831. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  832. ring->idx, r);
  833. return r;
  834. }
  835. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  836. amdgpu_ring_write(ring, 0xDEADBEEF);
  837. amdgpu_ring_commit(ring);
  838. for (i = 0; i < adev->usec_timeout; i++) {
  839. tmp = RREG32(mmUVD_CONTEXT_ID);
  840. if (tmp == 0xDEADBEEF)
  841. break;
  842. DRM_UDELAY(1);
  843. }
  844. if (i < adev->usec_timeout) {
  845. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  846. ring->idx, i);
  847. } else {
  848. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  849. ring->idx, tmp);
  850. r = -EINVAL;
  851. }
  852. return r;
  853. }
  854. /**
  855. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  856. *
  857. * @ring: amdgpu_ring pointer
  858. * @ib: indirect buffer to execute
  859. *
  860. * Write ring commands to execute the indirect buffer
  861. */
  862. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  863. struct amdgpu_ib *ib,
  864. unsigned vmid, bool ctx_switch)
  865. {
  866. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  867. amdgpu_ring_write(ring, vmid);
  868. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  869. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  870. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  871. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  872. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  873. amdgpu_ring_write(ring, ib->length_dw);
  874. }
  875. /**
  876. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  877. *
  878. * @ring: amdgpu_ring pointer
  879. * @ib: indirect buffer to execute
  880. *
  881. * Write enc ring commands to execute the indirect buffer
  882. */
  883. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  884. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  885. {
  886. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  887. amdgpu_ring_write(ring, vmid);
  888. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  889. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  890. amdgpu_ring_write(ring, ib->length_dw);
  891. }
  892. static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  893. uint32_t reg, uint32_t val)
  894. {
  895. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  896. amdgpu_ring_write(ring, reg << 2);
  897. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  898. amdgpu_ring_write(ring, val);
  899. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  900. amdgpu_ring_write(ring, 0x8);
  901. }
  902. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  903. unsigned vmid, uint64_t pd_addr)
  904. {
  905. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  906. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  907. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  908. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  909. amdgpu_ring_write(ring, 0);
  910. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  911. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  912. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  913. amdgpu_ring_write(ring, 0xC);
  914. }
  915. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  916. {
  917. uint32_t seq = ring->fence_drv.sync_seq;
  918. uint64_t addr = ring->fence_drv.gpu_addr;
  919. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  920. amdgpu_ring_write(ring, lower_32_bits(addr));
  921. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  922. amdgpu_ring_write(ring, upper_32_bits(addr));
  923. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  924. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  925. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  926. amdgpu_ring_write(ring, seq);
  927. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  928. amdgpu_ring_write(ring, 0xE);
  929. }
  930. static void uvd_v6_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  931. {
  932. int i;
  933. WARN_ON(ring->wptr % 2 || count % 2);
  934. for (i = 0; i < count / 2; i++) {
  935. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  936. amdgpu_ring_write(ring, 0);
  937. }
  938. }
  939. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  940. {
  941. uint32_t seq = ring->fence_drv.sync_seq;
  942. uint64_t addr = ring->fence_drv.gpu_addr;
  943. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  944. amdgpu_ring_write(ring, lower_32_bits(addr));
  945. amdgpu_ring_write(ring, upper_32_bits(addr));
  946. amdgpu_ring_write(ring, seq);
  947. }
  948. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  949. {
  950. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  951. }
  952. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  953. unsigned int vmid, uint64_t pd_addr)
  954. {
  955. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  956. amdgpu_ring_write(ring, vmid);
  957. amdgpu_ring_write(ring, pd_addr >> 12);
  958. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  959. amdgpu_ring_write(ring, vmid);
  960. }
  961. static bool uvd_v6_0_is_idle(void *handle)
  962. {
  963. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  964. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  965. }
  966. static int uvd_v6_0_wait_for_idle(void *handle)
  967. {
  968. unsigned i;
  969. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  970. for (i = 0; i < adev->usec_timeout; i++) {
  971. if (uvd_v6_0_is_idle(handle))
  972. return 0;
  973. }
  974. return -ETIMEDOUT;
  975. }
  976. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  977. static bool uvd_v6_0_check_soft_reset(void *handle)
  978. {
  979. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  980. u32 srbm_soft_reset = 0;
  981. u32 tmp = RREG32(mmSRBM_STATUS);
  982. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  983. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  984. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  985. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  986. if (srbm_soft_reset) {
  987. adev->uvd.inst->srbm_soft_reset = srbm_soft_reset;
  988. return true;
  989. } else {
  990. adev->uvd.inst->srbm_soft_reset = 0;
  991. return false;
  992. }
  993. }
  994. static int uvd_v6_0_pre_soft_reset(void *handle)
  995. {
  996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  997. if (!adev->uvd.inst->srbm_soft_reset)
  998. return 0;
  999. uvd_v6_0_stop(adev);
  1000. return 0;
  1001. }
  1002. static int uvd_v6_0_soft_reset(void *handle)
  1003. {
  1004. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1005. u32 srbm_soft_reset;
  1006. if (!adev->uvd.inst->srbm_soft_reset)
  1007. return 0;
  1008. srbm_soft_reset = adev->uvd.inst->srbm_soft_reset;
  1009. if (srbm_soft_reset) {
  1010. u32 tmp;
  1011. tmp = RREG32(mmSRBM_SOFT_RESET);
  1012. tmp |= srbm_soft_reset;
  1013. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1014. WREG32(mmSRBM_SOFT_RESET, tmp);
  1015. tmp = RREG32(mmSRBM_SOFT_RESET);
  1016. udelay(50);
  1017. tmp &= ~srbm_soft_reset;
  1018. WREG32(mmSRBM_SOFT_RESET, tmp);
  1019. tmp = RREG32(mmSRBM_SOFT_RESET);
  1020. /* Wait a little for things to settle down */
  1021. udelay(50);
  1022. }
  1023. return 0;
  1024. }
  1025. static int uvd_v6_0_post_soft_reset(void *handle)
  1026. {
  1027. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1028. if (!adev->uvd.inst->srbm_soft_reset)
  1029. return 0;
  1030. mdelay(5);
  1031. return uvd_v6_0_start(adev);
  1032. }
  1033. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1034. struct amdgpu_irq_src *source,
  1035. unsigned type,
  1036. enum amdgpu_interrupt_state state)
  1037. {
  1038. // TODO
  1039. return 0;
  1040. }
  1041. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1042. struct amdgpu_irq_src *source,
  1043. struct amdgpu_iv_entry *entry)
  1044. {
  1045. bool int_handled = true;
  1046. DRM_DEBUG("IH: UVD TRAP\n");
  1047. switch (entry->src_id) {
  1048. case 124:
  1049. amdgpu_fence_process(&adev->uvd.inst->ring);
  1050. break;
  1051. case 119:
  1052. if (likely(uvd_v6_0_enc_support(adev)))
  1053. amdgpu_fence_process(&adev->uvd.inst->ring_enc[0]);
  1054. else
  1055. int_handled = false;
  1056. break;
  1057. case 120:
  1058. if (likely(uvd_v6_0_enc_support(adev)))
  1059. amdgpu_fence_process(&adev->uvd.inst->ring_enc[1]);
  1060. else
  1061. int_handled = false;
  1062. break;
  1063. }
  1064. if (false == int_handled)
  1065. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1066. entry->src_id, entry->src_data[0]);
  1067. return 0;
  1068. }
  1069. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1070. {
  1071. uint32_t data1, data3;
  1072. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1073. data3 = RREG32(mmUVD_CGC_GATE);
  1074. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1075. UVD_SUVD_CGC_GATE__SIT_MASK |
  1076. UVD_SUVD_CGC_GATE__SMP_MASK |
  1077. UVD_SUVD_CGC_GATE__SCM_MASK |
  1078. UVD_SUVD_CGC_GATE__SDB_MASK |
  1079. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1080. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1081. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1082. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1083. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1084. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1085. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1086. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1087. if (enable) {
  1088. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1089. UVD_CGC_GATE__UDEC_MASK |
  1090. UVD_CGC_GATE__MPEG2_MASK |
  1091. UVD_CGC_GATE__RBC_MASK |
  1092. UVD_CGC_GATE__LMI_MC_MASK |
  1093. UVD_CGC_GATE__LMI_UMC_MASK |
  1094. UVD_CGC_GATE__IDCT_MASK |
  1095. UVD_CGC_GATE__MPRD_MASK |
  1096. UVD_CGC_GATE__MPC_MASK |
  1097. UVD_CGC_GATE__LBSI_MASK |
  1098. UVD_CGC_GATE__LRBBM_MASK |
  1099. UVD_CGC_GATE__UDEC_RE_MASK |
  1100. UVD_CGC_GATE__UDEC_CM_MASK |
  1101. UVD_CGC_GATE__UDEC_IT_MASK |
  1102. UVD_CGC_GATE__UDEC_DB_MASK |
  1103. UVD_CGC_GATE__UDEC_MP_MASK |
  1104. UVD_CGC_GATE__WCB_MASK |
  1105. UVD_CGC_GATE__JPEG_MASK |
  1106. UVD_CGC_GATE__SCPU_MASK |
  1107. UVD_CGC_GATE__JPEG2_MASK);
  1108. /* only in pg enabled, we can gate clock to vcpu*/
  1109. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1110. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1111. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1112. } else {
  1113. data3 = 0;
  1114. }
  1115. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1116. WREG32(mmUVD_CGC_GATE, data3);
  1117. }
  1118. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1119. {
  1120. uint32_t data, data2;
  1121. data = RREG32(mmUVD_CGC_CTRL);
  1122. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1123. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1124. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1125. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1126. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1127. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1128. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1129. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1130. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1131. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1132. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1133. UVD_CGC_CTRL__SYS_MODE_MASK |
  1134. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1135. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1136. UVD_CGC_CTRL__REGS_MODE_MASK |
  1137. UVD_CGC_CTRL__RBC_MODE_MASK |
  1138. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1139. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1140. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1141. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1142. UVD_CGC_CTRL__MPC_MODE_MASK |
  1143. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1144. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1145. UVD_CGC_CTRL__WCB_MODE_MASK |
  1146. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1147. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1148. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1149. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1150. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1151. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1152. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1153. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1154. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1155. WREG32(mmUVD_CGC_CTRL, data);
  1156. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1157. }
  1158. #if 0
  1159. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1160. {
  1161. uint32_t data, data1, cgc_flags, suvd_flags;
  1162. data = RREG32(mmUVD_CGC_GATE);
  1163. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1164. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1165. UVD_CGC_GATE__UDEC_MASK |
  1166. UVD_CGC_GATE__MPEG2_MASK |
  1167. UVD_CGC_GATE__RBC_MASK |
  1168. UVD_CGC_GATE__LMI_MC_MASK |
  1169. UVD_CGC_GATE__IDCT_MASK |
  1170. UVD_CGC_GATE__MPRD_MASK |
  1171. UVD_CGC_GATE__MPC_MASK |
  1172. UVD_CGC_GATE__LBSI_MASK |
  1173. UVD_CGC_GATE__LRBBM_MASK |
  1174. UVD_CGC_GATE__UDEC_RE_MASK |
  1175. UVD_CGC_GATE__UDEC_CM_MASK |
  1176. UVD_CGC_GATE__UDEC_IT_MASK |
  1177. UVD_CGC_GATE__UDEC_DB_MASK |
  1178. UVD_CGC_GATE__UDEC_MP_MASK |
  1179. UVD_CGC_GATE__WCB_MASK |
  1180. UVD_CGC_GATE__VCPU_MASK |
  1181. UVD_CGC_GATE__SCPU_MASK |
  1182. UVD_CGC_GATE__JPEG_MASK |
  1183. UVD_CGC_GATE__JPEG2_MASK;
  1184. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1185. UVD_SUVD_CGC_GATE__SIT_MASK |
  1186. UVD_SUVD_CGC_GATE__SMP_MASK |
  1187. UVD_SUVD_CGC_GATE__SCM_MASK |
  1188. UVD_SUVD_CGC_GATE__SDB_MASK;
  1189. data |= cgc_flags;
  1190. data1 |= suvd_flags;
  1191. WREG32(mmUVD_CGC_GATE, data);
  1192. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1193. }
  1194. #endif
  1195. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1196. bool enable)
  1197. {
  1198. u32 orig, data;
  1199. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1200. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1201. data |= 0xfff;
  1202. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1203. orig = data = RREG32(mmUVD_CGC_CTRL);
  1204. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1205. if (orig != data)
  1206. WREG32(mmUVD_CGC_CTRL, data);
  1207. } else {
  1208. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1209. data &= ~0xfff;
  1210. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1211. orig = data = RREG32(mmUVD_CGC_CTRL);
  1212. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1213. if (orig != data)
  1214. WREG32(mmUVD_CGC_CTRL, data);
  1215. }
  1216. }
  1217. static int uvd_v6_0_set_clockgating_state(void *handle,
  1218. enum amd_clockgating_state state)
  1219. {
  1220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1221. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1222. if (enable) {
  1223. /* wait for STATUS to clear */
  1224. if (uvd_v6_0_wait_for_idle(handle))
  1225. return -EBUSY;
  1226. uvd_v6_0_enable_clock_gating(adev, true);
  1227. /* enable HW gates because UVD is idle */
  1228. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1229. } else {
  1230. /* disable HW gating and enable Sw gating */
  1231. uvd_v6_0_enable_clock_gating(adev, false);
  1232. }
  1233. uvd_v6_0_set_sw_clock_gating(adev);
  1234. return 0;
  1235. }
  1236. static int uvd_v6_0_set_powergating_state(void *handle,
  1237. enum amd_powergating_state state)
  1238. {
  1239. /* This doesn't actually powergate the UVD block.
  1240. * That's done in the dpm code via the SMC. This
  1241. * just re-inits the block as necessary. The actual
  1242. * gating still happens in the dpm code. We should
  1243. * revisit this when there is a cleaner line between
  1244. * the smc and the hw blocks
  1245. */
  1246. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1247. int ret = 0;
  1248. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1249. if (state == AMD_PG_STATE_GATE) {
  1250. uvd_v6_0_stop(adev);
  1251. } else {
  1252. ret = uvd_v6_0_start(adev);
  1253. if (ret)
  1254. goto out;
  1255. }
  1256. out:
  1257. return ret;
  1258. }
  1259. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1260. {
  1261. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1262. int data;
  1263. mutex_lock(&adev->pm.mutex);
  1264. if (adev->flags & AMD_IS_APU)
  1265. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1266. else
  1267. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1268. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1269. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1270. goto out;
  1271. }
  1272. /* AMD_CG_SUPPORT_UVD_MGCG */
  1273. data = RREG32(mmUVD_CGC_CTRL);
  1274. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1275. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1276. out:
  1277. mutex_unlock(&adev->pm.mutex);
  1278. }
  1279. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1280. .name = "uvd_v6_0",
  1281. .early_init = uvd_v6_0_early_init,
  1282. .late_init = NULL,
  1283. .sw_init = uvd_v6_0_sw_init,
  1284. .sw_fini = uvd_v6_0_sw_fini,
  1285. .hw_init = uvd_v6_0_hw_init,
  1286. .hw_fini = uvd_v6_0_hw_fini,
  1287. .suspend = uvd_v6_0_suspend,
  1288. .resume = uvd_v6_0_resume,
  1289. .is_idle = uvd_v6_0_is_idle,
  1290. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1291. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1292. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1293. .soft_reset = uvd_v6_0_soft_reset,
  1294. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1295. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1296. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1297. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1298. };
  1299. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1300. .type = AMDGPU_RING_TYPE_UVD,
  1301. .align_mask = 0xf,
  1302. .support_64bit_ptrs = false,
  1303. .get_rptr = uvd_v6_0_ring_get_rptr,
  1304. .get_wptr = uvd_v6_0_ring_get_wptr,
  1305. .set_wptr = uvd_v6_0_ring_set_wptr,
  1306. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1307. .emit_frame_size =
  1308. 6 + /* hdp invalidate */
  1309. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1310. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1311. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1312. .emit_ib = uvd_v6_0_ring_emit_ib,
  1313. .emit_fence = uvd_v6_0_ring_emit_fence,
  1314. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1315. .test_ring = uvd_v6_0_ring_test_ring,
  1316. .test_ib = amdgpu_uvd_ring_test_ib,
  1317. .insert_nop = uvd_v6_0_ring_insert_nop,
  1318. .pad_ib = amdgpu_ring_generic_pad_ib,
  1319. .begin_use = amdgpu_uvd_ring_begin_use,
  1320. .end_use = amdgpu_uvd_ring_end_use,
  1321. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1322. };
  1323. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1324. .type = AMDGPU_RING_TYPE_UVD,
  1325. .align_mask = 0xf,
  1326. .support_64bit_ptrs = false,
  1327. .get_rptr = uvd_v6_0_ring_get_rptr,
  1328. .get_wptr = uvd_v6_0_ring_get_wptr,
  1329. .set_wptr = uvd_v6_0_ring_set_wptr,
  1330. .emit_frame_size =
  1331. 6 + /* hdp invalidate */
  1332. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1333. VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
  1334. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1335. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1336. .emit_ib = uvd_v6_0_ring_emit_ib,
  1337. .emit_fence = uvd_v6_0_ring_emit_fence,
  1338. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1339. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1340. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1341. .test_ring = uvd_v6_0_ring_test_ring,
  1342. .test_ib = amdgpu_uvd_ring_test_ib,
  1343. .insert_nop = uvd_v6_0_ring_insert_nop,
  1344. .pad_ib = amdgpu_ring_generic_pad_ib,
  1345. .begin_use = amdgpu_uvd_ring_begin_use,
  1346. .end_use = amdgpu_uvd_ring_end_use,
  1347. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1348. };
  1349. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1350. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1351. .align_mask = 0x3f,
  1352. .nop = HEVC_ENC_CMD_NO_OP,
  1353. .support_64bit_ptrs = false,
  1354. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1355. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1356. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1357. .emit_frame_size =
  1358. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1359. 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1360. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1361. 1, /* uvd_v6_0_enc_ring_insert_end */
  1362. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1363. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1364. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1365. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1366. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1367. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1368. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1369. .insert_nop = amdgpu_ring_insert_nop,
  1370. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1371. .pad_ib = amdgpu_ring_generic_pad_ib,
  1372. .begin_use = amdgpu_uvd_ring_begin_use,
  1373. .end_use = amdgpu_uvd_ring_end_use,
  1374. };
  1375. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1376. {
  1377. if (adev->asic_type >= CHIP_POLARIS10) {
  1378. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1379. DRM_INFO("UVD is enabled in VM mode\n");
  1380. } else {
  1381. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1382. DRM_INFO("UVD is enabled in physical mode\n");
  1383. }
  1384. }
  1385. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1386. {
  1387. int i;
  1388. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1389. adev->uvd.inst->ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1390. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1391. }
  1392. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1393. .set = uvd_v6_0_set_interrupt_state,
  1394. .process = uvd_v6_0_process_interrupt,
  1395. };
  1396. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1397. {
  1398. if (uvd_v6_0_enc_support(adev))
  1399. adev->uvd.inst->irq.num_types = adev->uvd.num_enc_rings + 1;
  1400. else
  1401. adev->uvd.inst->irq.num_types = 1;
  1402. adev->uvd.inst->irq.funcs = &uvd_v6_0_irq_funcs;
  1403. }
  1404. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1405. {
  1406. .type = AMD_IP_BLOCK_TYPE_UVD,
  1407. .major = 6,
  1408. .minor = 0,
  1409. .rev = 0,
  1410. .funcs = &uvd_v6_0_ip_funcs,
  1411. };
  1412. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1413. {
  1414. .type = AMD_IP_BLOCK_TYPE_UVD,
  1415. .major = 6,
  1416. .minor = 2,
  1417. .rev = 0,
  1418. .funcs = &uvd_v6_0_ip_funcs,
  1419. };
  1420. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1421. {
  1422. .type = AMD_IP_BLOCK_TYPE_UVD,
  1423. .major = 6,
  1424. .minor = 3,
  1425. .rev = 0,
  1426. .funcs = &uvd_v6_0_ip_funcs,
  1427. };