uvd_v5_0.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. #include "ivsrcid/ivsrcid_vislands30.h"
  38. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v5_0_start(struct amdgpu_device *adev);
  41. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  42. static int uvd_v5_0_set_clockgating_state(void *handle,
  43. enum amd_clockgating_state state);
  44. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  45. bool enable);
  46. /**
  47. * uvd_v5_0_ring_get_rptr - get read pointer
  48. *
  49. * @ring: amdgpu_ring pointer
  50. *
  51. * Returns the current hardware read pointer
  52. */
  53. static uint64_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  54. {
  55. struct amdgpu_device *adev = ring->adev;
  56. return RREG32(mmUVD_RBC_RB_RPTR);
  57. }
  58. /**
  59. * uvd_v5_0_ring_get_wptr - get write pointer
  60. *
  61. * @ring: amdgpu_ring pointer
  62. *
  63. * Returns the current hardware write pointer
  64. */
  65. static uint64_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  66. {
  67. struct amdgpu_device *adev = ring->adev;
  68. return RREG32(mmUVD_RBC_RB_WPTR);
  69. }
  70. /**
  71. * uvd_v5_0_ring_set_wptr - set write pointer
  72. *
  73. * @ring: amdgpu_ring pointer
  74. *
  75. * Commits the write pointer to the hardware
  76. */
  77. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  78. {
  79. struct amdgpu_device *adev = ring->adev;
  80. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  81. }
  82. static int uvd_v5_0_early_init(void *handle)
  83. {
  84. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  85. adev->uvd.num_uvd_inst = 1;
  86. uvd_v5_0_set_ring_funcs(adev);
  87. uvd_v5_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v5_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  94. int r;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.inst->ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  108. if (r)
  109. return r;
  110. r = amdgpu_uvd_entity_init(adev);
  111. return r;
  112. }
  113. static int uvd_v5_0_sw_fini(void *handle)
  114. {
  115. int r;
  116. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  117. r = amdgpu_uvd_suspend(adev);
  118. if (r)
  119. return r;
  120. return amdgpu_uvd_sw_fini(adev);
  121. }
  122. /**
  123. * uvd_v5_0_hw_init - start and test UVD block
  124. *
  125. * @adev: amdgpu_device pointer
  126. *
  127. * Initialize the hardware, boot up the VCPU and do some testing
  128. */
  129. static int uvd_v5_0_hw_init(void *handle)
  130. {
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  133. uint32_t tmp;
  134. int r;
  135. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  136. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  137. uvd_v5_0_enable_mgcg(adev, true);
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v5_0_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v5_0_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  180. if (RREG32(mmUVD_STATUS) != 0)
  181. uvd_v5_0_stop(adev);
  182. ring->ready = false;
  183. return 0;
  184. }
  185. static int uvd_v5_0_suspend(void *handle)
  186. {
  187. int r;
  188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  189. r = uvd_v5_0_hw_fini(adev);
  190. if (r)
  191. return r;
  192. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  193. return amdgpu_uvd_suspend(adev);
  194. }
  195. static int uvd_v5_0_resume(void *handle)
  196. {
  197. int r;
  198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  199. r = amdgpu_uvd_resume(adev);
  200. if (r)
  201. return r;
  202. return uvd_v5_0_hw_init(adev);
  203. }
  204. /**
  205. * uvd_v5_0_mc_resume - memory controller programming
  206. *
  207. * @adev: amdgpu_device pointer
  208. *
  209. * Let the UVD memory controller know it's offsets
  210. */
  211. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  212. {
  213. uint64_t offset;
  214. uint32_t size;
  215. /* programm memory controller bits 0-27 */
  216. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  217. lower_32_bits(adev->uvd.inst->gpu_addr));
  218. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  219. upper_32_bits(adev->uvd.inst->gpu_addr));
  220. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  221. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  222. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  223. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  224. offset += size;
  225. size = AMDGPU_UVD_HEAP_SIZE;
  226. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  227. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  228. offset += size;
  229. size = AMDGPU_UVD_STACK_SIZE +
  230. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  231. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  232. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  233. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  234. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  235. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  236. }
  237. /**
  238. * uvd_v5_0_start - start UVD block
  239. *
  240. * @adev: amdgpu_device pointer
  241. *
  242. * Setup and start the UVD block
  243. */
  244. static int uvd_v5_0_start(struct amdgpu_device *adev)
  245. {
  246. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  247. uint32_t rb_bufsz, tmp;
  248. uint32_t lmi_swap_cntl;
  249. uint32_t mp_swap_cntl;
  250. int i, j, r;
  251. /*disable DPG */
  252. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  253. /* disable byte swapping */
  254. lmi_swap_cntl = 0;
  255. mp_swap_cntl = 0;
  256. uvd_v5_0_mc_resume(adev);
  257. /* disable interupt */
  258. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  259. /* stall UMC and register bus before resetting VCPU */
  260. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  261. mdelay(1);
  262. /* put LMI, VCPU, RBC etc... into reset */
  263. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  264. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  265. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  266. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  267. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  268. mdelay(5);
  269. /* take UVD block out of reset */
  270. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  271. mdelay(5);
  272. /* initialize UVD memory controller */
  273. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  274. (1 << 21) | (1 << 9) | (1 << 20));
  275. #ifdef __BIG_ENDIAN
  276. /* swap (8 in 32) RB and IB */
  277. lmi_swap_cntl = 0xa;
  278. mp_swap_cntl = 0;
  279. #endif
  280. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  281. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  282. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  283. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  284. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  285. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  286. WREG32(mmUVD_MPC_SET_ALU, 0);
  287. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  288. /* take all subblocks out of reset, except VCPU */
  289. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  290. mdelay(5);
  291. /* enable VCPU clock */
  292. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  293. /* enable UMC */
  294. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  295. /* boot up the VCPU */
  296. WREG32(mmUVD_SOFT_RESET, 0);
  297. mdelay(10);
  298. for (i = 0; i < 10; ++i) {
  299. uint32_t status;
  300. for (j = 0; j < 100; ++j) {
  301. status = RREG32(mmUVD_STATUS);
  302. if (status & 2)
  303. break;
  304. mdelay(10);
  305. }
  306. r = 0;
  307. if (status & 2)
  308. break;
  309. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  310. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  311. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  312. mdelay(10);
  313. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  314. mdelay(10);
  315. r = -1;
  316. }
  317. if (r) {
  318. DRM_ERROR("UVD not responding, giving up!!!\n");
  319. return r;
  320. }
  321. /* enable master interrupt */
  322. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  323. /* clear the bit 4 of UVD_STATUS */
  324. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  325. rb_bufsz = order_base_2(ring->ring_size);
  326. tmp = 0;
  327. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  328. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  329. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  330. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  331. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  332. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  333. /* force RBC into idle state */
  334. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  335. /* set the write pointer delay */
  336. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  337. /* set the wb address */
  338. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  339. /* programm the RB_BASE for ring buffer */
  340. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  341. lower_32_bits(ring->gpu_addr));
  342. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  343. upper_32_bits(ring->gpu_addr));
  344. /* Initialize the ring buffer's read and write pointers */
  345. WREG32(mmUVD_RBC_RB_RPTR, 0);
  346. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  347. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  348. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  349. return 0;
  350. }
  351. /**
  352. * uvd_v5_0_stop - stop UVD block
  353. *
  354. * @adev: amdgpu_device pointer
  355. *
  356. * stop the UVD block
  357. */
  358. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  359. {
  360. /* force RBC into idle state */
  361. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  362. /* Stall UMC and register bus before resetting VCPU */
  363. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  364. mdelay(1);
  365. /* put VCPU into reset */
  366. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  367. mdelay(5);
  368. /* disable VCPU clock */
  369. WREG32(mmUVD_VCPU_CNTL, 0x0);
  370. /* Unstall UMC and register bus */
  371. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  372. WREG32(mmUVD_STATUS, 0);
  373. }
  374. /**
  375. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  376. *
  377. * @ring: amdgpu_ring pointer
  378. * @fence: fence to emit
  379. *
  380. * Write a fence and a trap command to the ring.
  381. */
  382. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  383. unsigned flags)
  384. {
  385. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  386. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  387. amdgpu_ring_write(ring, seq);
  388. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  389. amdgpu_ring_write(ring, addr & 0xffffffff);
  390. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  391. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  392. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  393. amdgpu_ring_write(ring, 0);
  394. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  395. amdgpu_ring_write(ring, 0);
  396. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  397. amdgpu_ring_write(ring, 0);
  398. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  399. amdgpu_ring_write(ring, 2);
  400. }
  401. /**
  402. * uvd_v5_0_ring_test_ring - register write test
  403. *
  404. * @ring: amdgpu_ring pointer
  405. *
  406. * Test if we can successfully write to the context register
  407. */
  408. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  409. {
  410. struct amdgpu_device *adev = ring->adev;
  411. uint32_t tmp = 0;
  412. unsigned i;
  413. int r;
  414. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  415. r = amdgpu_ring_alloc(ring, 3);
  416. if (r) {
  417. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  418. ring->idx, r);
  419. return r;
  420. }
  421. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  422. amdgpu_ring_write(ring, 0xDEADBEEF);
  423. amdgpu_ring_commit(ring);
  424. for (i = 0; i < adev->usec_timeout; i++) {
  425. tmp = RREG32(mmUVD_CONTEXT_ID);
  426. if (tmp == 0xDEADBEEF)
  427. break;
  428. DRM_UDELAY(1);
  429. }
  430. if (i < adev->usec_timeout) {
  431. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  432. ring->idx, i);
  433. } else {
  434. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  435. ring->idx, tmp);
  436. r = -EINVAL;
  437. }
  438. return r;
  439. }
  440. /**
  441. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  442. *
  443. * @ring: amdgpu_ring pointer
  444. * @ib: indirect buffer to execute
  445. *
  446. * Write ring commands to execute the indirect buffer
  447. */
  448. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  449. struct amdgpu_ib *ib,
  450. unsigned vmid, bool ctx_switch)
  451. {
  452. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  453. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  454. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  455. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  456. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  457. amdgpu_ring_write(ring, ib->length_dw);
  458. }
  459. static void uvd_v5_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  460. {
  461. int i;
  462. WARN_ON(ring->wptr % 2 || count % 2);
  463. for (i = 0; i < count / 2; i++) {
  464. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  465. amdgpu_ring_write(ring, 0);
  466. }
  467. }
  468. static bool uvd_v5_0_is_idle(void *handle)
  469. {
  470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  471. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  472. }
  473. static int uvd_v5_0_wait_for_idle(void *handle)
  474. {
  475. unsigned i;
  476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  477. for (i = 0; i < adev->usec_timeout; i++) {
  478. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  479. return 0;
  480. }
  481. return -ETIMEDOUT;
  482. }
  483. static int uvd_v5_0_soft_reset(void *handle)
  484. {
  485. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  486. uvd_v5_0_stop(adev);
  487. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  488. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  489. mdelay(5);
  490. return uvd_v5_0_start(adev);
  491. }
  492. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  493. struct amdgpu_irq_src *source,
  494. unsigned type,
  495. enum amdgpu_interrupt_state state)
  496. {
  497. // TODO
  498. return 0;
  499. }
  500. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  501. struct amdgpu_irq_src *source,
  502. struct amdgpu_iv_entry *entry)
  503. {
  504. DRM_DEBUG("IH: UVD TRAP\n");
  505. amdgpu_fence_process(&adev->uvd.inst->ring);
  506. return 0;
  507. }
  508. static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  509. {
  510. uint32_t data1, data3, suvd_flags;
  511. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  512. data3 = RREG32(mmUVD_CGC_GATE);
  513. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  514. UVD_SUVD_CGC_GATE__SIT_MASK |
  515. UVD_SUVD_CGC_GATE__SMP_MASK |
  516. UVD_SUVD_CGC_GATE__SCM_MASK |
  517. UVD_SUVD_CGC_GATE__SDB_MASK;
  518. if (enable) {
  519. data3 |= (UVD_CGC_GATE__SYS_MASK |
  520. UVD_CGC_GATE__UDEC_MASK |
  521. UVD_CGC_GATE__MPEG2_MASK |
  522. UVD_CGC_GATE__RBC_MASK |
  523. UVD_CGC_GATE__LMI_MC_MASK |
  524. UVD_CGC_GATE__IDCT_MASK |
  525. UVD_CGC_GATE__MPRD_MASK |
  526. UVD_CGC_GATE__MPC_MASK |
  527. UVD_CGC_GATE__LBSI_MASK |
  528. UVD_CGC_GATE__LRBBM_MASK |
  529. UVD_CGC_GATE__UDEC_RE_MASK |
  530. UVD_CGC_GATE__UDEC_CM_MASK |
  531. UVD_CGC_GATE__UDEC_IT_MASK |
  532. UVD_CGC_GATE__UDEC_DB_MASK |
  533. UVD_CGC_GATE__UDEC_MP_MASK |
  534. UVD_CGC_GATE__WCB_MASK |
  535. UVD_CGC_GATE__JPEG_MASK |
  536. UVD_CGC_GATE__SCPU_MASK);
  537. /* only in pg enabled, we can gate clock to vcpu*/
  538. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  539. data3 |= UVD_CGC_GATE__VCPU_MASK;
  540. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  541. data1 |= suvd_flags;
  542. } else {
  543. data3 = 0;
  544. data1 = 0;
  545. }
  546. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  547. WREG32(mmUVD_CGC_GATE, data3);
  548. }
  549. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  550. {
  551. uint32_t data, data2;
  552. data = RREG32(mmUVD_CGC_CTRL);
  553. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  554. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  555. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  556. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  557. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  558. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  559. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  560. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  561. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  562. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  563. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  564. UVD_CGC_CTRL__SYS_MODE_MASK |
  565. UVD_CGC_CTRL__UDEC_MODE_MASK |
  566. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  567. UVD_CGC_CTRL__REGS_MODE_MASK |
  568. UVD_CGC_CTRL__RBC_MODE_MASK |
  569. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  570. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  571. UVD_CGC_CTRL__IDCT_MODE_MASK |
  572. UVD_CGC_CTRL__MPRD_MODE_MASK |
  573. UVD_CGC_CTRL__MPC_MODE_MASK |
  574. UVD_CGC_CTRL__LBSI_MODE_MASK |
  575. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  576. UVD_CGC_CTRL__WCB_MODE_MASK |
  577. UVD_CGC_CTRL__VCPU_MODE_MASK |
  578. UVD_CGC_CTRL__JPEG_MODE_MASK |
  579. UVD_CGC_CTRL__SCPU_MODE_MASK);
  580. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  581. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  582. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  583. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  584. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  585. WREG32(mmUVD_CGC_CTRL, data);
  586. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  587. }
  588. #if 0
  589. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  590. {
  591. uint32_t data, data1, cgc_flags, suvd_flags;
  592. data = RREG32(mmUVD_CGC_GATE);
  593. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  594. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  595. UVD_CGC_GATE__UDEC_MASK |
  596. UVD_CGC_GATE__MPEG2_MASK |
  597. UVD_CGC_GATE__RBC_MASK |
  598. UVD_CGC_GATE__LMI_MC_MASK |
  599. UVD_CGC_GATE__IDCT_MASK |
  600. UVD_CGC_GATE__MPRD_MASK |
  601. UVD_CGC_GATE__MPC_MASK |
  602. UVD_CGC_GATE__LBSI_MASK |
  603. UVD_CGC_GATE__LRBBM_MASK |
  604. UVD_CGC_GATE__UDEC_RE_MASK |
  605. UVD_CGC_GATE__UDEC_CM_MASK |
  606. UVD_CGC_GATE__UDEC_IT_MASK |
  607. UVD_CGC_GATE__UDEC_DB_MASK |
  608. UVD_CGC_GATE__UDEC_MP_MASK |
  609. UVD_CGC_GATE__WCB_MASK |
  610. UVD_CGC_GATE__VCPU_MASK |
  611. UVD_CGC_GATE__SCPU_MASK;
  612. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  613. UVD_SUVD_CGC_GATE__SIT_MASK |
  614. UVD_SUVD_CGC_GATE__SMP_MASK |
  615. UVD_SUVD_CGC_GATE__SCM_MASK |
  616. UVD_SUVD_CGC_GATE__SDB_MASK;
  617. data |= cgc_flags;
  618. data1 |= suvd_flags;
  619. WREG32(mmUVD_CGC_GATE, data);
  620. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  621. }
  622. #endif
  623. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  624. bool enable)
  625. {
  626. u32 orig, data;
  627. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  628. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  629. data |= 0xfff;
  630. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  631. orig = data = RREG32(mmUVD_CGC_CTRL);
  632. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  633. if (orig != data)
  634. WREG32(mmUVD_CGC_CTRL, data);
  635. } else {
  636. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  637. data &= ~0xfff;
  638. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  639. orig = data = RREG32(mmUVD_CGC_CTRL);
  640. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  641. if (orig != data)
  642. WREG32(mmUVD_CGC_CTRL, data);
  643. }
  644. }
  645. static int uvd_v5_0_set_clockgating_state(void *handle,
  646. enum amd_clockgating_state state)
  647. {
  648. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  649. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  650. if (enable) {
  651. /* wait for STATUS to clear */
  652. if (uvd_v5_0_wait_for_idle(handle))
  653. return -EBUSY;
  654. uvd_v5_0_enable_clock_gating(adev, true);
  655. /* enable HW gates because UVD is idle */
  656. /* uvd_v5_0_set_hw_clock_gating(adev); */
  657. } else {
  658. uvd_v5_0_enable_clock_gating(adev, false);
  659. }
  660. uvd_v5_0_set_sw_clock_gating(adev);
  661. return 0;
  662. }
  663. static int uvd_v5_0_set_powergating_state(void *handle,
  664. enum amd_powergating_state state)
  665. {
  666. /* This doesn't actually powergate the UVD block.
  667. * That's done in the dpm code via the SMC. This
  668. * just re-inits the block as necessary. The actual
  669. * gating still happens in the dpm code. We should
  670. * revisit this when there is a cleaner line between
  671. * the smc and the hw blocks
  672. */
  673. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  674. int ret = 0;
  675. if (state == AMD_PG_STATE_GATE) {
  676. uvd_v5_0_stop(adev);
  677. } else {
  678. ret = uvd_v5_0_start(adev);
  679. if (ret)
  680. goto out;
  681. }
  682. out:
  683. return ret;
  684. }
  685. static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
  686. {
  687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  688. int data;
  689. mutex_lock(&adev->pm.mutex);
  690. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  691. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  692. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  693. goto out;
  694. }
  695. /* AMD_CG_SUPPORT_UVD_MGCG */
  696. data = RREG32(mmUVD_CGC_CTRL);
  697. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  698. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  699. out:
  700. mutex_unlock(&adev->pm.mutex);
  701. }
  702. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  703. .name = "uvd_v5_0",
  704. .early_init = uvd_v5_0_early_init,
  705. .late_init = NULL,
  706. .sw_init = uvd_v5_0_sw_init,
  707. .sw_fini = uvd_v5_0_sw_fini,
  708. .hw_init = uvd_v5_0_hw_init,
  709. .hw_fini = uvd_v5_0_hw_fini,
  710. .suspend = uvd_v5_0_suspend,
  711. .resume = uvd_v5_0_resume,
  712. .is_idle = uvd_v5_0_is_idle,
  713. .wait_for_idle = uvd_v5_0_wait_for_idle,
  714. .soft_reset = uvd_v5_0_soft_reset,
  715. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  716. .set_powergating_state = uvd_v5_0_set_powergating_state,
  717. .get_clockgating_state = uvd_v5_0_get_clockgating_state,
  718. };
  719. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  720. .type = AMDGPU_RING_TYPE_UVD,
  721. .align_mask = 0xf,
  722. .support_64bit_ptrs = false,
  723. .get_rptr = uvd_v5_0_ring_get_rptr,
  724. .get_wptr = uvd_v5_0_ring_get_wptr,
  725. .set_wptr = uvd_v5_0_ring_set_wptr,
  726. .parse_cs = amdgpu_uvd_ring_parse_cs,
  727. .emit_frame_size =
  728. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  729. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  730. .emit_ib = uvd_v5_0_ring_emit_ib,
  731. .emit_fence = uvd_v5_0_ring_emit_fence,
  732. .test_ring = uvd_v5_0_ring_test_ring,
  733. .test_ib = amdgpu_uvd_ring_test_ib,
  734. .insert_nop = uvd_v5_0_ring_insert_nop,
  735. .pad_ib = amdgpu_ring_generic_pad_ib,
  736. .begin_use = amdgpu_uvd_ring_begin_use,
  737. .end_use = amdgpu_uvd_ring_end_use,
  738. };
  739. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  740. {
  741. adev->uvd.inst->ring.funcs = &uvd_v5_0_ring_funcs;
  742. }
  743. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  744. .set = uvd_v5_0_set_interrupt_state,
  745. .process = uvd_v5_0_process_interrupt,
  746. };
  747. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  748. {
  749. adev->uvd.inst->irq.num_types = 1;
  750. adev->uvd.inst->irq.funcs = &uvd_v5_0_irq_funcs;
  751. }
  752. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  753. {
  754. .type = AMD_IP_BLOCK_TYPE_UVD,
  755. .major = 5,
  756. .minor = 0,
  757. .rev = 0,
  758. .funcs = &uvd_v5_0_ip_funcs,
  759. };