uvd_v4_2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "cikd.h"
  29. #include "uvd/uvd_4_2_d.h"
  30. #include "uvd/uvd_4_2_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_4_1_d.h"
  34. #include "smu/smu_7_0_1_d.h"
  35. #include "smu/smu_7_0_1_sh_mask.h"
  36. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev);
  37. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v4_2_start(struct amdgpu_device *adev);
  40. static void uvd_v4_2_stop(struct amdgpu_device *adev);
  41. static int uvd_v4_2_set_clockgating_state(void *handle,
  42. enum amd_clockgating_state state);
  43. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  44. bool sw_mode);
  45. /**
  46. * uvd_v4_2_ring_get_rptr - get read pointer
  47. *
  48. * @ring: amdgpu_ring pointer
  49. *
  50. * Returns the current hardware read pointer
  51. */
  52. static uint64_t uvd_v4_2_ring_get_rptr(struct amdgpu_ring *ring)
  53. {
  54. struct amdgpu_device *adev = ring->adev;
  55. return RREG32(mmUVD_RBC_RB_RPTR);
  56. }
  57. /**
  58. * uvd_v4_2_ring_get_wptr - get write pointer
  59. *
  60. * @ring: amdgpu_ring pointer
  61. *
  62. * Returns the current hardware write pointer
  63. */
  64. static uint64_t uvd_v4_2_ring_get_wptr(struct amdgpu_ring *ring)
  65. {
  66. struct amdgpu_device *adev = ring->adev;
  67. return RREG32(mmUVD_RBC_RB_WPTR);
  68. }
  69. /**
  70. * uvd_v4_2_ring_set_wptr - set write pointer
  71. *
  72. * @ring: amdgpu_ring pointer
  73. *
  74. * Commits the write pointer to the hardware
  75. */
  76. static void uvd_v4_2_ring_set_wptr(struct amdgpu_ring *ring)
  77. {
  78. struct amdgpu_device *adev = ring->adev;
  79. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  80. }
  81. static int uvd_v4_2_early_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. adev->uvd.num_uvd_inst = 1;
  85. uvd_v4_2_set_ring_funcs(adev);
  86. uvd_v4_2_set_irq_funcs(adev);
  87. return 0;
  88. }
  89. static int uvd_v4_2_sw_init(void *handle)
  90. {
  91. struct amdgpu_ring *ring;
  92. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  93. int r;
  94. /* UVD TRAP */
  95. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 124, &adev->uvd.inst->irq);
  96. if (r)
  97. return r;
  98. r = amdgpu_uvd_sw_init(adev);
  99. if (r)
  100. return r;
  101. r = amdgpu_uvd_resume(adev);
  102. if (r)
  103. return r;
  104. ring = &adev->uvd.inst->ring;
  105. sprintf(ring->name, "uvd");
  106. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  107. if (r)
  108. return r;
  109. r = amdgpu_uvd_entity_init(adev);
  110. return r;
  111. }
  112. static int uvd_v4_2_sw_fini(void *handle)
  113. {
  114. int r;
  115. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  116. r = amdgpu_uvd_suspend(adev);
  117. if (r)
  118. return r;
  119. return amdgpu_uvd_sw_fini(adev);
  120. }
  121. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  122. bool enable);
  123. /**
  124. * uvd_v4_2_hw_init - start and test UVD block
  125. *
  126. * @adev: amdgpu_device pointer
  127. *
  128. * Initialize the hardware, boot up the VCPU and do some testing
  129. */
  130. static int uvd_v4_2_hw_init(void *handle)
  131. {
  132. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  133. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  134. uint32_t tmp;
  135. int r;
  136. uvd_v4_2_enable_mgcg(adev, true);
  137. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v4_2_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v4_2_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  180. if (RREG32(mmUVD_STATUS) != 0)
  181. uvd_v4_2_stop(adev);
  182. ring->ready = false;
  183. return 0;
  184. }
  185. static int uvd_v4_2_suspend(void *handle)
  186. {
  187. int r;
  188. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  189. r = uvd_v4_2_hw_fini(adev);
  190. if (r)
  191. return r;
  192. return amdgpu_uvd_suspend(adev);
  193. }
  194. static int uvd_v4_2_resume(void *handle)
  195. {
  196. int r;
  197. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  198. r = amdgpu_uvd_resume(adev);
  199. if (r)
  200. return r;
  201. return uvd_v4_2_hw_init(adev);
  202. }
  203. /**
  204. * uvd_v4_2_start - start UVD block
  205. *
  206. * @adev: amdgpu_device pointer
  207. *
  208. * Setup and start the UVD block
  209. */
  210. static int uvd_v4_2_start(struct amdgpu_device *adev)
  211. {
  212. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  213. uint32_t rb_bufsz;
  214. int i, j, r;
  215. u32 tmp;
  216. /* disable byte swapping */
  217. u32 lmi_swap_cntl = 0;
  218. u32 mp_swap_cntl = 0;
  219. /* set uvd busy */
  220. WREG32_P(mmUVD_STATUS, 1<<2, ~(1<<2));
  221. uvd_v4_2_set_dcm(adev, true);
  222. WREG32(mmUVD_CGC_GATE, 0);
  223. /* take UVD block out of reset */
  224. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  225. mdelay(5);
  226. /* enable VCPU clock */
  227. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  228. /* disable interupt */
  229. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  230. #ifdef __BIG_ENDIAN
  231. /* swap (8 in 32) RB and IB */
  232. lmi_swap_cntl = 0xa;
  233. mp_swap_cntl = 0;
  234. #endif
  235. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  236. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  237. /* initialize UVD memory controller */
  238. WREG32(mmUVD_LMI_CTRL, 0x203108);
  239. tmp = RREG32(mmUVD_MPC_CNTL);
  240. WREG32(mmUVD_MPC_CNTL, tmp | 0x10);
  241. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  242. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  243. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  244. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  245. WREG32(mmUVD_MPC_SET_ALU, 0);
  246. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  247. uvd_v4_2_mc_resume(adev);
  248. tmp = RREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL);
  249. WREG32_UVD_CTX(ixUVD_LMI_CACHE_CTRL, tmp & (~0x10));
  250. /* enable UMC */
  251. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  252. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_SOFT_RESET_MASK);
  253. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  254. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  255. mdelay(10);
  256. for (i = 0; i < 10; ++i) {
  257. uint32_t status;
  258. for (j = 0; j < 100; ++j) {
  259. status = RREG32(mmUVD_STATUS);
  260. if (status & 2)
  261. break;
  262. mdelay(10);
  263. }
  264. r = 0;
  265. if (status & 2)
  266. break;
  267. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  268. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  269. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  270. mdelay(10);
  271. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  272. mdelay(10);
  273. r = -1;
  274. }
  275. if (r) {
  276. DRM_ERROR("UVD not responding, giving up!!!\n");
  277. return r;
  278. }
  279. /* enable interupt */
  280. WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1));
  281. WREG32_P(mmUVD_STATUS, 0, ~(1<<2));
  282. /* force RBC into idle state */
  283. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  284. /* Set the write pointer delay */
  285. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  286. /* programm the 4GB memory segment for rptr and ring buffer */
  287. WREG32(mmUVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
  288. (0x7 << 16) | (0x1 << 31));
  289. /* Initialize the ring buffer's read and write pointers */
  290. WREG32(mmUVD_RBC_RB_RPTR, 0x0);
  291. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  292. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  293. /* set the ring address */
  294. WREG32(mmUVD_RBC_RB_BASE, ring->gpu_addr);
  295. /* Set ring buffer size */
  296. rb_bufsz = order_base_2(ring->ring_size);
  297. rb_bufsz = (0x1 << 8) | rb_bufsz;
  298. WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
  299. return 0;
  300. }
  301. /**
  302. * uvd_v4_2_stop - stop UVD block
  303. *
  304. * @adev: amdgpu_device pointer
  305. *
  306. * stop the UVD block
  307. */
  308. static void uvd_v4_2_stop(struct amdgpu_device *adev)
  309. {
  310. uint32_t i, j;
  311. uint32_t status;
  312. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  313. for (i = 0; i < 10; ++i) {
  314. for (j = 0; j < 100; ++j) {
  315. status = RREG32(mmUVD_STATUS);
  316. if (status & 2)
  317. break;
  318. mdelay(1);
  319. }
  320. if (status & 2)
  321. break;
  322. }
  323. for (i = 0; i < 10; ++i) {
  324. for (j = 0; j < 100; ++j) {
  325. status = RREG32(mmUVD_LMI_STATUS);
  326. if (status & 0xf)
  327. break;
  328. mdelay(1);
  329. }
  330. if (status & 0xf)
  331. break;
  332. }
  333. /* Stall UMC and register bus before resetting VCPU */
  334. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  335. for (i = 0; i < 10; ++i) {
  336. for (j = 0; j < 100; ++j) {
  337. status = RREG32(mmUVD_LMI_STATUS);
  338. if (status & 0x240)
  339. break;
  340. mdelay(1);
  341. }
  342. if (status & 0x240)
  343. break;
  344. }
  345. WREG32_P(0x3D49, 0, ~(1 << 2));
  346. WREG32_P(mmUVD_VCPU_CNTL, 0, ~(1 << 9));
  347. /* put LMI, VCPU, RBC etc... into reset */
  348. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  349. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  350. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  351. WREG32(mmUVD_STATUS, 0);
  352. uvd_v4_2_set_dcm(adev, false);
  353. }
  354. /**
  355. * uvd_v4_2_ring_emit_fence - emit an fence & trap command
  356. *
  357. * @ring: amdgpu_ring pointer
  358. * @fence: fence to emit
  359. *
  360. * Write a fence and a trap command to the ring.
  361. */
  362. static void uvd_v4_2_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  363. unsigned flags)
  364. {
  365. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  366. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  367. amdgpu_ring_write(ring, seq);
  368. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  369. amdgpu_ring_write(ring, addr & 0xffffffff);
  370. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  371. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  372. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  373. amdgpu_ring_write(ring, 0);
  374. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  375. amdgpu_ring_write(ring, 0);
  376. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  377. amdgpu_ring_write(ring, 0);
  378. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  379. amdgpu_ring_write(ring, 2);
  380. }
  381. /**
  382. * uvd_v4_2_ring_test_ring - register write test
  383. *
  384. * @ring: amdgpu_ring pointer
  385. *
  386. * Test if we can successfully write to the context register
  387. */
  388. static int uvd_v4_2_ring_test_ring(struct amdgpu_ring *ring)
  389. {
  390. struct amdgpu_device *adev = ring->adev;
  391. uint32_t tmp = 0;
  392. unsigned i;
  393. int r;
  394. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  395. r = amdgpu_ring_alloc(ring, 3);
  396. if (r) {
  397. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  398. ring->idx, r);
  399. return r;
  400. }
  401. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  402. amdgpu_ring_write(ring, 0xDEADBEEF);
  403. amdgpu_ring_commit(ring);
  404. for (i = 0; i < adev->usec_timeout; i++) {
  405. tmp = RREG32(mmUVD_CONTEXT_ID);
  406. if (tmp == 0xDEADBEEF)
  407. break;
  408. DRM_UDELAY(1);
  409. }
  410. if (i < adev->usec_timeout) {
  411. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  412. ring->idx, i);
  413. } else {
  414. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  415. ring->idx, tmp);
  416. r = -EINVAL;
  417. }
  418. return r;
  419. }
  420. /**
  421. * uvd_v4_2_ring_emit_ib - execute indirect buffer
  422. *
  423. * @ring: amdgpu_ring pointer
  424. * @ib: indirect buffer to execute
  425. *
  426. * Write ring commands to execute the indirect buffer
  427. */
  428. static void uvd_v4_2_ring_emit_ib(struct amdgpu_ring *ring,
  429. struct amdgpu_ib *ib,
  430. unsigned vmid, bool ctx_switch)
  431. {
  432. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));
  433. amdgpu_ring_write(ring, ib->gpu_addr);
  434. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  435. amdgpu_ring_write(ring, ib->length_dw);
  436. }
  437. static void uvd_v4_2_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  438. {
  439. int i;
  440. WARN_ON(ring->wptr % 2 || count % 2);
  441. for (i = 0; i < count / 2; i++) {
  442. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  443. amdgpu_ring_write(ring, 0);
  444. }
  445. }
  446. /**
  447. * uvd_v4_2_mc_resume - memory controller programming
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Let the UVD memory controller know it's offsets
  452. */
  453. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev)
  454. {
  455. uint64_t addr;
  456. uint32_t size;
  457. /* programm the VCPU memory controller bits 0-27 */
  458. addr = (adev->uvd.inst->gpu_addr + AMDGPU_UVD_FIRMWARE_OFFSET) >> 3;
  459. size = AMDGPU_UVD_FIRMWARE_SIZE(adev) >> 3;
  460. WREG32(mmUVD_VCPU_CACHE_OFFSET0, addr);
  461. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  462. addr += size;
  463. size = AMDGPU_UVD_HEAP_SIZE >> 3;
  464. WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr);
  465. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  466. addr += size;
  467. size = (AMDGPU_UVD_STACK_SIZE +
  468. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles)) >> 3;
  469. WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr);
  470. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  471. /* bits 28-31 */
  472. addr = (adev->uvd.inst->gpu_addr >> 28) & 0xF;
  473. WREG32(mmUVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  474. /* bits 32-39 */
  475. addr = (adev->uvd.inst->gpu_addr >> 32) & 0xFF;
  476. WREG32(mmUVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  477. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  478. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  479. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  480. }
  481. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  482. bool enable)
  483. {
  484. u32 orig, data;
  485. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  486. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  487. data |= 0xfff;
  488. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  489. orig = data = RREG32(mmUVD_CGC_CTRL);
  490. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  491. if (orig != data)
  492. WREG32(mmUVD_CGC_CTRL, data);
  493. } else {
  494. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  495. data &= ~0xfff;
  496. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  497. orig = data = RREG32(mmUVD_CGC_CTRL);
  498. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  499. if (orig != data)
  500. WREG32(mmUVD_CGC_CTRL, data);
  501. }
  502. }
  503. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  504. bool sw_mode)
  505. {
  506. u32 tmp, tmp2;
  507. WREG32_FIELD(UVD_CGC_GATE, REGS, 0);
  508. tmp = RREG32(mmUVD_CGC_CTRL);
  509. tmp &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK | UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  510. tmp |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  511. (1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT) |
  512. (4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT);
  513. if (sw_mode) {
  514. tmp &= ~0x7ffff800;
  515. tmp2 = UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK |
  516. UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK |
  517. (7 << UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT);
  518. } else {
  519. tmp |= 0x7ffff800;
  520. tmp2 = 0;
  521. }
  522. WREG32(mmUVD_CGC_CTRL, tmp);
  523. WREG32_UVD_CTX(ixUVD_CGC_CTRL2, tmp2);
  524. }
  525. static bool uvd_v4_2_is_idle(void *handle)
  526. {
  527. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  528. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  529. }
  530. static int uvd_v4_2_wait_for_idle(void *handle)
  531. {
  532. unsigned i;
  533. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  534. for (i = 0; i < adev->usec_timeout; i++) {
  535. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  536. return 0;
  537. }
  538. return -ETIMEDOUT;
  539. }
  540. static int uvd_v4_2_soft_reset(void *handle)
  541. {
  542. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  543. uvd_v4_2_stop(adev);
  544. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  545. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  546. mdelay(5);
  547. return uvd_v4_2_start(adev);
  548. }
  549. static int uvd_v4_2_set_interrupt_state(struct amdgpu_device *adev,
  550. struct amdgpu_irq_src *source,
  551. unsigned type,
  552. enum amdgpu_interrupt_state state)
  553. {
  554. // TODO
  555. return 0;
  556. }
  557. static int uvd_v4_2_process_interrupt(struct amdgpu_device *adev,
  558. struct amdgpu_irq_src *source,
  559. struct amdgpu_iv_entry *entry)
  560. {
  561. DRM_DEBUG("IH: UVD TRAP\n");
  562. amdgpu_fence_process(&adev->uvd.inst->ring);
  563. return 0;
  564. }
  565. static int uvd_v4_2_set_clockgating_state(void *handle,
  566. enum amd_clockgating_state state)
  567. {
  568. return 0;
  569. }
  570. static int uvd_v4_2_set_powergating_state(void *handle,
  571. enum amd_powergating_state state)
  572. {
  573. /* This doesn't actually powergate the UVD block.
  574. * That's done in the dpm code via the SMC. This
  575. * just re-inits the block as necessary. The actual
  576. * gating still happens in the dpm code. We should
  577. * revisit this when there is a cleaner line between
  578. * the smc and the hw blocks
  579. */
  580. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  581. if (state == AMD_PG_STATE_GATE) {
  582. uvd_v4_2_stop(adev);
  583. if (adev->pg_flags & AMD_PG_SUPPORT_UVD && !adev->pm.dpm_enabled) {
  584. if (!(RREG32_SMC(ixCURRENT_PG_STATUS) &
  585. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK)) {
  586. WREG32(mmUVD_PGFSM_CONFIG, (UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR_MASK |
  587. UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_DOWN_MASK |
  588. UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT_MASK));
  589. mdelay(20);
  590. }
  591. }
  592. return 0;
  593. } else {
  594. if (adev->pg_flags & AMD_PG_SUPPORT_UVD && !adev->pm.dpm_enabled) {
  595. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  596. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  597. WREG32(mmUVD_PGFSM_CONFIG, (UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR_MASK |
  598. UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_UP_MASK |
  599. UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT_MASK));
  600. mdelay(30);
  601. }
  602. }
  603. return uvd_v4_2_start(adev);
  604. }
  605. }
  606. static const struct amd_ip_funcs uvd_v4_2_ip_funcs = {
  607. .name = "uvd_v4_2",
  608. .early_init = uvd_v4_2_early_init,
  609. .late_init = NULL,
  610. .sw_init = uvd_v4_2_sw_init,
  611. .sw_fini = uvd_v4_2_sw_fini,
  612. .hw_init = uvd_v4_2_hw_init,
  613. .hw_fini = uvd_v4_2_hw_fini,
  614. .suspend = uvd_v4_2_suspend,
  615. .resume = uvd_v4_2_resume,
  616. .is_idle = uvd_v4_2_is_idle,
  617. .wait_for_idle = uvd_v4_2_wait_for_idle,
  618. .soft_reset = uvd_v4_2_soft_reset,
  619. .set_clockgating_state = uvd_v4_2_set_clockgating_state,
  620. .set_powergating_state = uvd_v4_2_set_powergating_state,
  621. };
  622. static const struct amdgpu_ring_funcs uvd_v4_2_ring_funcs = {
  623. .type = AMDGPU_RING_TYPE_UVD,
  624. .align_mask = 0xf,
  625. .support_64bit_ptrs = false,
  626. .get_rptr = uvd_v4_2_ring_get_rptr,
  627. .get_wptr = uvd_v4_2_ring_get_wptr,
  628. .set_wptr = uvd_v4_2_ring_set_wptr,
  629. .parse_cs = amdgpu_uvd_ring_parse_cs,
  630. .emit_frame_size =
  631. 14, /* uvd_v4_2_ring_emit_fence x1 no user fence */
  632. .emit_ib_size = 4, /* uvd_v4_2_ring_emit_ib */
  633. .emit_ib = uvd_v4_2_ring_emit_ib,
  634. .emit_fence = uvd_v4_2_ring_emit_fence,
  635. .test_ring = uvd_v4_2_ring_test_ring,
  636. .test_ib = amdgpu_uvd_ring_test_ib,
  637. .insert_nop = uvd_v4_2_ring_insert_nop,
  638. .pad_ib = amdgpu_ring_generic_pad_ib,
  639. .begin_use = amdgpu_uvd_ring_begin_use,
  640. .end_use = amdgpu_uvd_ring_end_use,
  641. };
  642. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev)
  643. {
  644. adev->uvd.inst->ring.funcs = &uvd_v4_2_ring_funcs;
  645. }
  646. static const struct amdgpu_irq_src_funcs uvd_v4_2_irq_funcs = {
  647. .set = uvd_v4_2_set_interrupt_state,
  648. .process = uvd_v4_2_process_interrupt,
  649. };
  650. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev)
  651. {
  652. adev->uvd.inst->irq.num_types = 1;
  653. adev->uvd.inst->irq.funcs = &uvd_v4_2_irq_funcs;
  654. }
  655. const struct amdgpu_ip_block_version uvd_v4_2_ip_block =
  656. {
  657. .type = AMD_IP_BLOCK_TYPE_UVD,
  658. .major = 4,
  659. .minor = 2,
  660. .rev = 0,
  661. .funcs = &uvd_v4_2_ip_funcs,
  662. };