psp_v3_1.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "mp/mp_9_0_offset.h"
  33. #include "mp/mp_9_0_sh_mask.h"
  34. #include "gc/gc_9_0_offset.h"
  35. #include "sdma0/sdma0_4_0_offset.h"
  36. #include "nbio/nbio_6_1_offset.h"
  37. MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
  38. MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
  39. MODULE_FIRMWARE("amdgpu/vega12_sos.bin");
  40. MODULE_FIRMWARE("amdgpu/vega12_asd.bin");
  41. #define smnMP1_FIRMWARE_FLAGS 0x3010028
  42. static uint32_t sos_old_versions[] = {1517616, 1510592, 1448594, 1446554};
  43. static int
  44. psp_v3_1_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  45. {
  46. switch(ucode->ucode_id) {
  47. case AMDGPU_UCODE_ID_SDMA0:
  48. *type = GFX_FW_TYPE_SDMA0;
  49. break;
  50. case AMDGPU_UCODE_ID_SDMA1:
  51. *type = GFX_FW_TYPE_SDMA1;
  52. break;
  53. case AMDGPU_UCODE_ID_CP_CE:
  54. *type = GFX_FW_TYPE_CP_CE;
  55. break;
  56. case AMDGPU_UCODE_ID_CP_PFP:
  57. *type = GFX_FW_TYPE_CP_PFP;
  58. break;
  59. case AMDGPU_UCODE_ID_CP_ME:
  60. *type = GFX_FW_TYPE_CP_ME;
  61. break;
  62. case AMDGPU_UCODE_ID_CP_MEC1:
  63. *type = GFX_FW_TYPE_CP_MEC;
  64. break;
  65. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  66. *type = GFX_FW_TYPE_CP_MEC_ME1;
  67. break;
  68. case AMDGPU_UCODE_ID_CP_MEC2:
  69. *type = GFX_FW_TYPE_CP_MEC;
  70. break;
  71. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  72. *type = GFX_FW_TYPE_CP_MEC_ME2;
  73. break;
  74. case AMDGPU_UCODE_ID_RLC_G:
  75. *type = GFX_FW_TYPE_RLC_G;
  76. break;
  77. case AMDGPU_UCODE_ID_SMC:
  78. *type = GFX_FW_TYPE_SMU;
  79. break;
  80. case AMDGPU_UCODE_ID_UVD:
  81. *type = GFX_FW_TYPE_UVD;
  82. break;
  83. case AMDGPU_UCODE_ID_VCE:
  84. *type = GFX_FW_TYPE_VCE;
  85. break;
  86. case AMDGPU_UCODE_ID_MAXIMUM:
  87. default:
  88. return -EINVAL;
  89. }
  90. return 0;
  91. }
  92. static int psp_v3_1_init_microcode(struct psp_context *psp)
  93. {
  94. struct amdgpu_device *adev = psp->adev;
  95. const char *chip_name;
  96. char fw_name[30];
  97. int err = 0;
  98. const struct psp_firmware_header_v1_0 *hdr;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_VEGA10:
  102. chip_name = "vega10";
  103. break;
  104. case CHIP_VEGA12:
  105. chip_name = "vega12";
  106. break;
  107. default: BUG();
  108. }
  109. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
  110. err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
  111. if (err)
  112. goto out;
  113. err = amdgpu_ucode_validate(adev->psp.sos_fw);
  114. if (err)
  115. goto out;
  116. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
  117. adev->psp.sos_fw_version = le32_to_cpu(hdr->header.ucode_version);
  118. adev->psp.sos_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  119. adev->psp.sos_bin_size = le32_to_cpu(hdr->sos_size_bytes);
  120. adev->psp.sys_bin_size = le32_to_cpu(hdr->header.ucode_size_bytes) -
  121. le32_to_cpu(hdr->sos_size_bytes);
  122. adev->psp.sys_start_addr = (uint8_t *)hdr +
  123. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  124. adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
  125. le32_to_cpu(hdr->sos_offset_bytes);
  126. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  127. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  128. if (err)
  129. goto out;
  130. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  131. if (err)
  132. goto out;
  133. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  134. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  135. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  136. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  137. adev->psp.asd_start_addr = (uint8_t *)hdr +
  138. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  139. return 0;
  140. out:
  141. if (err) {
  142. dev_err(adev->dev,
  143. "psp v3.1: Failed to load firmware \"%s\"\n",
  144. fw_name);
  145. release_firmware(adev->psp.sos_fw);
  146. adev->psp.sos_fw = NULL;
  147. release_firmware(adev->psp.asd_fw);
  148. adev->psp.asd_fw = NULL;
  149. }
  150. return err;
  151. }
  152. static int psp_v3_1_bootloader_load_sysdrv(struct psp_context *psp)
  153. {
  154. int ret;
  155. uint32_t psp_gfxdrv_command_reg = 0;
  156. struct amdgpu_device *adev = psp->adev;
  157. uint32_t sol_reg;
  158. /* Check sOS sign of life register to confirm sys driver and sOS
  159. * are already been loaded.
  160. */
  161. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  162. if (sol_reg)
  163. return 0;
  164. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  165. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  166. 0x80000000, 0x80000000, false);
  167. if (ret)
  168. return ret;
  169. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  170. /* Copy PSP System Driver binary to memory */
  171. memcpy(psp->fw_pri_buf, psp->sys_start_addr, psp->sys_bin_size);
  172. /* Provide the sys driver to bootrom */
  173. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  174. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  175. psp_gfxdrv_command_reg = 1 << 16;
  176. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  177. psp_gfxdrv_command_reg);
  178. /* there might be handshake issue with hardware which needs delay */
  179. mdelay(20);
  180. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  181. 0x80000000, 0x80000000, false);
  182. return ret;
  183. }
  184. static bool psp_v3_1_match_version(struct amdgpu_device *adev, uint32_t ver)
  185. {
  186. int i;
  187. if (ver == adev->psp.sos_fw_version)
  188. return true;
  189. /*
  190. * Double check if the latest four legacy versions.
  191. * If yes, it is still the right version.
  192. */
  193. for (i = 0; i < sizeof(sos_old_versions) / sizeof(uint32_t); i++) {
  194. if (sos_old_versions[i] == adev->psp.sos_fw_version)
  195. return true;
  196. }
  197. return false;
  198. }
  199. static int psp_v3_1_bootloader_load_sos(struct psp_context *psp)
  200. {
  201. int ret;
  202. unsigned int psp_gfxdrv_command_reg = 0;
  203. struct amdgpu_device *adev = psp->adev;
  204. uint32_t sol_reg, ver;
  205. /* Check sOS sign of life register to confirm sys driver and sOS
  206. * are already been loaded.
  207. */
  208. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  209. if (sol_reg)
  210. return 0;
  211. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  212. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  213. 0x80000000, 0x80000000, false);
  214. if (ret)
  215. return ret;
  216. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  217. /* Copy Secure OS binary to PSP memory */
  218. memcpy(psp->fw_pri_buf, psp->sos_start_addr, psp->sos_bin_size);
  219. /* Provide the PSP secure OS to bootrom */
  220. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  221. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  222. psp_gfxdrv_command_reg = 2 << 16;
  223. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  224. psp_gfxdrv_command_reg);
  225. /* there might be handshake issue with hardware which needs delay */
  226. mdelay(20);
  227. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
  228. RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81),
  229. 0, true);
  230. ver = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_58);
  231. if (!psp_v3_1_match_version(adev, ver))
  232. DRM_WARN("SOS version doesn't match\n");
  233. return ret;
  234. }
  235. static int psp_v3_1_prep_cmd_buf(struct amdgpu_firmware_info *ucode,
  236. struct psp_gfx_cmd_resp *cmd)
  237. {
  238. int ret;
  239. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  240. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  241. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  242. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  243. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  244. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  245. ret = psp_v3_1_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  246. if (ret)
  247. DRM_ERROR("Unknown firmware type\n");
  248. return ret;
  249. }
  250. static int psp_v3_1_ring_init(struct psp_context *psp,
  251. enum psp_ring_type ring_type)
  252. {
  253. int ret = 0;
  254. struct psp_ring *ring;
  255. struct amdgpu_device *adev = psp->adev;
  256. ring = &psp->km_ring;
  257. ring->ring_type = ring_type;
  258. /* allocate 4k Page of Local Frame Buffer memory for ring */
  259. ring->ring_size = 0x1000;
  260. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  261. AMDGPU_GEM_DOMAIN_VRAM,
  262. &adev->firmware.rbuf,
  263. &ring->ring_mem_mc_addr,
  264. (void **)&ring->ring_mem);
  265. if (ret) {
  266. ring->ring_size = 0;
  267. return ret;
  268. }
  269. return 0;
  270. }
  271. static int psp_v3_1_ring_create(struct psp_context *psp,
  272. enum psp_ring_type ring_type)
  273. {
  274. int ret = 0;
  275. unsigned int psp_ring_reg = 0;
  276. struct psp_ring *ring = &psp->km_ring;
  277. struct amdgpu_device *adev = psp->adev;
  278. /* Write low address of the ring to C2PMSG_69 */
  279. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  280. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  281. /* Write high address of the ring to C2PMSG_70 */
  282. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  283. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  284. /* Write size of ring to C2PMSG_71 */
  285. psp_ring_reg = ring->ring_size;
  286. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  287. /* Write the ring initialization command to C2PMSG_64 */
  288. psp_ring_reg = ring_type;
  289. psp_ring_reg = psp_ring_reg << 16;
  290. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  291. /* there might be handshake issue with hardware which needs delay */
  292. mdelay(20);
  293. /* Wait for response flag (bit 31) in C2PMSG_64 */
  294. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  295. 0x80000000, 0x8000FFFF, false);
  296. return ret;
  297. }
  298. static int psp_v3_1_ring_stop(struct psp_context *psp,
  299. enum psp_ring_type ring_type)
  300. {
  301. int ret = 0;
  302. struct psp_ring *ring;
  303. unsigned int psp_ring_reg = 0;
  304. struct amdgpu_device *adev = psp->adev;
  305. ring = &psp->km_ring;
  306. /* Write the ring destroy command to C2PMSG_64 */
  307. psp_ring_reg = 3 << 16;
  308. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  309. /* there might be handshake issue with hardware which needs delay */
  310. mdelay(20);
  311. /* Wait for response flag (bit 31) in C2PMSG_64 */
  312. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  313. 0x80000000, 0x80000000, false);
  314. return ret;
  315. }
  316. static int psp_v3_1_ring_destroy(struct psp_context *psp,
  317. enum psp_ring_type ring_type)
  318. {
  319. int ret = 0;
  320. struct psp_ring *ring = &psp->km_ring;
  321. struct amdgpu_device *adev = psp->adev;
  322. ret = psp_v3_1_ring_stop(psp, ring_type);
  323. if (ret)
  324. DRM_ERROR("Fail to stop psp ring\n");
  325. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  326. &ring->ring_mem_mc_addr,
  327. (void **)&ring->ring_mem);
  328. return ret;
  329. }
  330. static int psp_v3_1_cmd_submit(struct psp_context *psp,
  331. struct amdgpu_firmware_info *ucode,
  332. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  333. int index)
  334. {
  335. unsigned int psp_write_ptr_reg = 0;
  336. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  337. struct psp_ring *ring = &psp->km_ring;
  338. struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
  339. struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
  340. ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
  341. struct amdgpu_device *adev = psp->adev;
  342. uint32_t ring_size_dw = ring->ring_size / 4;
  343. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  344. /* KM (GPCOM) prepare write pointer */
  345. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  346. /* Update KM RB frame pointer to new frame */
  347. /* write_frame ptr increments by size of rb_frame in bytes */
  348. /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
  349. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  350. write_frame = ring_buffer_start;
  351. else
  352. write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
  353. /* Check invalid write_frame ptr address */
  354. if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
  355. DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
  356. ring_buffer_start, ring_buffer_end, write_frame);
  357. DRM_ERROR("write_frame is pointing to address out of bounds\n");
  358. return -EINVAL;
  359. }
  360. /* Initialize KM RB frame */
  361. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  362. /* Update KM RB frame */
  363. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  364. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  365. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  366. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  367. write_frame->fence_value = index;
  368. /* Update the write Pointer in DWORDs */
  369. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  370. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  371. return 0;
  372. }
  373. static int
  374. psp_v3_1_sram_map(struct amdgpu_device *adev,
  375. unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  376. unsigned int *sram_data_reg_offset,
  377. enum AMDGPU_UCODE_ID ucode_id)
  378. {
  379. int ret = 0;
  380. switch(ucode_id) {
  381. /* TODO: needs to confirm */
  382. #if 0
  383. case AMDGPU_UCODE_ID_SMC:
  384. *sram_offset = 0;
  385. *sram_addr_reg_offset = 0;
  386. *sram_data_reg_offset = 0;
  387. break;
  388. #endif
  389. case AMDGPU_UCODE_ID_CP_CE:
  390. *sram_offset = 0x0;
  391. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  392. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  393. break;
  394. case AMDGPU_UCODE_ID_CP_PFP:
  395. *sram_offset = 0x0;
  396. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  397. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  398. break;
  399. case AMDGPU_UCODE_ID_CP_ME:
  400. *sram_offset = 0x0;
  401. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  402. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  403. break;
  404. case AMDGPU_UCODE_ID_CP_MEC1:
  405. *sram_offset = 0x10000;
  406. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  407. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  408. break;
  409. case AMDGPU_UCODE_ID_CP_MEC2:
  410. *sram_offset = 0x10000;
  411. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  412. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  413. break;
  414. case AMDGPU_UCODE_ID_RLC_G:
  415. *sram_offset = 0x2000;
  416. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  417. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  418. break;
  419. case AMDGPU_UCODE_ID_SDMA0:
  420. *sram_offset = 0x0;
  421. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  422. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  423. break;
  424. /* TODO: needs to confirm */
  425. #if 0
  426. case AMDGPU_UCODE_ID_SDMA1:
  427. *sram_offset = ;
  428. *sram_addr_reg_offset = ;
  429. break;
  430. case AMDGPU_UCODE_ID_UVD:
  431. *sram_offset = ;
  432. *sram_addr_reg_offset = ;
  433. break;
  434. case AMDGPU_UCODE_ID_VCE:
  435. *sram_offset = ;
  436. *sram_addr_reg_offset = ;
  437. break;
  438. #endif
  439. case AMDGPU_UCODE_ID_MAXIMUM:
  440. default:
  441. ret = -EINVAL;
  442. break;
  443. }
  444. return ret;
  445. }
  446. static bool psp_v3_1_compare_sram_data(struct psp_context *psp,
  447. struct amdgpu_firmware_info *ucode,
  448. enum AMDGPU_UCODE_ID ucode_type)
  449. {
  450. int err = 0;
  451. unsigned int fw_sram_reg_val = 0;
  452. unsigned int fw_sram_addr_reg_offset = 0;
  453. unsigned int fw_sram_data_reg_offset = 0;
  454. unsigned int ucode_size;
  455. uint32_t *ucode_mem = NULL;
  456. struct amdgpu_device *adev = psp->adev;
  457. err = psp_v3_1_sram_map(adev, &fw_sram_reg_val, &fw_sram_addr_reg_offset,
  458. &fw_sram_data_reg_offset, ucode_type);
  459. if (err)
  460. return false;
  461. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  462. ucode_size = ucode->ucode_size;
  463. ucode_mem = (uint32_t *)ucode->kaddr;
  464. while (ucode_size) {
  465. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  466. if (*ucode_mem != fw_sram_reg_val)
  467. return false;
  468. ucode_mem++;
  469. /* 4 bytes */
  470. ucode_size -= 4;
  471. }
  472. return true;
  473. }
  474. static bool psp_v3_1_smu_reload_quirk(struct psp_context *psp)
  475. {
  476. struct amdgpu_device *adev = psp->adev;
  477. uint32_t reg;
  478. reg = smnMP1_FIRMWARE_FLAGS | 0x03b00000;
  479. WREG32_SOC15(NBIO, 0, mmPCIE_INDEX2, reg);
  480. reg = RREG32_SOC15(NBIO, 0, mmPCIE_DATA2);
  481. return (reg & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) ? true : false;
  482. }
  483. static int psp_v3_1_mode1_reset(struct psp_context *psp)
  484. {
  485. int ret;
  486. uint32_t offset;
  487. struct amdgpu_device *adev = psp->adev;
  488. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64);
  489. ret = psp_wait_for(psp, offset, 0x80000000, 0x8000FFFF, false);
  490. if (ret) {
  491. DRM_INFO("psp is not working correctly before mode1 reset!\n");
  492. return -EINVAL;
  493. }
  494. /*send the mode 1 reset command*/
  495. WREG32(offset, 0x70000);
  496. mdelay(1000);
  497. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_33);
  498. ret = psp_wait_for(psp, offset, 0x80000000, 0x80000000, false);
  499. if (ret) {
  500. DRM_INFO("psp mode 1 reset failed!\n");
  501. return -EINVAL;
  502. }
  503. DRM_INFO("psp mode1 reset succeed \n");
  504. return 0;
  505. }
  506. static const struct psp_funcs psp_v3_1_funcs = {
  507. .init_microcode = psp_v3_1_init_microcode,
  508. .bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv,
  509. .bootloader_load_sos = psp_v3_1_bootloader_load_sos,
  510. .prep_cmd_buf = psp_v3_1_prep_cmd_buf,
  511. .ring_init = psp_v3_1_ring_init,
  512. .ring_create = psp_v3_1_ring_create,
  513. .ring_stop = psp_v3_1_ring_stop,
  514. .ring_destroy = psp_v3_1_ring_destroy,
  515. .cmd_submit = psp_v3_1_cmd_submit,
  516. .compare_sram_data = psp_v3_1_compare_sram_data,
  517. .smu_reload_quirk = psp_v3_1_smu_reload_quirk,
  518. .mode1_reset = psp_v3_1_mode1_reset,
  519. };
  520. void psp_v3_1_set_psp_funcs(struct psp_context *psp)
  521. {
  522. psp->funcs = &psp_v3_1_funcs;
  523. }