psp_v11_0.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #include <linux/firmware.h>
  23. #include "amdgpu.h"
  24. #include "amdgpu_psp.h"
  25. #include "amdgpu_ucode.h"
  26. #include "soc15_common.h"
  27. #include "psp_v11_0.h"
  28. #include "mp/mp_11_0_offset.h"
  29. #include "mp/mp_11_0_sh_mask.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "sdma0/sdma0_4_0_offset.h"
  32. #include "nbio/nbio_7_4_offset.h"
  33. MODULE_FIRMWARE("amdgpu/vega20_sos.bin");
  34. /* address block */
  35. #define smnMP1_FIRMWARE_FLAGS 0x3010024
  36. static int
  37. psp_v11_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  38. {
  39. switch (ucode->ucode_id) {
  40. case AMDGPU_UCODE_ID_SDMA0:
  41. *type = GFX_FW_TYPE_SDMA0;
  42. break;
  43. case AMDGPU_UCODE_ID_SDMA1:
  44. *type = GFX_FW_TYPE_SDMA1;
  45. break;
  46. case AMDGPU_UCODE_ID_CP_CE:
  47. *type = GFX_FW_TYPE_CP_CE;
  48. break;
  49. case AMDGPU_UCODE_ID_CP_PFP:
  50. *type = GFX_FW_TYPE_CP_PFP;
  51. break;
  52. case AMDGPU_UCODE_ID_CP_ME:
  53. *type = GFX_FW_TYPE_CP_ME;
  54. break;
  55. case AMDGPU_UCODE_ID_CP_MEC1:
  56. *type = GFX_FW_TYPE_CP_MEC;
  57. break;
  58. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  59. *type = GFX_FW_TYPE_CP_MEC_ME1;
  60. break;
  61. case AMDGPU_UCODE_ID_CP_MEC2:
  62. *type = GFX_FW_TYPE_CP_MEC;
  63. break;
  64. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  65. *type = GFX_FW_TYPE_CP_MEC_ME2;
  66. break;
  67. case AMDGPU_UCODE_ID_RLC_G:
  68. *type = GFX_FW_TYPE_RLC_G;
  69. break;
  70. case AMDGPU_UCODE_ID_SMC:
  71. *type = GFX_FW_TYPE_SMU;
  72. break;
  73. case AMDGPU_UCODE_ID_UVD:
  74. *type = GFX_FW_TYPE_UVD;
  75. break;
  76. case AMDGPU_UCODE_ID_VCE:
  77. *type = GFX_FW_TYPE_VCE;
  78. break;
  79. case AMDGPU_UCODE_ID_UVD1:
  80. *type = GFX_FW_TYPE_UVD1;
  81. break;
  82. case AMDGPU_UCODE_ID_MAXIMUM:
  83. default:
  84. return -EINVAL;
  85. }
  86. return 0;
  87. }
  88. static int psp_v11_0_init_microcode(struct psp_context *psp)
  89. {
  90. struct amdgpu_device *adev = psp->adev;
  91. const char *chip_name;
  92. char fw_name[30];
  93. int err = 0;
  94. const struct psp_firmware_header_v1_0 *hdr;
  95. DRM_DEBUG("\n");
  96. switch (adev->asic_type) {
  97. case CHIP_VEGA20:
  98. chip_name = "vega20";
  99. break;
  100. default:
  101. BUG();
  102. }
  103. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
  104. err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
  105. if (err)
  106. goto out;
  107. err = amdgpu_ucode_validate(adev->psp.sos_fw);
  108. if (err)
  109. goto out;
  110. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
  111. adev->psp.sos_fw_version = le32_to_cpu(hdr->header.ucode_version);
  112. adev->psp.sos_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  113. adev->psp.sos_bin_size = le32_to_cpu(hdr->sos_size_bytes);
  114. adev->psp.sys_bin_size = le32_to_cpu(hdr->header.ucode_size_bytes) -
  115. le32_to_cpu(hdr->sos_size_bytes);
  116. adev->psp.sys_start_addr = (uint8_t *)hdr +
  117. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  118. adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
  119. le32_to_cpu(hdr->sos_offset_bytes);
  120. return 0;
  121. out:
  122. if (err) {
  123. dev_err(adev->dev,
  124. "psp v11.0: Failed to load firmware \"%s\"\n",
  125. fw_name);
  126. release_firmware(adev->psp.sos_fw);
  127. adev->psp.sos_fw = NULL;
  128. }
  129. return err;
  130. }
  131. static int psp_v11_0_bootloader_load_sysdrv(struct psp_context *psp)
  132. {
  133. int ret;
  134. uint32_t psp_gfxdrv_command_reg = 0;
  135. struct amdgpu_device *adev = psp->adev;
  136. uint32_t sol_reg;
  137. /* Check sOS sign of life register to confirm sys driver and sOS
  138. * are already been loaded.
  139. */
  140. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  141. if (sol_reg)
  142. return 0;
  143. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  144. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  145. 0x80000000, 0x80000000, false);
  146. if (ret)
  147. return ret;
  148. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  149. /* Copy PSP System Driver binary to memory */
  150. memcpy(psp->fw_pri_buf, psp->sys_start_addr, psp->sys_bin_size);
  151. /* Provide the sys driver to bootrom */
  152. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  153. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  154. psp_gfxdrv_command_reg = 1 << 16;
  155. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  156. psp_gfxdrv_command_reg);
  157. /* there might be handshake issue with hardware which needs delay */
  158. mdelay(20);
  159. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  160. 0x80000000, 0x80000000, false);
  161. return ret;
  162. }
  163. static int psp_v11_0_bootloader_load_sos(struct psp_context *psp)
  164. {
  165. int ret;
  166. unsigned int psp_gfxdrv_command_reg = 0;
  167. struct amdgpu_device *adev = psp->adev;
  168. uint32_t sol_reg;
  169. /* Check sOS sign of life register to confirm sys driver and sOS
  170. * are already been loaded.
  171. */
  172. sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
  173. if (sol_reg)
  174. return 0;
  175. /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
  176. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
  177. 0x80000000, 0x80000000, false);
  178. if (ret)
  179. return ret;
  180. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  181. /* Copy Secure OS binary to PSP memory */
  182. memcpy(psp->fw_pri_buf, psp->sos_start_addr, psp->sos_bin_size);
  183. /* Provide the PSP secure OS to bootrom */
  184. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
  185. (uint32_t)(psp->fw_pri_mc_addr >> 20));
  186. psp_gfxdrv_command_reg = 2 << 16;
  187. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
  188. psp_gfxdrv_command_reg);
  189. /* there might be handshake issue with hardware which needs delay */
  190. mdelay(20);
  191. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
  192. RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81),
  193. 0, true);
  194. return ret;
  195. }
  196. static int psp_v11_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode,
  197. struct psp_gfx_cmd_resp *cmd)
  198. {
  199. int ret;
  200. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  201. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  202. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  203. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  204. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  205. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  206. ret = psp_v11_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  207. if (ret)
  208. DRM_ERROR("Unknown firmware type\n");
  209. return ret;
  210. }
  211. static int psp_v11_0_ring_init(struct psp_context *psp,
  212. enum psp_ring_type ring_type)
  213. {
  214. int ret = 0;
  215. struct psp_ring *ring;
  216. struct amdgpu_device *adev = psp->adev;
  217. ring = &psp->km_ring;
  218. ring->ring_type = ring_type;
  219. /* allocate 4k Page of Local Frame Buffer memory for ring */
  220. ring->ring_size = 0x1000;
  221. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  222. AMDGPU_GEM_DOMAIN_VRAM,
  223. &adev->firmware.rbuf,
  224. &ring->ring_mem_mc_addr,
  225. (void **)&ring->ring_mem);
  226. if (ret) {
  227. ring->ring_size = 0;
  228. return ret;
  229. }
  230. return 0;
  231. }
  232. static int psp_v11_0_ring_create(struct psp_context *psp,
  233. enum psp_ring_type ring_type)
  234. {
  235. int ret = 0;
  236. unsigned int psp_ring_reg = 0;
  237. struct psp_ring *ring = &psp->km_ring;
  238. struct amdgpu_device *adev = psp->adev;
  239. /* Write low address of the ring to C2PMSG_69 */
  240. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  241. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  242. /* Write high address of the ring to C2PMSG_70 */
  243. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  244. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  245. /* Write size of ring to C2PMSG_71 */
  246. psp_ring_reg = ring->ring_size;
  247. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  248. /* Write the ring initialization command to C2PMSG_64 */
  249. psp_ring_reg = ring_type;
  250. psp_ring_reg = psp_ring_reg << 16;
  251. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  252. /* there might be handshake issue with hardware which needs delay */
  253. mdelay(20);
  254. /* Wait for response flag (bit 31) in C2PMSG_64 */
  255. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  256. 0x80000000, 0x8000FFFF, false);
  257. return ret;
  258. }
  259. static int psp_v11_0_ring_stop(struct psp_context *psp,
  260. enum psp_ring_type ring_type)
  261. {
  262. int ret = 0;
  263. struct amdgpu_device *adev = psp->adev;
  264. /* Write the ring destroy command to C2PMSG_64 */
  265. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, GFX_CTRL_CMD_ID_DESTROY_RINGS);
  266. /* there might be handshake issue with hardware which needs delay */
  267. mdelay(20);
  268. /* Wait for response flag (bit 31) in C2PMSG_64 */
  269. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  270. 0x80000000, 0x80000000, false);
  271. return ret;
  272. }
  273. static int psp_v11_0_ring_destroy(struct psp_context *psp,
  274. enum psp_ring_type ring_type)
  275. {
  276. int ret = 0;
  277. struct psp_ring *ring = &psp->km_ring;
  278. struct amdgpu_device *adev = psp->adev;
  279. ret = psp_v11_0_ring_stop(psp, ring_type);
  280. if (ret)
  281. DRM_ERROR("Fail to stop psp ring\n");
  282. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  283. &ring->ring_mem_mc_addr,
  284. (void **)&ring->ring_mem);
  285. return ret;
  286. }
  287. static int psp_v11_0_cmd_submit(struct psp_context *psp,
  288. struct amdgpu_firmware_info *ucode,
  289. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  290. int index)
  291. {
  292. unsigned int psp_write_ptr_reg = 0;
  293. struct psp_gfx_rb_frame *write_frame = psp->km_ring.ring_mem;
  294. struct psp_ring *ring = &psp->km_ring;
  295. struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
  296. struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
  297. ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
  298. struct amdgpu_device *adev = psp->adev;
  299. uint32_t ring_size_dw = ring->ring_size / 4;
  300. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  301. /* KM (GPCOM) prepare write pointer */
  302. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  303. /* Update KM RB frame pointer to new frame */
  304. /* write_frame ptr increments by size of rb_frame in bytes */
  305. /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
  306. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  307. write_frame = ring_buffer_start;
  308. else
  309. write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
  310. /* Check invalid write_frame ptr address */
  311. if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
  312. DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
  313. ring_buffer_start, ring_buffer_end, write_frame);
  314. DRM_ERROR("write_frame is pointing to address out of bounds\n");
  315. return -EINVAL;
  316. }
  317. /* Initialize KM RB frame */
  318. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  319. /* Update KM RB frame */
  320. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  321. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  322. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  323. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  324. write_frame->fence_value = index;
  325. /* Update the write Pointer in DWORDs */
  326. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  327. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  328. return 0;
  329. }
  330. static int
  331. psp_v11_0_sram_map(struct amdgpu_device *adev,
  332. unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  333. unsigned int *sram_data_reg_offset,
  334. enum AMDGPU_UCODE_ID ucode_id)
  335. {
  336. int ret = 0;
  337. switch (ucode_id) {
  338. /* TODO: needs to confirm */
  339. #if 0
  340. case AMDGPU_UCODE_ID_SMC:
  341. *sram_offset = 0;
  342. *sram_addr_reg_offset = 0;
  343. *sram_data_reg_offset = 0;
  344. break;
  345. #endif
  346. case AMDGPU_UCODE_ID_CP_CE:
  347. *sram_offset = 0x0;
  348. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  349. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  350. break;
  351. case AMDGPU_UCODE_ID_CP_PFP:
  352. *sram_offset = 0x0;
  353. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  354. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  355. break;
  356. case AMDGPU_UCODE_ID_CP_ME:
  357. *sram_offset = 0x0;
  358. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  359. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  360. break;
  361. case AMDGPU_UCODE_ID_CP_MEC1:
  362. *sram_offset = 0x10000;
  363. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  364. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  365. break;
  366. case AMDGPU_UCODE_ID_CP_MEC2:
  367. *sram_offset = 0x10000;
  368. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  369. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  370. break;
  371. case AMDGPU_UCODE_ID_RLC_G:
  372. *sram_offset = 0x2000;
  373. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  374. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  375. break;
  376. case AMDGPU_UCODE_ID_SDMA0:
  377. *sram_offset = 0x0;
  378. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  379. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  380. break;
  381. /* TODO: needs to confirm */
  382. #if 0
  383. case AMDGPU_UCODE_ID_SDMA1:
  384. *sram_offset = ;
  385. *sram_addr_reg_offset = ;
  386. break;
  387. case AMDGPU_UCODE_ID_UVD:
  388. *sram_offset = ;
  389. *sram_addr_reg_offset = ;
  390. break;
  391. case AMDGPU_UCODE_ID_VCE:
  392. *sram_offset = ;
  393. *sram_addr_reg_offset = ;
  394. break;
  395. #endif
  396. case AMDGPU_UCODE_ID_MAXIMUM:
  397. default:
  398. ret = -EINVAL;
  399. break;
  400. }
  401. return ret;
  402. }
  403. static bool psp_v11_0_compare_sram_data(struct psp_context *psp,
  404. struct amdgpu_firmware_info *ucode,
  405. enum AMDGPU_UCODE_ID ucode_type)
  406. {
  407. int err = 0;
  408. unsigned int fw_sram_reg_val = 0;
  409. unsigned int fw_sram_addr_reg_offset = 0;
  410. unsigned int fw_sram_data_reg_offset = 0;
  411. unsigned int ucode_size;
  412. uint32_t *ucode_mem = NULL;
  413. struct amdgpu_device *adev = psp->adev;
  414. err = psp_v11_0_sram_map(adev, &fw_sram_reg_val, &fw_sram_addr_reg_offset,
  415. &fw_sram_data_reg_offset, ucode_type);
  416. if (err)
  417. return false;
  418. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  419. ucode_size = ucode->ucode_size;
  420. ucode_mem = (uint32_t *)ucode->kaddr;
  421. while (ucode_size) {
  422. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  423. if (*ucode_mem != fw_sram_reg_val)
  424. return false;
  425. ucode_mem++;
  426. /* 4 bytes */
  427. ucode_size -= 4;
  428. }
  429. return true;
  430. }
  431. static int psp_v11_0_mode1_reset(struct psp_context *psp)
  432. {
  433. int ret;
  434. uint32_t offset;
  435. struct amdgpu_device *adev = psp->adev;
  436. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64);
  437. ret = psp_wait_for(psp, offset, 0x80000000, 0x8000FFFF, false);
  438. if (ret) {
  439. DRM_INFO("psp is not working correctly before mode1 reset!\n");
  440. return -EINVAL;
  441. }
  442. /*send the mode 1 reset command*/
  443. WREG32(offset, GFX_CTRL_CMD_ID_MODE1_RST);
  444. mdelay(1000);
  445. offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_33);
  446. ret = psp_wait_for(psp, offset, 0x80000000, 0x80000000, false);
  447. if (ret) {
  448. DRM_INFO("psp mode 1 reset failed!\n");
  449. return -EINVAL;
  450. }
  451. DRM_INFO("psp mode1 reset succeed \n");
  452. return 0;
  453. }
  454. /* TODO: Fill in follow functions once PSP firmware interface for XGMI is ready.
  455. * For now, return success and hack the hive_id so high level code can
  456. * start testing
  457. */
  458. static int psp_v11_0_xgmi_get_topology_info(struct psp_context *psp,
  459. int number_devices, struct psp_xgmi_topology_info *topology)
  460. {
  461. return 0;
  462. }
  463. static int psp_v11_0_xgmi_set_topology_info(struct psp_context *psp,
  464. int number_devices, struct psp_xgmi_topology_info *topology)
  465. {
  466. return 0;
  467. }
  468. static u64 psp_v11_0_xgmi_get_hive_id(struct psp_context *psp)
  469. {
  470. u64 hive_id = 0;
  471. /* Remove me when we can get correct hive_id through PSP */
  472. if (psp->adev->gmc.xgmi.num_physical_nodes)
  473. hive_id = 0x123456789abcdef;
  474. return hive_id;
  475. }
  476. static const struct psp_funcs psp_v11_0_funcs = {
  477. .init_microcode = psp_v11_0_init_microcode,
  478. .bootloader_load_sysdrv = psp_v11_0_bootloader_load_sysdrv,
  479. .bootloader_load_sos = psp_v11_0_bootloader_load_sos,
  480. .prep_cmd_buf = psp_v11_0_prep_cmd_buf,
  481. .ring_init = psp_v11_0_ring_init,
  482. .ring_create = psp_v11_0_ring_create,
  483. .ring_stop = psp_v11_0_ring_stop,
  484. .ring_destroy = psp_v11_0_ring_destroy,
  485. .cmd_submit = psp_v11_0_cmd_submit,
  486. .compare_sram_data = psp_v11_0_compare_sram_data,
  487. .mode1_reset = psp_v11_0_mode1_reset,
  488. .xgmi_get_topology_info = psp_v11_0_xgmi_get_topology_info,
  489. .xgmi_set_topology_info = psp_v11_0_xgmi_set_topology_info,
  490. .xgmi_get_hive_id = psp_v11_0_xgmi_get_hive_id,
  491. };
  492. void psp_v11_0_set_psp_funcs(struct psp_context *psp)
  493. {
  494. psp->funcs = &psp_v11_0_funcs;
  495. }