psp_v10_0.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_psp.h"
  28. #include "amdgpu_ucode.h"
  29. #include "soc15_common.h"
  30. #include "psp_v10_0.h"
  31. #include "mp/mp_10_0_offset.h"
  32. #include "gc/gc_9_1_offset.h"
  33. #include "sdma0/sdma0_4_1_offset.h"
  34. MODULE_FIRMWARE("amdgpu/raven_asd.bin");
  35. MODULE_FIRMWARE("amdgpu/picasso_asd.bin");
  36. MODULE_FIRMWARE("amdgpu/raven2_asd.bin");
  37. static int
  38. psp_v10_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  39. {
  40. switch(ucode->ucode_id) {
  41. case AMDGPU_UCODE_ID_SDMA0:
  42. *type = GFX_FW_TYPE_SDMA0;
  43. break;
  44. case AMDGPU_UCODE_ID_SDMA1:
  45. *type = GFX_FW_TYPE_SDMA1;
  46. break;
  47. case AMDGPU_UCODE_ID_CP_CE:
  48. *type = GFX_FW_TYPE_CP_CE;
  49. break;
  50. case AMDGPU_UCODE_ID_CP_PFP:
  51. *type = GFX_FW_TYPE_CP_PFP;
  52. break;
  53. case AMDGPU_UCODE_ID_CP_ME:
  54. *type = GFX_FW_TYPE_CP_ME;
  55. break;
  56. case AMDGPU_UCODE_ID_CP_MEC1:
  57. *type = GFX_FW_TYPE_CP_MEC;
  58. break;
  59. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  60. *type = GFX_FW_TYPE_CP_MEC_ME1;
  61. break;
  62. case AMDGPU_UCODE_ID_CP_MEC2:
  63. *type = GFX_FW_TYPE_CP_MEC;
  64. break;
  65. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  66. *type = GFX_FW_TYPE_CP_MEC_ME2;
  67. break;
  68. case AMDGPU_UCODE_ID_RLC_G:
  69. *type = GFX_FW_TYPE_RLC_G;
  70. break;
  71. case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL:
  72. *type = GFX_FW_TYPE_RLC_RESTORE_LIST_CNTL;
  73. break;
  74. case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM:
  75. *type = GFX_FW_TYPE_RLC_RESTORE_LIST_GPM_MEM;
  76. break;
  77. case AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM:
  78. *type = GFX_FW_TYPE_RLC_RESTORE_LIST_SRM_MEM;
  79. break;
  80. case AMDGPU_UCODE_ID_SMC:
  81. *type = GFX_FW_TYPE_SMU;
  82. break;
  83. case AMDGPU_UCODE_ID_UVD:
  84. *type = GFX_FW_TYPE_UVD;
  85. break;
  86. case AMDGPU_UCODE_ID_VCE:
  87. *type = GFX_FW_TYPE_VCE;
  88. break;
  89. case AMDGPU_UCODE_ID_VCN:
  90. *type = GFX_FW_TYPE_VCN;
  91. break;
  92. case AMDGPU_UCODE_ID_DMCU_ERAM:
  93. *type = GFX_FW_TYPE_DMCU_ERAM;
  94. break;
  95. case AMDGPU_UCODE_ID_DMCU_INTV:
  96. *type = GFX_FW_TYPE_DMCU_ISR;
  97. break;
  98. case AMDGPU_UCODE_ID_MAXIMUM:
  99. default:
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static int psp_v10_0_init_microcode(struct psp_context *psp)
  105. {
  106. struct amdgpu_device *adev = psp->adev;
  107. const char *chip_name;
  108. char fw_name[30];
  109. int err = 0;
  110. const struct psp_firmware_header_v1_0 *hdr;
  111. DRM_DEBUG("\n");
  112. switch (adev->asic_type) {
  113. case CHIP_RAVEN:
  114. if (adev->rev_id >= 0x8)
  115. chip_name = "raven2";
  116. else if (adev->pdev->device == 0x15d8)
  117. chip_name = "picasso";
  118. else
  119. chip_name = "raven";
  120. break;
  121. default: BUG();
  122. }
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  124. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  131. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  134. adev->psp.asd_start_addr = (uint8_t *)hdr +
  135. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  136. return 0;
  137. out:
  138. if (err) {
  139. dev_err(adev->dev,
  140. "psp v10.0: Failed to load firmware \"%s\"\n",
  141. fw_name);
  142. release_firmware(adev->psp.asd_fw);
  143. adev->psp.asd_fw = NULL;
  144. }
  145. return err;
  146. }
  147. static int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode,
  148. struct psp_gfx_cmd_resp *cmd)
  149. {
  150. int ret;
  151. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  152. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  153. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  154. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  155. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  156. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  157. ret = psp_v10_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  158. if (ret)
  159. DRM_ERROR("Unknown firmware type\n");
  160. return ret;
  161. }
  162. static int psp_v10_0_ring_init(struct psp_context *psp,
  163. enum psp_ring_type ring_type)
  164. {
  165. int ret = 0;
  166. struct psp_ring *ring;
  167. struct amdgpu_device *adev = psp->adev;
  168. ring = &psp->km_ring;
  169. ring->ring_type = ring_type;
  170. /* allocate 4k Page of Local Frame Buffer memory for ring */
  171. ring->ring_size = 0x1000;
  172. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  173. AMDGPU_GEM_DOMAIN_VRAM,
  174. &adev->firmware.rbuf,
  175. &ring->ring_mem_mc_addr,
  176. (void **)&ring->ring_mem);
  177. if (ret) {
  178. ring->ring_size = 0;
  179. return ret;
  180. }
  181. return 0;
  182. }
  183. static int psp_v10_0_ring_create(struct psp_context *psp,
  184. enum psp_ring_type ring_type)
  185. {
  186. int ret = 0;
  187. unsigned int psp_ring_reg = 0;
  188. struct psp_ring *ring = &psp->km_ring;
  189. struct amdgpu_device *adev = psp->adev;
  190. /* Write low address of the ring to C2PMSG_69 */
  191. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  192. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  193. /* Write high address of the ring to C2PMSG_70 */
  194. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  195. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  196. /* Write size of ring to C2PMSG_71 */
  197. psp_ring_reg = ring->ring_size;
  198. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  199. /* Write the ring initialization command to C2PMSG_64 */
  200. psp_ring_reg = ring_type;
  201. psp_ring_reg = psp_ring_reg << 16;
  202. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  203. /* There might be handshake issue with hardware which needs delay */
  204. mdelay(20);
  205. /* Wait for response flag (bit 31) in C2PMSG_64 */
  206. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  207. 0x80000000, 0x8000FFFF, false);
  208. return ret;
  209. }
  210. static int psp_v10_0_ring_stop(struct psp_context *psp,
  211. enum psp_ring_type ring_type)
  212. {
  213. int ret = 0;
  214. struct psp_ring *ring;
  215. unsigned int psp_ring_reg = 0;
  216. struct amdgpu_device *adev = psp->adev;
  217. ring = &psp->km_ring;
  218. /* Write the ring destroy command to C2PMSG_64 */
  219. psp_ring_reg = 3 << 16;
  220. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  221. /* There might be handshake issue with hardware which needs delay */
  222. mdelay(20);
  223. /* Wait for response flag (bit 31) in C2PMSG_64 */
  224. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  225. 0x80000000, 0x80000000, false);
  226. return ret;
  227. }
  228. static int psp_v10_0_ring_destroy(struct psp_context *psp,
  229. enum psp_ring_type ring_type)
  230. {
  231. int ret = 0;
  232. struct psp_ring *ring = &psp->km_ring;
  233. struct amdgpu_device *adev = psp->adev;
  234. ret = psp_v10_0_ring_stop(psp, ring_type);
  235. if (ret)
  236. DRM_ERROR("Fail to stop psp ring\n");
  237. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  238. &ring->ring_mem_mc_addr,
  239. (void **)&ring->ring_mem);
  240. return ret;
  241. }
  242. static int psp_v10_0_cmd_submit(struct psp_context *psp,
  243. struct amdgpu_firmware_info *ucode,
  244. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  245. int index)
  246. {
  247. unsigned int psp_write_ptr_reg = 0;
  248. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  249. struct psp_ring *ring = &psp->km_ring;
  250. struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
  251. struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
  252. ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
  253. struct amdgpu_device *adev = psp->adev;
  254. uint32_t ring_size_dw = ring->ring_size / 4;
  255. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  256. /* KM (GPCOM) prepare write pointer */
  257. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  258. /* Update KM RB frame pointer to new frame */
  259. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  260. write_frame = ring_buffer_start;
  261. else
  262. write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
  263. /* Check invalid write_frame ptr address */
  264. if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
  265. DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
  266. ring_buffer_start, ring_buffer_end, write_frame);
  267. DRM_ERROR("write_frame is pointing to address out of bounds\n");
  268. return -EINVAL;
  269. }
  270. /* Initialize KM RB frame */
  271. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  272. /* Update KM RB frame */
  273. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  274. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  275. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  276. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  277. write_frame->fence_value = index;
  278. /* Update the write Pointer in DWORDs */
  279. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  280. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  281. return 0;
  282. }
  283. static int
  284. psp_v10_0_sram_map(struct amdgpu_device *adev,
  285. unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  286. unsigned int *sram_data_reg_offset,
  287. enum AMDGPU_UCODE_ID ucode_id)
  288. {
  289. int ret = 0;
  290. switch(ucode_id) {
  291. /* TODO: needs to confirm */
  292. #if 0
  293. case AMDGPU_UCODE_ID_SMC:
  294. *sram_offset = 0;
  295. *sram_addr_reg_offset = 0;
  296. *sram_data_reg_offset = 0;
  297. break;
  298. #endif
  299. case AMDGPU_UCODE_ID_CP_CE:
  300. *sram_offset = 0x0;
  301. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  302. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  303. break;
  304. case AMDGPU_UCODE_ID_CP_PFP:
  305. *sram_offset = 0x0;
  306. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  307. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  308. break;
  309. case AMDGPU_UCODE_ID_CP_ME:
  310. *sram_offset = 0x0;
  311. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  312. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  313. break;
  314. case AMDGPU_UCODE_ID_CP_MEC1:
  315. *sram_offset = 0x10000;
  316. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  317. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  318. break;
  319. case AMDGPU_UCODE_ID_CP_MEC2:
  320. *sram_offset = 0x10000;
  321. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  322. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  323. break;
  324. case AMDGPU_UCODE_ID_RLC_G:
  325. *sram_offset = 0x2000;
  326. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  327. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  328. break;
  329. case AMDGPU_UCODE_ID_SDMA0:
  330. *sram_offset = 0x0;
  331. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  332. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  333. break;
  334. /* TODO: needs to confirm */
  335. #if 0
  336. case AMDGPU_UCODE_ID_SDMA1:
  337. *sram_offset = ;
  338. *sram_addr_reg_offset = ;
  339. break;
  340. case AMDGPU_UCODE_ID_UVD:
  341. *sram_offset = ;
  342. *sram_addr_reg_offset = ;
  343. break;
  344. case AMDGPU_UCODE_ID_VCE:
  345. *sram_offset = ;
  346. *sram_addr_reg_offset = ;
  347. break;
  348. #endif
  349. case AMDGPU_UCODE_ID_MAXIMUM:
  350. default:
  351. ret = -EINVAL;
  352. break;
  353. }
  354. return ret;
  355. }
  356. static bool psp_v10_0_compare_sram_data(struct psp_context *psp,
  357. struct amdgpu_firmware_info *ucode,
  358. enum AMDGPU_UCODE_ID ucode_type)
  359. {
  360. int err = 0;
  361. unsigned int fw_sram_reg_val = 0;
  362. unsigned int fw_sram_addr_reg_offset = 0;
  363. unsigned int fw_sram_data_reg_offset = 0;
  364. unsigned int ucode_size;
  365. uint32_t *ucode_mem = NULL;
  366. struct amdgpu_device *adev = psp->adev;
  367. err = psp_v10_0_sram_map(adev, &fw_sram_reg_val, &fw_sram_addr_reg_offset,
  368. &fw_sram_data_reg_offset, ucode_type);
  369. if (err)
  370. return false;
  371. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  372. ucode_size = ucode->ucode_size;
  373. ucode_mem = (uint32_t *)ucode->kaddr;
  374. while (!ucode_size) {
  375. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  376. if (*ucode_mem != fw_sram_reg_val)
  377. return false;
  378. ucode_mem++;
  379. /* 4 bytes */
  380. ucode_size -= 4;
  381. }
  382. return true;
  383. }
  384. static int psp_v10_0_mode1_reset(struct psp_context *psp)
  385. {
  386. DRM_INFO("psp mode 1 reset not supported now! \n");
  387. return -EINVAL;
  388. }
  389. static const struct psp_funcs psp_v10_0_funcs = {
  390. .init_microcode = psp_v10_0_init_microcode,
  391. .prep_cmd_buf = psp_v10_0_prep_cmd_buf,
  392. .ring_init = psp_v10_0_ring_init,
  393. .ring_create = psp_v10_0_ring_create,
  394. .ring_stop = psp_v10_0_ring_stop,
  395. .ring_destroy = psp_v10_0_ring_destroy,
  396. .cmd_submit = psp_v10_0_cmd_submit,
  397. .compare_sram_data = psp_v10_0_compare_sram_data,
  398. .mode1_reset = psp_v10_0_mode1_reset,
  399. };
  400. void psp_v10_0_set_psp_funcs(struct psp_context *psp)
  401. {
  402. psp->funcs = &psp_v10_0_funcs;
  403. }