nbio_v7_4.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_4.h"
  26. #include "nbio/nbio_7_4_offset.h"
  27. #include "nbio/nbio_7_4_sh_mask.h"
  28. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a21c
  29. #define smnCPM_CONTROL 0x11180460
  30. #define smnPCIE_CNTL2 0x11180070
  31. static u32 nbio_v7_4_get_rev_id(struct amdgpu_device *adev)
  32. {
  33. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  34. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  35. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  36. return tmp;
  37. }
  38. static void nbio_v7_4_mc_access_enable(struct amdgpu_device *adev, bool enable)
  39. {
  40. if (enable)
  41. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  42. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  43. else
  44. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  45. }
  46. static void nbio_v7_4_hdp_flush(struct amdgpu_device *adev,
  47. struct amdgpu_ring *ring)
  48. {
  49. if (!ring || !ring->funcs->emit_wreg)
  50. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  51. else
  52. amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
  53. NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0);
  54. }
  55. static u32 nbio_v7_4_get_memsize(struct amdgpu_device *adev)
  56. {
  57. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  58. }
  59. static void nbio_v7_4_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  60. bool use_doorbell, int doorbell_index)
  61. {
  62. u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
  63. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE);
  64. u32 doorbell_range = RREG32(reg);
  65. if (use_doorbell) {
  66. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  67. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  68. } else
  69. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  70. WREG32(reg, doorbell_range);
  71. }
  72. static void nbio_v7_4_enable_doorbell_aperture(struct amdgpu_device *adev,
  73. bool enable)
  74. {
  75. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  76. }
  77. static void nbio_v7_4_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
  78. bool enable)
  79. {
  80. }
  81. static void nbio_v7_4_ih_doorbell_range(struct amdgpu_device *adev,
  82. bool use_doorbell, int doorbell_index)
  83. {
  84. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  85. if (use_doorbell) {
  86. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  87. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  88. } else
  89. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  90. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  91. }
  92. static void nbio_v7_4_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  93. bool enable)
  94. {
  95. //TODO: Add support for v7.4
  96. }
  97. static void nbio_v7_4_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  98. bool enable)
  99. {
  100. uint32_t def, data;
  101. def = data = RREG32_PCIE(smnPCIE_CNTL2);
  102. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  103. data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  104. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  105. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  106. } else {
  107. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  108. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  109. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  110. }
  111. if (def != data)
  112. WREG32_PCIE(smnPCIE_CNTL2, data);
  113. }
  114. static void nbio_v7_4_get_clockgating_state(struct amdgpu_device *adev,
  115. u32 *flags)
  116. {
  117. int data;
  118. /* AMD_CG_SUPPORT_BIF_MGCG */
  119. data = RREG32_PCIE(smnCPM_CONTROL);
  120. if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
  121. *flags |= AMD_CG_SUPPORT_BIF_MGCG;
  122. /* AMD_CG_SUPPORT_BIF_LS */
  123. data = RREG32_PCIE(smnPCIE_CNTL2);
  124. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  125. *flags |= AMD_CG_SUPPORT_BIF_LS;
  126. }
  127. static void nbio_v7_4_ih_control(struct amdgpu_device *adev)
  128. {
  129. u32 interrupt_cntl;
  130. /* setup interrupt control */
  131. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
  132. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  133. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  134. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  135. */
  136. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  137. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  138. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  139. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  140. }
  141. static u32 nbio_v7_4_get_hdp_flush_req_offset(struct amdgpu_device *adev)
  142. {
  143. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
  144. }
  145. static u32 nbio_v7_4_get_hdp_flush_done_offset(struct amdgpu_device *adev)
  146. {
  147. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
  148. }
  149. static u32 nbio_v7_4_get_pcie_index_offset(struct amdgpu_device *adev)
  150. {
  151. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
  152. }
  153. static u32 nbio_v7_4_get_pcie_data_offset(struct amdgpu_device *adev)
  154. {
  155. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
  156. }
  157. static const struct nbio_hdp_flush_reg nbio_v7_4_hdp_flush_reg = {
  158. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  159. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  160. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  161. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  162. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  163. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  164. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  165. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  166. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  167. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  168. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  169. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  170. };
  171. static void nbio_v7_4_detect_hw_virt(struct amdgpu_device *adev)
  172. {
  173. uint32_t reg;
  174. reg = RREG32_SOC15(NBIO, 0, mmRCC_IOV_FUNC_IDENTIFIER);
  175. if (reg & 1)
  176. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  177. if (reg & 0x80000000)
  178. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  179. if (!reg) {
  180. if (is_virtual_machine()) /* passthrough mode exclus sriov mod */
  181. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  182. }
  183. }
  184. static void nbio_v7_4_init_registers(struct amdgpu_device *adev)
  185. {
  186. }
  187. const struct amdgpu_nbio_funcs nbio_v7_4_funcs = {
  188. .hdp_flush_reg = &nbio_v7_4_hdp_flush_reg,
  189. .get_hdp_flush_req_offset = nbio_v7_4_get_hdp_flush_req_offset,
  190. .get_hdp_flush_done_offset = nbio_v7_4_get_hdp_flush_done_offset,
  191. .get_pcie_index_offset = nbio_v7_4_get_pcie_index_offset,
  192. .get_pcie_data_offset = nbio_v7_4_get_pcie_data_offset,
  193. .get_rev_id = nbio_v7_4_get_rev_id,
  194. .mc_access_enable = nbio_v7_4_mc_access_enable,
  195. .hdp_flush = nbio_v7_4_hdp_flush,
  196. .get_memsize = nbio_v7_4_get_memsize,
  197. .sdma_doorbell_range = nbio_v7_4_sdma_doorbell_range,
  198. .enable_doorbell_aperture = nbio_v7_4_enable_doorbell_aperture,
  199. .enable_doorbell_selfring_aperture = nbio_v7_4_enable_doorbell_selfring_aperture,
  200. .ih_doorbell_range = nbio_v7_4_ih_doorbell_range,
  201. .update_medium_grain_clock_gating = nbio_v7_4_update_medium_grain_clock_gating,
  202. .update_medium_grain_light_sleep = nbio_v7_4_update_medium_grain_light_sleep,
  203. .get_clockgating_state = nbio_v7_4_get_clockgating_state,
  204. .ih_control = nbio_v7_4_ih_control,
  205. .init_registers = nbio_v7_4_init_registers,
  206. .detect_hw_virt = nbio_v7_4_detect_hw_virt,
  207. };