nbio_v7_0.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "amdgpu_atombios.h"
  25. #include "nbio_v7_0.h"
  26. #include "nbio/nbio_7_0_default.h"
  27. #include "nbio/nbio_7_0_offset.h"
  28. #include "nbio/nbio_7_0_sh_mask.h"
  29. #include "vega10_enum.h"
  30. #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
  31. #define smnCPM_CONTROL 0x11180460
  32. #define smnPCIE_CNTL2 0x11180070
  33. static u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
  34. {
  35. u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
  36. tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
  37. tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
  38. return tmp;
  39. }
  40. static void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
  41. {
  42. if (enable)
  43. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
  44. BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  45. else
  46. WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
  47. }
  48. static void nbio_v7_0_hdp_flush(struct amdgpu_device *adev,
  49. struct amdgpu_ring *ring)
  50. {
  51. if (!ring || !ring->funcs->emit_wreg)
  52. WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  53. else
  54. amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
  55. NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0);
  56. }
  57. static u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
  58. {
  59. return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
  60. }
  61. static void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
  62. bool use_doorbell, int doorbell_index)
  63. {
  64. u32 reg = instance == 0 ? SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE) :
  65. SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE);
  66. u32 doorbell_range = RREG32(reg);
  67. if (use_doorbell) {
  68. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
  69. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
  70. } else
  71. doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
  72. WREG32(reg, doorbell_range);
  73. }
  74. static void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
  75. bool enable)
  76. {
  77. WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
  78. }
  79. static void nbio_v7_0_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
  80. bool enable)
  81. {
  82. }
  83. static void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
  84. bool use_doorbell, int doorbell_index)
  85. {
  86. u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
  87. if (use_doorbell) {
  88. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
  89. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
  90. } else
  91. ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
  92. WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
  93. }
  94. static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
  95. {
  96. uint32_t data;
  97. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  98. data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
  99. return data;
  100. }
  101. static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
  102. uint32_t data)
  103. {
  104. WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
  105. WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
  106. }
  107. static void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  108. bool enable)
  109. {
  110. uint32_t def, data;
  111. /* NBIF_MGCG_CTRL_LCLK */
  112. def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
  113. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  114. data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  115. else
  116. data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
  117. if (def != data)
  118. WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
  119. /* SYSHUB_MGCG_CTRL_SOCCLK */
  120. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
  121. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  122. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  123. else
  124. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
  125. if (def != data)
  126. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
  127. /* SYSHUB_MGCG_CTRL_SHUBCLK */
  128. def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
  129. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
  130. data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  131. else
  132. data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
  133. if (def != data)
  134. nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
  135. }
  136. static void nbio_v7_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  137. bool enable)
  138. {
  139. uint32_t def, data;
  140. def = data = RREG32_PCIE(smnPCIE_CNTL2);
  141. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  142. data |= (PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  143. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  144. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  145. } else {
  146. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  147. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  148. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  149. }
  150. if (def != data)
  151. WREG32_PCIE(smnPCIE_CNTL2, data);
  152. }
  153. static void nbio_v7_0_get_clockgating_state(struct amdgpu_device *adev,
  154. u32 *flags)
  155. {
  156. int data;
  157. /* AMD_CG_SUPPORT_BIF_MGCG */
  158. data = RREG32_PCIE(smnCPM_CONTROL);
  159. if (data & CPM_CONTROL__LCLK_DYN_GATE_ENABLE_MASK)
  160. *flags |= AMD_CG_SUPPORT_BIF_MGCG;
  161. /* AMD_CG_SUPPORT_BIF_LS */
  162. data = RREG32_PCIE(smnPCIE_CNTL2);
  163. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  164. *flags |= AMD_CG_SUPPORT_BIF_LS;
  165. }
  166. static void nbio_v7_0_ih_control(struct amdgpu_device *adev)
  167. {
  168. u32 interrupt_cntl;
  169. /* setup interrupt control */
  170. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
  171. interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
  172. /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
  173. * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
  174. */
  175. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
  176. /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
  177. interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
  178. WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
  179. }
  180. static u32 nbio_v7_0_get_hdp_flush_req_offset(struct amdgpu_device *adev)
  181. {
  182. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
  183. }
  184. static u32 nbio_v7_0_get_hdp_flush_done_offset(struct amdgpu_device *adev)
  185. {
  186. return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
  187. }
  188. static u32 nbio_v7_0_get_pcie_index_offset(struct amdgpu_device *adev)
  189. {
  190. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
  191. }
  192. static u32 nbio_v7_0_get_pcie_data_offset(struct amdgpu_device *adev)
  193. {
  194. return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
  195. }
  196. const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
  197. .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
  198. .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
  199. .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
  200. .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
  201. .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
  202. .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
  203. .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
  204. .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
  205. .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
  206. .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
  207. .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
  208. .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
  209. };
  210. static void nbio_v7_0_detect_hw_virt(struct amdgpu_device *adev)
  211. {
  212. if (is_virtual_machine()) /* passthrough mode exclus sriov mod */
  213. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  214. }
  215. static void nbio_v7_0_init_registers(struct amdgpu_device *adev)
  216. {
  217. }
  218. const struct amdgpu_nbio_funcs nbio_v7_0_funcs = {
  219. .hdp_flush_reg = &nbio_v7_0_hdp_flush_reg,
  220. .get_hdp_flush_req_offset = nbio_v7_0_get_hdp_flush_req_offset,
  221. .get_hdp_flush_done_offset = nbio_v7_0_get_hdp_flush_done_offset,
  222. .get_pcie_index_offset = nbio_v7_0_get_pcie_index_offset,
  223. .get_pcie_data_offset = nbio_v7_0_get_pcie_data_offset,
  224. .get_rev_id = nbio_v7_0_get_rev_id,
  225. .mc_access_enable = nbio_v7_0_mc_access_enable,
  226. .hdp_flush = nbio_v7_0_hdp_flush,
  227. .get_memsize = nbio_v7_0_get_memsize,
  228. .sdma_doorbell_range = nbio_v7_0_sdma_doorbell_range,
  229. .enable_doorbell_aperture = nbio_v7_0_enable_doorbell_aperture,
  230. .enable_doorbell_selfring_aperture = nbio_v7_0_enable_doorbell_selfring_aperture,
  231. .ih_doorbell_range = nbio_v7_0_ih_doorbell_range,
  232. .update_medium_grain_clock_gating = nbio_v7_0_update_medium_grain_clock_gating,
  233. .update_medium_grain_light_sleep = nbio_v7_0_update_medium_grain_light_sleep,
  234. .get_clockgating_state = nbio_v7_0_get_clockgating_state,
  235. .ih_control = nbio_v7_0_ih_control,
  236. .init_registers = nbio_v7_0_init_registers,
  237. .detect_hw_virt = nbio_v7_0_detect_hw_virt,
  238. };