gmc_v8_0.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v8_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "amdgpu_amdkfd.h"
  30. #include "amdgpu_gem.h"
  31. #include "gmc/gmc_8_1_d.h"
  32. #include "gmc/gmc_8_1_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "bif/bif_5_0_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "dce/dce_10_0_d.h"
  38. #include "dce/dce_10_0_sh_mask.h"
  39. #include "vid.h"
  40. #include "vi.h"
  41. #include "amdgpu_atombios.h"
  42. #include "ivsrcid/ivsrcid_vislands30.h"
  43. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev);
  44. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  45. static int gmc_v8_0_wait_for_idle(void *handle);
  46. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  47. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  48. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  49. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  50. MODULE_FIRMWARE("amdgpu/polaris11_k_mc.bin");
  51. MODULE_FIRMWARE("amdgpu/polaris10_k_mc.bin");
  52. MODULE_FIRMWARE("amdgpu/polaris12_k_mc.bin");
  53. static const u32 golden_settings_tonga_a11[] =
  54. {
  55. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  56. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  57. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 tonga_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_fiji_a10[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  73. };
  74. static const u32 fiji_mgcg_cgcg_init[] =
  75. {
  76. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  77. };
  78. static const u32 golden_settings_polaris11_a11[] =
  79. {
  80. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  81. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  82. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  84. };
  85. static const u32 golden_settings_polaris10_a11[] =
  86. {
  87. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  88. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  89. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  90. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  91. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  92. };
  93. static const u32 cz_mgcg_cgcg_init[] =
  94. {
  95. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  96. };
  97. static const u32 stoney_mgcg_cgcg_init[] =
  98. {
  99. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  100. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  101. };
  102. static const u32 golden_settings_stoney_common[] =
  103. {
  104. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  105. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  106. };
  107. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  108. {
  109. switch (adev->asic_type) {
  110. case CHIP_FIJI:
  111. amdgpu_device_program_register_sequence(adev,
  112. fiji_mgcg_cgcg_init,
  113. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  114. amdgpu_device_program_register_sequence(adev,
  115. golden_settings_fiji_a10,
  116. ARRAY_SIZE(golden_settings_fiji_a10));
  117. break;
  118. case CHIP_TONGA:
  119. amdgpu_device_program_register_sequence(adev,
  120. tonga_mgcg_cgcg_init,
  121. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  122. amdgpu_device_program_register_sequence(adev,
  123. golden_settings_tonga_a11,
  124. ARRAY_SIZE(golden_settings_tonga_a11));
  125. break;
  126. case CHIP_POLARIS11:
  127. case CHIP_POLARIS12:
  128. case CHIP_VEGAM:
  129. amdgpu_device_program_register_sequence(adev,
  130. golden_settings_polaris11_a11,
  131. ARRAY_SIZE(golden_settings_polaris11_a11));
  132. break;
  133. case CHIP_POLARIS10:
  134. amdgpu_device_program_register_sequence(adev,
  135. golden_settings_polaris10_a11,
  136. ARRAY_SIZE(golden_settings_polaris10_a11));
  137. break;
  138. case CHIP_CARRIZO:
  139. amdgpu_device_program_register_sequence(adev,
  140. cz_mgcg_cgcg_init,
  141. ARRAY_SIZE(cz_mgcg_cgcg_init));
  142. break;
  143. case CHIP_STONEY:
  144. amdgpu_device_program_register_sequence(adev,
  145. stoney_mgcg_cgcg_init,
  146. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  147. amdgpu_device_program_register_sequence(adev,
  148. golden_settings_stoney_common,
  149. ARRAY_SIZE(golden_settings_stoney_common));
  150. break;
  151. default:
  152. break;
  153. }
  154. }
  155. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  156. {
  157. u32 blackout;
  158. gmc_v8_0_wait_for_idle(adev);
  159. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  160. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  161. /* Block CPU access */
  162. WREG32(mmBIF_FB_EN, 0);
  163. /* blackout the MC */
  164. blackout = REG_SET_FIELD(blackout,
  165. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  166. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  167. }
  168. /* wait for the MC to settle */
  169. udelay(100);
  170. }
  171. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  172. {
  173. u32 tmp;
  174. /* unblackout the MC */
  175. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  176. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  177. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  178. /* allow CPU access */
  179. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  180. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  181. WREG32(mmBIF_FB_EN, tmp);
  182. }
  183. /**
  184. * gmc_v8_0_init_microcode - load ucode images from disk
  185. *
  186. * @adev: amdgpu_device pointer
  187. *
  188. * Use the firmware interface to load the ucode images into
  189. * the driver (not loaded into hw).
  190. * Returns 0 on success, error on failure.
  191. */
  192. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  193. {
  194. const char *chip_name;
  195. char fw_name[30];
  196. int err;
  197. DRM_DEBUG("\n");
  198. switch (adev->asic_type) {
  199. case CHIP_TONGA:
  200. chip_name = "tonga";
  201. break;
  202. case CHIP_POLARIS11:
  203. if (((adev->pdev->device == 0x67ef) &&
  204. ((adev->pdev->revision == 0xe0) ||
  205. (adev->pdev->revision == 0xe5))) ||
  206. ((adev->pdev->device == 0x67ff) &&
  207. ((adev->pdev->revision == 0xcf) ||
  208. (adev->pdev->revision == 0xef) ||
  209. (adev->pdev->revision == 0xff))))
  210. chip_name = "polaris11_k";
  211. else if ((adev->pdev->device == 0x67ef) &&
  212. (adev->pdev->revision == 0xe2))
  213. chip_name = "polaris11_k";
  214. else
  215. chip_name = "polaris11";
  216. break;
  217. case CHIP_POLARIS10:
  218. if ((adev->pdev->device == 0x67df) &&
  219. ((adev->pdev->revision == 0xe1) ||
  220. (adev->pdev->revision == 0xf7)))
  221. chip_name = "polaris10_k";
  222. else
  223. chip_name = "polaris10";
  224. break;
  225. case CHIP_POLARIS12:
  226. if (((adev->pdev->device == 0x6987) &&
  227. ((adev->pdev->revision == 0xc0) ||
  228. (adev->pdev->revision == 0xc3))) ||
  229. ((adev->pdev->device == 0x6981) &&
  230. ((adev->pdev->revision == 0x00) ||
  231. (adev->pdev->revision == 0x01) ||
  232. (adev->pdev->revision == 0x10))))
  233. chip_name = "polaris12_k";
  234. else
  235. chip_name = "polaris12";
  236. break;
  237. case CHIP_FIJI:
  238. case CHIP_CARRIZO:
  239. case CHIP_STONEY:
  240. case CHIP_VEGAM:
  241. return 0;
  242. default: BUG();
  243. }
  244. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  245. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  246. if (err)
  247. goto out;
  248. err = amdgpu_ucode_validate(adev->gmc.fw);
  249. out:
  250. if (err) {
  251. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  252. release_firmware(adev->gmc.fw);
  253. adev->gmc.fw = NULL;
  254. }
  255. return err;
  256. }
  257. /**
  258. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  259. *
  260. * @adev: amdgpu_device pointer
  261. *
  262. * Load the GDDR MC ucode into the hw (CIK).
  263. * Returns 0 on success, error on failure.
  264. */
  265. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  266. {
  267. const struct mc_firmware_header_v1_0 *hdr;
  268. const __le32 *fw_data = NULL;
  269. const __le32 *io_mc_regs = NULL;
  270. u32 running;
  271. int i, ucode_size, regs_size;
  272. /* Skip MC ucode loading on SR-IOV capable boards.
  273. * vbios does this for us in asic_init in that case.
  274. * Skip MC ucode loading on VF, because hypervisor will do that
  275. * for this adaptor.
  276. */
  277. if (amdgpu_sriov_bios(adev))
  278. return 0;
  279. if (!adev->gmc.fw)
  280. return -EINVAL;
  281. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  282. amdgpu_ucode_print_mc_hdr(&hdr->header);
  283. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  284. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  285. io_mc_regs = (const __le32 *)
  286. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  287. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  288. fw_data = (const __le32 *)
  289. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  290. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  291. if (running == 0) {
  292. /* reset the engine and set to writable */
  293. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  294. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  295. /* load mc io regs */
  296. for (i = 0; i < regs_size; i++) {
  297. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  298. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  299. }
  300. /* load the MC ucode */
  301. for (i = 0; i < ucode_size; i++)
  302. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  303. /* put the engine back into the active state */
  304. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  305. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  306. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  307. /* wait for training to complete */
  308. for (i = 0; i < adev->usec_timeout; i++) {
  309. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  310. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  311. break;
  312. udelay(1);
  313. }
  314. for (i = 0; i < adev->usec_timeout; i++) {
  315. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  316. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  317. break;
  318. udelay(1);
  319. }
  320. }
  321. return 0;
  322. }
  323. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  324. {
  325. const struct mc_firmware_header_v1_0 *hdr;
  326. const __le32 *fw_data = NULL;
  327. const __le32 *io_mc_regs = NULL;
  328. u32 data;
  329. int i, ucode_size, regs_size;
  330. /* Skip MC ucode loading on SR-IOV capable boards.
  331. * vbios does this for us in asic_init in that case.
  332. * Skip MC ucode loading on VF, because hypervisor will do that
  333. * for this adaptor.
  334. */
  335. if (amdgpu_sriov_bios(adev))
  336. return 0;
  337. if (!adev->gmc.fw)
  338. return -EINVAL;
  339. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  340. amdgpu_ucode_print_mc_hdr(&hdr->header);
  341. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  342. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  343. io_mc_regs = (const __le32 *)
  344. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  345. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  346. fw_data = (const __le32 *)
  347. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  348. data = RREG32(mmMC_SEQ_MISC0);
  349. data &= ~(0x40);
  350. WREG32(mmMC_SEQ_MISC0, data);
  351. /* load mc io regs */
  352. for (i = 0; i < regs_size; i++) {
  353. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  354. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  355. }
  356. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  357. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  358. /* load the MC ucode */
  359. for (i = 0; i < ucode_size; i++)
  360. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  361. /* put the engine back into the active state */
  362. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  363. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  364. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  365. /* wait for training to complete */
  366. for (i = 0; i < adev->usec_timeout; i++) {
  367. data = RREG32(mmMC_SEQ_MISC0);
  368. if (data & 0x80)
  369. break;
  370. udelay(1);
  371. }
  372. return 0;
  373. }
  374. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  375. struct amdgpu_gmc *mc)
  376. {
  377. u64 base = 0;
  378. if (!amdgpu_sriov_vf(adev))
  379. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  380. base <<= 24;
  381. amdgpu_gmc_vram_location(adev, &adev->gmc, base);
  382. amdgpu_gmc_gart_location(adev, mc);
  383. }
  384. /**
  385. * gmc_v8_0_mc_program - program the GPU memory controller
  386. *
  387. * @adev: amdgpu_device pointer
  388. *
  389. * Set the location of vram, gart, and AGP in the GPU's
  390. * physical address space (CIK).
  391. */
  392. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  393. {
  394. u32 tmp;
  395. int i, j;
  396. /* Initialize HDP */
  397. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  398. WREG32((0xb05 + j), 0x00000000);
  399. WREG32((0xb06 + j), 0x00000000);
  400. WREG32((0xb07 + j), 0x00000000);
  401. WREG32((0xb08 + j), 0x00000000);
  402. WREG32((0xb09 + j), 0x00000000);
  403. }
  404. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  405. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  406. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  407. }
  408. if (adev->mode_info.num_crtc) {
  409. /* Lockout access through VGA aperture*/
  410. tmp = RREG32(mmVGA_HDP_CONTROL);
  411. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  412. WREG32(mmVGA_HDP_CONTROL, tmp);
  413. /* disable VGA render */
  414. tmp = RREG32(mmVGA_RENDER_CONTROL);
  415. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  416. WREG32(mmVGA_RENDER_CONTROL, tmp);
  417. }
  418. /* Update configuration */
  419. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  420. adev->gmc.vram_start >> 12);
  421. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  422. adev->gmc.vram_end >> 12);
  423. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  424. adev->vram_scratch.gpu_addr >> 12);
  425. if (amdgpu_sriov_vf(adev)) {
  426. tmp = ((adev->gmc.vram_end >> 24) & 0xFFFF) << 16;
  427. tmp |= ((adev->gmc.vram_start >> 24) & 0xFFFF);
  428. WREG32(mmMC_VM_FB_LOCATION, tmp);
  429. /* XXX double check these! */
  430. WREG32(mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
  431. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  432. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  433. }
  434. WREG32(mmMC_VM_AGP_BASE, 0);
  435. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  436. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  437. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  438. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  439. }
  440. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  441. tmp = RREG32(mmHDP_MISC_CNTL);
  442. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  443. WREG32(mmHDP_MISC_CNTL, tmp);
  444. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  445. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  446. }
  447. /**
  448. * gmc_v8_0_mc_init - initialize the memory controller driver params
  449. *
  450. * @adev: amdgpu_device pointer
  451. *
  452. * Look up the amount of vram, vram width, and decide how to place
  453. * vram and gart within the GPU's physical address space (CIK).
  454. * Returns 0 for success.
  455. */
  456. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  457. {
  458. int r;
  459. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  460. if (!adev->gmc.vram_width) {
  461. u32 tmp;
  462. int chansize, numchan;
  463. /* Get VRAM informations */
  464. tmp = RREG32(mmMC_ARB_RAMCFG);
  465. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  466. chansize = 64;
  467. } else {
  468. chansize = 32;
  469. }
  470. tmp = RREG32(mmMC_SHARED_CHMAP);
  471. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  472. case 0:
  473. default:
  474. numchan = 1;
  475. break;
  476. case 1:
  477. numchan = 2;
  478. break;
  479. case 2:
  480. numchan = 4;
  481. break;
  482. case 3:
  483. numchan = 8;
  484. break;
  485. case 4:
  486. numchan = 3;
  487. break;
  488. case 5:
  489. numchan = 6;
  490. break;
  491. case 6:
  492. numchan = 10;
  493. break;
  494. case 7:
  495. numchan = 12;
  496. break;
  497. case 8:
  498. numchan = 16;
  499. break;
  500. }
  501. adev->gmc.vram_width = numchan * chansize;
  502. }
  503. /* size in MB on si */
  504. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  505. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  506. if (!(adev->flags & AMD_IS_APU)) {
  507. r = amdgpu_device_resize_fb_bar(adev);
  508. if (r)
  509. return r;
  510. }
  511. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  512. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  513. #ifdef CONFIG_X86_64
  514. if (adev->flags & AMD_IS_APU) {
  515. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  516. adev->gmc.aper_size = adev->gmc.real_vram_size;
  517. }
  518. #endif
  519. /* In case the PCI BAR is larger than the actual amount of vram */
  520. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  521. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  522. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  523. /* set the gart size */
  524. if (amdgpu_gart_size == -1) {
  525. switch (adev->asic_type) {
  526. case CHIP_POLARIS10: /* all engines support GPUVM */
  527. case CHIP_POLARIS11: /* all engines support GPUVM */
  528. case CHIP_POLARIS12: /* all engines support GPUVM */
  529. case CHIP_VEGAM: /* all engines support GPUVM */
  530. default:
  531. adev->gmc.gart_size = 256ULL << 20;
  532. break;
  533. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  534. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  535. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  536. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  537. adev->gmc.gart_size = 1024ULL << 20;
  538. break;
  539. }
  540. } else {
  541. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  542. }
  543. gmc_v8_0_vram_gtt_location(adev, &adev->gmc);
  544. return 0;
  545. }
  546. /*
  547. * GART
  548. * VMID 0 is the physical GPU addresses as used by the kernel.
  549. * VMIDs 1-15 are used for userspace clients and are handled
  550. * by the amdgpu vm/hsa code.
  551. */
  552. /**
  553. * gmc_v8_0_flush_gpu_tlb - gart tlb flush callback
  554. *
  555. * @adev: amdgpu_device pointer
  556. * @vmid: vm instance to flush
  557. *
  558. * Flush the TLB for the requested page table (CIK).
  559. */
  560. static void gmc_v8_0_flush_gpu_tlb(struct amdgpu_device *adev,
  561. uint32_t vmid)
  562. {
  563. /* bits 0-15 are the VM contexts0-15 */
  564. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  565. }
  566. static uint64_t gmc_v8_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  567. unsigned vmid, uint64_t pd_addr)
  568. {
  569. uint32_t reg;
  570. if (vmid < 8)
  571. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  572. else
  573. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  574. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  575. /* bits 0-15 are the VM contexts0-15 */
  576. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  577. return pd_addr;
  578. }
  579. static void gmc_v8_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  580. unsigned pasid)
  581. {
  582. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  583. }
  584. /**
  585. * gmc_v8_0_set_pte_pde - update the page tables using MMIO
  586. *
  587. * @adev: amdgpu_device pointer
  588. * @cpu_pt_addr: cpu address of the page table
  589. * @gpu_page_idx: entry in the page table to update
  590. * @addr: dst addr to write into pte/pde
  591. * @flags: access flags
  592. *
  593. * Update the page tables using the CPU.
  594. */
  595. static int gmc_v8_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  596. uint32_t gpu_page_idx, uint64_t addr,
  597. uint64_t flags)
  598. {
  599. void __iomem *ptr = (void *)cpu_pt_addr;
  600. uint64_t value;
  601. /*
  602. * PTE format on VI:
  603. * 63:40 reserved
  604. * 39:12 4k physical page base address
  605. * 11:7 fragment
  606. * 6 write
  607. * 5 read
  608. * 4 exe
  609. * 3 reserved
  610. * 2 snooped
  611. * 1 system
  612. * 0 valid
  613. *
  614. * PDE format on VI:
  615. * 63:59 block fragment size
  616. * 58:40 reserved
  617. * 39:1 physical base address of PTE
  618. * bits 5:1 must be 0.
  619. * 0 valid
  620. */
  621. value = addr & 0x000000FFFFFFF000ULL;
  622. value |= flags;
  623. writeq(value, ptr + (gpu_page_idx * 8));
  624. return 0;
  625. }
  626. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  627. uint32_t flags)
  628. {
  629. uint64_t pte_flag = 0;
  630. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  631. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  632. if (flags & AMDGPU_VM_PAGE_READABLE)
  633. pte_flag |= AMDGPU_PTE_READABLE;
  634. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  635. pte_flag |= AMDGPU_PTE_WRITEABLE;
  636. if (flags & AMDGPU_VM_PAGE_PRT)
  637. pte_flag |= AMDGPU_PTE_PRT;
  638. return pte_flag;
  639. }
  640. static void gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, int level,
  641. uint64_t *addr, uint64_t *flags)
  642. {
  643. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  644. }
  645. /**
  646. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  647. *
  648. * @adev: amdgpu_device pointer
  649. * @value: true redirects VM faults to the default page
  650. */
  651. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  652. bool value)
  653. {
  654. u32 tmp;
  655. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  656. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  657. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  658. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  659. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  660. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  661. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  662. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  663. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  664. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  665. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  666. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  667. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  668. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  669. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  670. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  671. }
  672. /**
  673. * gmc_v8_0_set_prt - set PRT VM fault
  674. *
  675. * @adev: amdgpu_device pointer
  676. * @enable: enable/disable VM fault handling for PRT
  677. */
  678. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  679. {
  680. u32 tmp;
  681. if (enable && !adev->gmc.prt_warning) {
  682. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  683. adev->gmc.prt_warning = true;
  684. }
  685. tmp = RREG32(mmVM_PRT_CNTL);
  686. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  687. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  688. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  689. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  690. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  691. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  692. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  693. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  694. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  695. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  696. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  697. L1_TLB_STORE_INVALID_ENTRIES, enable);
  698. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  699. MASK_PDE0_FAULT, enable);
  700. WREG32(mmVM_PRT_CNTL, tmp);
  701. if (enable) {
  702. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  703. uint32_t high = adev->vm_manager.max_pfn -
  704. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  705. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  706. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  707. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  708. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  709. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  710. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  711. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  712. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  713. } else {
  714. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  715. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  716. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  717. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  718. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  719. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  720. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  721. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  722. }
  723. }
  724. /**
  725. * gmc_v8_0_gart_enable - gart enable
  726. *
  727. * @adev: amdgpu_device pointer
  728. *
  729. * This sets up the TLBs, programs the page tables for VMID0,
  730. * sets up the hw for VMIDs 1-15 which are allocated on
  731. * demand, and sets up the global locations for the LDS, GDS,
  732. * and GPUVM for FSA64 clients (CIK).
  733. * Returns 0 for success, errors for failure.
  734. */
  735. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  736. {
  737. uint64_t table_addr;
  738. int r, i;
  739. u32 tmp, field;
  740. if (adev->gart.bo == NULL) {
  741. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  742. return -EINVAL;
  743. }
  744. r = amdgpu_gart_table_vram_pin(adev);
  745. if (r)
  746. return r;
  747. table_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
  748. /* Setup TLB control */
  749. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  750. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  751. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  752. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  753. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  754. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  755. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  756. /* Setup L2 cache */
  757. tmp = RREG32(mmVM_L2_CNTL);
  758. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  759. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  760. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  761. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  762. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  763. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  764. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  765. WREG32(mmVM_L2_CNTL, tmp);
  766. tmp = RREG32(mmVM_L2_CNTL2);
  767. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  768. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  769. WREG32(mmVM_L2_CNTL2, tmp);
  770. field = adev->vm_manager.fragment_size;
  771. tmp = RREG32(mmVM_L2_CNTL3);
  772. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  773. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  774. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  775. WREG32(mmVM_L2_CNTL3, tmp);
  776. /* XXX: set to enable PTE/PDE in system memory */
  777. tmp = RREG32(mmVM_L2_CNTL4);
  778. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  779. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  780. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  781. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  782. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  783. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  784. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  785. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  786. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  787. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  788. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  789. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  790. WREG32(mmVM_L2_CNTL4, tmp);
  791. /* setup context0 */
  792. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  793. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  794. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, table_addr >> 12);
  795. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  796. (u32)(adev->dummy_page_addr >> 12));
  797. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  798. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  799. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  800. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  801. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  802. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  803. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  804. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  805. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  806. /* empty context1-15 */
  807. /* FIXME start with 4G, once using 2 level pt switch to full
  808. * vm size space
  809. */
  810. /* set vm size, must be a multiple of 4 */
  811. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  812. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  813. for (i = 1; i < 16; i++) {
  814. if (i < 8)
  815. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  816. table_addr >> 12);
  817. else
  818. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  819. table_addr >> 12);
  820. }
  821. /* enable context1-15 */
  822. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  823. (u32)(adev->dummy_page_addr >> 12));
  824. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  825. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  826. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  827. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  828. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  829. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  830. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  831. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  832. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  833. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  834. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  835. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  836. adev->vm_manager.block_size - 9);
  837. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  838. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  839. gmc_v8_0_set_fault_enable_default(adev, false);
  840. else
  841. gmc_v8_0_set_fault_enable_default(adev, true);
  842. gmc_v8_0_flush_gpu_tlb(adev, 0);
  843. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  844. (unsigned)(adev->gmc.gart_size >> 20),
  845. (unsigned long long)table_addr);
  846. adev->gart.ready = true;
  847. return 0;
  848. }
  849. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  850. {
  851. int r;
  852. if (adev->gart.bo) {
  853. WARN(1, "R600 PCIE GART already initialized\n");
  854. return 0;
  855. }
  856. /* Initialize common gart structure */
  857. r = amdgpu_gart_init(adev);
  858. if (r)
  859. return r;
  860. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  861. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  862. return amdgpu_gart_table_vram_alloc(adev);
  863. }
  864. /**
  865. * gmc_v8_0_gart_disable - gart disable
  866. *
  867. * @adev: amdgpu_device pointer
  868. *
  869. * This disables all VM page table (CIK).
  870. */
  871. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  872. {
  873. u32 tmp;
  874. /* Disable all tables */
  875. WREG32(mmVM_CONTEXT0_CNTL, 0);
  876. WREG32(mmVM_CONTEXT1_CNTL, 0);
  877. /* Setup TLB control */
  878. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  879. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  880. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  881. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  882. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  883. /* Setup L2 cache */
  884. tmp = RREG32(mmVM_L2_CNTL);
  885. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  886. WREG32(mmVM_L2_CNTL, tmp);
  887. WREG32(mmVM_L2_CNTL2, 0);
  888. amdgpu_gart_table_vram_unpin(adev);
  889. }
  890. /**
  891. * gmc_v8_0_vm_decode_fault - print human readable fault info
  892. *
  893. * @adev: amdgpu_device pointer
  894. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  895. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  896. *
  897. * Print human readable fault information (CIK).
  898. */
  899. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  900. u32 addr, u32 mc_client, unsigned pasid)
  901. {
  902. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  903. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  904. PROTECTIONS);
  905. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  906. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  907. u32 mc_id;
  908. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  909. MEMORY_CLIENT_ID);
  910. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  911. protections, vmid, pasid, addr,
  912. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  913. MEMORY_CLIENT_RW) ?
  914. "write" : "read", block, mc_client, mc_id);
  915. }
  916. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  917. {
  918. switch (mc_seq_vram_type) {
  919. case MC_SEQ_MISC0__MT__GDDR1:
  920. return AMDGPU_VRAM_TYPE_GDDR1;
  921. case MC_SEQ_MISC0__MT__DDR2:
  922. return AMDGPU_VRAM_TYPE_DDR2;
  923. case MC_SEQ_MISC0__MT__GDDR3:
  924. return AMDGPU_VRAM_TYPE_GDDR3;
  925. case MC_SEQ_MISC0__MT__GDDR4:
  926. return AMDGPU_VRAM_TYPE_GDDR4;
  927. case MC_SEQ_MISC0__MT__GDDR5:
  928. return AMDGPU_VRAM_TYPE_GDDR5;
  929. case MC_SEQ_MISC0__MT__HBM:
  930. return AMDGPU_VRAM_TYPE_HBM;
  931. case MC_SEQ_MISC0__MT__DDR3:
  932. return AMDGPU_VRAM_TYPE_DDR3;
  933. default:
  934. return AMDGPU_VRAM_TYPE_UNKNOWN;
  935. }
  936. }
  937. static int gmc_v8_0_early_init(void *handle)
  938. {
  939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  940. gmc_v8_0_set_gmc_funcs(adev);
  941. gmc_v8_0_set_irq_funcs(adev);
  942. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  943. adev->gmc.shared_aperture_end =
  944. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  945. adev->gmc.private_aperture_start =
  946. adev->gmc.shared_aperture_end + 1;
  947. adev->gmc.private_aperture_end =
  948. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  949. return 0;
  950. }
  951. static int gmc_v8_0_late_init(void *handle)
  952. {
  953. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  954. amdgpu_bo_late_init(adev);
  955. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  956. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  957. else
  958. return 0;
  959. }
  960. static unsigned gmc_v8_0_get_vbios_fb_size(struct amdgpu_device *adev)
  961. {
  962. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  963. unsigned size;
  964. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  965. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  966. } else {
  967. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  968. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  969. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  970. 4);
  971. }
  972. /* return 0 if the pre-OS buffer uses up most of vram */
  973. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  974. return 0;
  975. return size;
  976. }
  977. #define mmMC_SEQ_MISC0_FIJI 0xA71
  978. static int gmc_v8_0_sw_init(void *handle)
  979. {
  980. int r;
  981. int dma_bits;
  982. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  983. if (adev->flags & AMD_IS_APU) {
  984. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  985. } else {
  986. u32 tmp;
  987. if ((adev->asic_type == CHIP_FIJI) ||
  988. (adev->asic_type == CHIP_VEGAM))
  989. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  990. else
  991. tmp = RREG32(mmMC_SEQ_MISC0);
  992. tmp &= MC_SEQ_MISC0__MT__MASK;
  993. adev->gmc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  994. }
  995. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
  996. if (r)
  997. return r;
  998. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
  999. if (r)
  1000. return r;
  1001. /* Adjust VM size here.
  1002. * Currently set to 4GB ((1 << 20) 4k pages).
  1003. * Max GPUVM size for cayman and SI is 40 bits.
  1004. */
  1005. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  1006. /* Set the internal MC address mask
  1007. * This is the max address of the GPU's
  1008. * internal address space.
  1009. */
  1010. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1011. /* set DMA mask + need_dma32 flags.
  1012. * PCIE - can handle 40-bits.
  1013. * IGP - can handle 40-bits
  1014. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1015. */
  1016. adev->need_dma32 = false;
  1017. dma_bits = adev->need_dma32 ? 32 : 40;
  1018. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1019. if (r) {
  1020. adev->need_dma32 = true;
  1021. dma_bits = 32;
  1022. pr_warn("amdgpu: No suitable DMA available\n");
  1023. }
  1024. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1025. if (r) {
  1026. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  1027. pr_warn("amdgpu: No coherent DMA available\n");
  1028. }
  1029. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  1030. r = gmc_v8_0_init_microcode(adev);
  1031. if (r) {
  1032. DRM_ERROR("Failed to load mc firmware!\n");
  1033. return r;
  1034. }
  1035. r = gmc_v8_0_mc_init(adev);
  1036. if (r)
  1037. return r;
  1038. adev->gmc.stolen_size = gmc_v8_0_get_vbios_fb_size(adev);
  1039. /* Memory manager */
  1040. r = amdgpu_bo_init(adev);
  1041. if (r)
  1042. return r;
  1043. r = gmc_v8_0_gart_init(adev);
  1044. if (r)
  1045. return r;
  1046. /*
  1047. * number of VMs
  1048. * VMID 0 is reserved for System
  1049. * amdgpu graphics/compute will use VMIDs 1-7
  1050. * amdkfd will use VMIDs 8-15
  1051. */
  1052. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  1053. amdgpu_vm_manager_init(adev);
  1054. /* base offset of vram pages */
  1055. if (adev->flags & AMD_IS_APU) {
  1056. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1057. tmp <<= 22;
  1058. adev->vm_manager.vram_base_offset = tmp;
  1059. } else {
  1060. adev->vm_manager.vram_base_offset = 0;
  1061. }
  1062. adev->gmc.vm_fault_info = kmalloc(sizeof(struct kfd_vm_fault_info),
  1063. GFP_KERNEL);
  1064. if (!adev->gmc.vm_fault_info)
  1065. return -ENOMEM;
  1066. atomic_set(&adev->gmc.vm_fault_info_updated, 0);
  1067. return 0;
  1068. }
  1069. static int gmc_v8_0_sw_fini(void *handle)
  1070. {
  1071. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1072. amdgpu_gem_force_release(adev);
  1073. amdgpu_vm_manager_fini(adev);
  1074. kfree(adev->gmc.vm_fault_info);
  1075. amdgpu_gart_table_vram_free(adev);
  1076. amdgpu_bo_fini(adev);
  1077. amdgpu_gart_fini(adev);
  1078. release_firmware(adev->gmc.fw);
  1079. adev->gmc.fw = NULL;
  1080. return 0;
  1081. }
  1082. static int gmc_v8_0_hw_init(void *handle)
  1083. {
  1084. int r;
  1085. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1086. gmc_v8_0_init_golden_registers(adev);
  1087. gmc_v8_0_mc_program(adev);
  1088. if (adev->asic_type == CHIP_TONGA) {
  1089. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1090. if (r) {
  1091. DRM_ERROR("Failed to load MC firmware!\n");
  1092. return r;
  1093. }
  1094. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1095. adev->asic_type == CHIP_POLARIS10 ||
  1096. adev->asic_type == CHIP_POLARIS12) {
  1097. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1098. if (r) {
  1099. DRM_ERROR("Failed to load MC firmware!\n");
  1100. return r;
  1101. }
  1102. }
  1103. r = gmc_v8_0_gart_enable(adev);
  1104. if (r)
  1105. return r;
  1106. return r;
  1107. }
  1108. static int gmc_v8_0_hw_fini(void *handle)
  1109. {
  1110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1111. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  1112. gmc_v8_0_gart_disable(adev);
  1113. return 0;
  1114. }
  1115. static int gmc_v8_0_suspend(void *handle)
  1116. {
  1117. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1118. gmc_v8_0_hw_fini(adev);
  1119. return 0;
  1120. }
  1121. static int gmc_v8_0_resume(void *handle)
  1122. {
  1123. int r;
  1124. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1125. r = gmc_v8_0_hw_init(adev);
  1126. if (r)
  1127. return r;
  1128. amdgpu_vmid_reset_all(adev);
  1129. return 0;
  1130. }
  1131. static bool gmc_v8_0_is_idle(void *handle)
  1132. {
  1133. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1134. u32 tmp = RREG32(mmSRBM_STATUS);
  1135. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1136. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1137. return false;
  1138. return true;
  1139. }
  1140. static int gmc_v8_0_wait_for_idle(void *handle)
  1141. {
  1142. unsigned i;
  1143. u32 tmp;
  1144. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1145. for (i = 0; i < adev->usec_timeout; i++) {
  1146. /* read MC_STATUS */
  1147. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1148. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1149. SRBM_STATUS__MCC_BUSY_MASK |
  1150. SRBM_STATUS__MCD_BUSY_MASK |
  1151. SRBM_STATUS__VMC_BUSY_MASK |
  1152. SRBM_STATUS__VMC1_BUSY_MASK);
  1153. if (!tmp)
  1154. return 0;
  1155. udelay(1);
  1156. }
  1157. return -ETIMEDOUT;
  1158. }
  1159. static bool gmc_v8_0_check_soft_reset(void *handle)
  1160. {
  1161. u32 srbm_soft_reset = 0;
  1162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1163. u32 tmp = RREG32(mmSRBM_STATUS);
  1164. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1165. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1166. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1167. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1168. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1169. if (!(adev->flags & AMD_IS_APU))
  1170. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1171. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1172. }
  1173. if (srbm_soft_reset) {
  1174. adev->gmc.srbm_soft_reset = srbm_soft_reset;
  1175. return true;
  1176. } else {
  1177. adev->gmc.srbm_soft_reset = 0;
  1178. return false;
  1179. }
  1180. }
  1181. static int gmc_v8_0_pre_soft_reset(void *handle)
  1182. {
  1183. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1184. if (!adev->gmc.srbm_soft_reset)
  1185. return 0;
  1186. gmc_v8_0_mc_stop(adev);
  1187. if (gmc_v8_0_wait_for_idle(adev)) {
  1188. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1189. }
  1190. return 0;
  1191. }
  1192. static int gmc_v8_0_soft_reset(void *handle)
  1193. {
  1194. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1195. u32 srbm_soft_reset;
  1196. if (!adev->gmc.srbm_soft_reset)
  1197. return 0;
  1198. srbm_soft_reset = adev->gmc.srbm_soft_reset;
  1199. if (srbm_soft_reset) {
  1200. u32 tmp;
  1201. tmp = RREG32(mmSRBM_SOFT_RESET);
  1202. tmp |= srbm_soft_reset;
  1203. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1204. WREG32(mmSRBM_SOFT_RESET, tmp);
  1205. tmp = RREG32(mmSRBM_SOFT_RESET);
  1206. udelay(50);
  1207. tmp &= ~srbm_soft_reset;
  1208. WREG32(mmSRBM_SOFT_RESET, tmp);
  1209. tmp = RREG32(mmSRBM_SOFT_RESET);
  1210. /* Wait a little for things to settle down */
  1211. udelay(50);
  1212. }
  1213. return 0;
  1214. }
  1215. static int gmc_v8_0_post_soft_reset(void *handle)
  1216. {
  1217. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1218. if (!adev->gmc.srbm_soft_reset)
  1219. return 0;
  1220. gmc_v8_0_mc_resume(adev);
  1221. return 0;
  1222. }
  1223. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1224. struct amdgpu_irq_src *src,
  1225. unsigned type,
  1226. enum amdgpu_interrupt_state state)
  1227. {
  1228. u32 tmp;
  1229. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1230. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1231. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1232. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1233. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1234. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1235. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1236. switch (state) {
  1237. case AMDGPU_IRQ_STATE_DISABLE:
  1238. /* system context */
  1239. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1240. tmp &= ~bits;
  1241. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1242. /* VMs */
  1243. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1244. tmp &= ~bits;
  1245. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1246. break;
  1247. case AMDGPU_IRQ_STATE_ENABLE:
  1248. /* system context */
  1249. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1250. tmp |= bits;
  1251. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1252. /* VMs */
  1253. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1254. tmp |= bits;
  1255. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1256. break;
  1257. default:
  1258. break;
  1259. }
  1260. return 0;
  1261. }
  1262. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1263. struct amdgpu_irq_src *source,
  1264. struct amdgpu_iv_entry *entry)
  1265. {
  1266. u32 addr, status, mc_client, vmid;
  1267. if (amdgpu_sriov_vf(adev)) {
  1268. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1269. entry->src_id, entry->src_data[0]);
  1270. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1271. return 0;
  1272. }
  1273. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1274. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1275. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1276. /* reset addr and status */
  1277. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1278. if (!addr && !status)
  1279. return 0;
  1280. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1281. gmc_v8_0_set_fault_enable_default(adev, false);
  1282. if (printk_ratelimit()) {
  1283. struct amdgpu_task_info task_info = { 0 };
  1284. amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
  1285. dev_err(adev->dev, "GPU fault detected: %d 0x%08x for process %s pid %d thread %s pid %d\n",
  1286. entry->src_id, entry->src_data[0], task_info.process_name,
  1287. task_info.tgid, task_info.task_name, task_info.pid);
  1288. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1289. addr);
  1290. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1291. status);
  1292. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client,
  1293. entry->pasid);
  1294. }
  1295. vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1296. VMID);
  1297. if (amdgpu_amdkfd_is_kfd_vmid(adev, vmid)
  1298. && !atomic_read(&adev->gmc.vm_fault_info_updated)) {
  1299. struct kfd_vm_fault_info *info = adev->gmc.vm_fault_info;
  1300. u32 protections = REG_GET_FIELD(status,
  1301. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1302. PROTECTIONS);
  1303. info->vmid = vmid;
  1304. info->mc_id = REG_GET_FIELD(status,
  1305. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1306. MEMORY_CLIENT_ID);
  1307. info->status = status;
  1308. info->page_addr = addr;
  1309. info->prot_valid = protections & 0x7 ? true : false;
  1310. info->prot_read = protections & 0x8 ? true : false;
  1311. info->prot_write = protections & 0x10 ? true : false;
  1312. info->prot_exec = protections & 0x20 ? true : false;
  1313. mb();
  1314. atomic_set(&adev->gmc.vm_fault_info_updated, 1);
  1315. }
  1316. return 0;
  1317. }
  1318. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1319. bool enable)
  1320. {
  1321. uint32_t data;
  1322. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1323. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1324. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1325. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1326. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1327. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1328. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1329. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1330. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1331. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1332. data = RREG32(mmMC_XPB_CLK_GAT);
  1333. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1334. WREG32(mmMC_XPB_CLK_GAT, data);
  1335. data = RREG32(mmATC_MISC_CG);
  1336. data |= ATC_MISC_CG__ENABLE_MASK;
  1337. WREG32(mmATC_MISC_CG, data);
  1338. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1339. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1340. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1341. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1342. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1343. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1344. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1345. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1346. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1347. data = RREG32(mmVM_L2_CG);
  1348. data |= VM_L2_CG__ENABLE_MASK;
  1349. WREG32(mmVM_L2_CG, data);
  1350. } else {
  1351. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1352. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1353. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1354. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1355. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1356. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1357. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1358. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1359. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1360. data = RREG32(mmMC_XPB_CLK_GAT);
  1361. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1362. WREG32(mmMC_XPB_CLK_GAT, data);
  1363. data = RREG32(mmATC_MISC_CG);
  1364. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1365. WREG32(mmATC_MISC_CG, data);
  1366. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1367. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1368. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1369. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1370. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1371. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1372. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1373. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1374. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1375. data = RREG32(mmVM_L2_CG);
  1376. data &= ~VM_L2_CG__ENABLE_MASK;
  1377. WREG32(mmVM_L2_CG, data);
  1378. }
  1379. }
  1380. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1381. bool enable)
  1382. {
  1383. uint32_t data;
  1384. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1385. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1386. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1387. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1388. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1389. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1390. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1391. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1392. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1393. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1394. data = RREG32(mmMC_XPB_CLK_GAT);
  1395. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1396. WREG32(mmMC_XPB_CLK_GAT, data);
  1397. data = RREG32(mmATC_MISC_CG);
  1398. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1399. WREG32(mmATC_MISC_CG, data);
  1400. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1401. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1402. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1403. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1404. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1405. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1406. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1407. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1408. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1409. data = RREG32(mmVM_L2_CG);
  1410. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1411. WREG32(mmVM_L2_CG, data);
  1412. } else {
  1413. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1414. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1415. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1416. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1417. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1418. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1419. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1420. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1421. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1422. data = RREG32(mmMC_XPB_CLK_GAT);
  1423. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1424. WREG32(mmMC_XPB_CLK_GAT, data);
  1425. data = RREG32(mmATC_MISC_CG);
  1426. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1427. WREG32(mmATC_MISC_CG, data);
  1428. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1429. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1430. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1431. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1432. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1433. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1434. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1435. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1436. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1437. data = RREG32(mmVM_L2_CG);
  1438. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1439. WREG32(mmVM_L2_CG, data);
  1440. }
  1441. }
  1442. static int gmc_v8_0_set_clockgating_state(void *handle,
  1443. enum amd_clockgating_state state)
  1444. {
  1445. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1446. if (amdgpu_sriov_vf(adev))
  1447. return 0;
  1448. switch (adev->asic_type) {
  1449. case CHIP_FIJI:
  1450. fiji_update_mc_medium_grain_clock_gating(adev,
  1451. state == AMD_CG_STATE_GATE);
  1452. fiji_update_mc_light_sleep(adev,
  1453. state == AMD_CG_STATE_GATE);
  1454. break;
  1455. default:
  1456. break;
  1457. }
  1458. return 0;
  1459. }
  1460. static int gmc_v8_0_set_powergating_state(void *handle,
  1461. enum amd_powergating_state state)
  1462. {
  1463. return 0;
  1464. }
  1465. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1466. {
  1467. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1468. int data;
  1469. if (amdgpu_sriov_vf(adev))
  1470. *flags = 0;
  1471. /* AMD_CG_SUPPORT_MC_MGCG */
  1472. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1473. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1474. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1475. /* AMD_CG_SUPPORT_MC_LS */
  1476. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1477. *flags |= AMD_CG_SUPPORT_MC_LS;
  1478. }
  1479. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1480. .name = "gmc_v8_0",
  1481. .early_init = gmc_v8_0_early_init,
  1482. .late_init = gmc_v8_0_late_init,
  1483. .sw_init = gmc_v8_0_sw_init,
  1484. .sw_fini = gmc_v8_0_sw_fini,
  1485. .hw_init = gmc_v8_0_hw_init,
  1486. .hw_fini = gmc_v8_0_hw_fini,
  1487. .suspend = gmc_v8_0_suspend,
  1488. .resume = gmc_v8_0_resume,
  1489. .is_idle = gmc_v8_0_is_idle,
  1490. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1491. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1492. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1493. .soft_reset = gmc_v8_0_soft_reset,
  1494. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1495. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1496. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1497. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1498. };
  1499. static const struct amdgpu_gmc_funcs gmc_v8_0_gmc_funcs = {
  1500. .flush_gpu_tlb = gmc_v8_0_flush_gpu_tlb,
  1501. .emit_flush_gpu_tlb = gmc_v8_0_emit_flush_gpu_tlb,
  1502. .emit_pasid_mapping = gmc_v8_0_emit_pasid_mapping,
  1503. .set_pte_pde = gmc_v8_0_set_pte_pde,
  1504. .set_prt = gmc_v8_0_set_prt,
  1505. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1506. .get_vm_pde = gmc_v8_0_get_vm_pde
  1507. };
  1508. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1509. .set = gmc_v8_0_vm_fault_interrupt_state,
  1510. .process = gmc_v8_0_process_interrupt,
  1511. };
  1512. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev)
  1513. {
  1514. adev->gmc.gmc_funcs = &gmc_v8_0_gmc_funcs;
  1515. }
  1516. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1517. {
  1518. adev->gmc.vm_fault.num_types = 1;
  1519. adev->gmc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1520. }
  1521. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1522. {
  1523. .type = AMD_IP_BLOCK_TYPE_GMC,
  1524. .major = 8,
  1525. .minor = 0,
  1526. .rev = 0,
  1527. .funcs = &gmc_v8_0_ip_funcs,
  1528. };
  1529. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1530. {
  1531. .type = AMD_IP_BLOCK_TYPE_GMC,
  1532. .major = 8,
  1533. .minor = 1,
  1534. .rev = 0,
  1535. .funcs = &gmc_v8_0_ip_funcs,
  1536. };
  1537. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1538. {
  1539. .type = AMD_IP_BLOCK_TYPE_GMC,
  1540. .major = 8,
  1541. .minor = 5,
  1542. .rev = 0,
  1543. .funcs = &gmc_v8_0_ip_funcs,
  1544. };