gmc_v7_0.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "cikd.h"
  28. #include "cik.h"
  29. #include "gmc_v7_0.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_amdkfd.h"
  32. #include "amdgpu_gem.h"
  33. #include "bif/bif_4_1_d.h"
  34. #include "bif/bif_4_1_sh_mask.h"
  35. #include "gmc/gmc_7_1_d.h"
  36. #include "gmc/gmc_7_1_sh_mask.h"
  37. #include "oss/oss_2_0_d.h"
  38. #include "oss/oss_2_0_sh_mask.h"
  39. #include "dce/dce_8_0_d.h"
  40. #include "dce/dce_8_0_sh_mask.h"
  41. #include "amdgpu_atombios.h"
  42. #include "ivsrcid/ivsrcid_vislands30.h"
  43. static void gmc_v7_0_set_gmc_funcs(struct amdgpu_device *adev);
  44. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  45. static int gmc_v7_0_wait_for_idle(void *handle);
  46. MODULE_FIRMWARE("amdgpu/bonaire_mc.bin");
  47. MODULE_FIRMWARE("amdgpu/hawaii_mc.bin");
  48. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  49. static const u32 golden_settings_iceland_a11[] =
  50. {
  51. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  53. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  55. };
  56. static const u32 iceland_mgcg_cgcg_init[] =
  57. {
  58. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  59. };
  60. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  61. {
  62. switch (adev->asic_type) {
  63. case CHIP_TOPAZ:
  64. amdgpu_device_program_register_sequence(adev,
  65. iceland_mgcg_cgcg_init,
  66. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  67. amdgpu_device_program_register_sequence(adev,
  68. golden_settings_iceland_a11,
  69. ARRAY_SIZE(golden_settings_iceland_a11));
  70. break;
  71. default:
  72. break;
  73. }
  74. }
  75. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  76. {
  77. u32 blackout;
  78. gmc_v7_0_wait_for_idle((void *)adev);
  79. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  80. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  81. /* Block CPU access */
  82. WREG32(mmBIF_FB_EN, 0);
  83. /* blackout the MC */
  84. blackout = REG_SET_FIELD(blackout,
  85. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  86. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  87. }
  88. /* wait for the MC to settle */
  89. udelay(100);
  90. }
  91. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  92. {
  93. u32 tmp;
  94. /* unblackout the MC */
  95. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  96. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  97. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  98. /* allow CPU access */
  99. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  100. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  101. WREG32(mmBIF_FB_EN, tmp);
  102. }
  103. /**
  104. * gmc_v7_0_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err;
  117. DRM_DEBUG("\n");
  118. switch (adev->asic_type) {
  119. case CHIP_BONAIRE:
  120. chip_name = "bonaire";
  121. break;
  122. case CHIP_HAWAII:
  123. chip_name = "hawaii";
  124. break;
  125. case CHIP_TOPAZ:
  126. chip_name = "topaz";
  127. break;
  128. case CHIP_KAVERI:
  129. case CHIP_KABINI:
  130. case CHIP_MULLINS:
  131. return 0;
  132. default: BUG();
  133. }
  134. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  135. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  136. if (err)
  137. goto out;
  138. err = amdgpu_ucode_validate(adev->gmc.fw);
  139. out:
  140. if (err) {
  141. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  142. release_firmware(adev->gmc.fw);
  143. adev->gmc.fw = NULL;
  144. }
  145. return err;
  146. }
  147. /**
  148. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  149. *
  150. * @adev: amdgpu_device pointer
  151. *
  152. * Load the GDDR MC ucode into the hw (CIK).
  153. * Returns 0 on success, error on failure.
  154. */
  155. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  156. {
  157. const struct mc_firmware_header_v1_0 *hdr;
  158. const __le32 *fw_data = NULL;
  159. const __le32 *io_mc_regs = NULL;
  160. u32 running;
  161. int i, ucode_size, regs_size;
  162. if (!adev->gmc.fw)
  163. return -EINVAL;
  164. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  165. amdgpu_ucode_print_mc_hdr(&hdr->header);
  166. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  167. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  168. io_mc_regs = (const __le32 *)
  169. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  170. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  171. fw_data = (const __le32 *)
  172. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  173. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  174. if (running == 0) {
  175. /* reset the engine and set to writable */
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  178. /* load mc io regs */
  179. for (i = 0; i < regs_size; i++) {
  180. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  181. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  182. }
  183. /* load the MC ucode */
  184. for (i = 0; i < ucode_size; i++)
  185. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  186. /* put the engine back into the active state */
  187. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  188. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  189. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  190. /* wait for training to complete */
  191. for (i = 0; i < adev->usec_timeout; i++) {
  192. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  193. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  194. break;
  195. udelay(1);
  196. }
  197. for (i = 0; i < adev->usec_timeout; i++) {
  198. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  199. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  200. break;
  201. udelay(1);
  202. }
  203. }
  204. return 0;
  205. }
  206. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  207. struct amdgpu_gmc *mc)
  208. {
  209. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  210. base <<= 24;
  211. amdgpu_gmc_vram_location(adev, &adev->gmc, base);
  212. amdgpu_gmc_gart_location(adev, mc);
  213. }
  214. /**
  215. * gmc_v7_0_mc_program - program the GPU memory controller
  216. *
  217. * @adev: amdgpu_device pointer
  218. *
  219. * Set the location of vram, gart, and AGP in the GPU's
  220. * physical address space (CIK).
  221. */
  222. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  223. {
  224. u32 tmp;
  225. int i, j;
  226. /* Initialize HDP */
  227. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  228. WREG32((0xb05 + j), 0x00000000);
  229. WREG32((0xb06 + j), 0x00000000);
  230. WREG32((0xb07 + j), 0x00000000);
  231. WREG32((0xb08 + j), 0x00000000);
  232. WREG32((0xb09 + j), 0x00000000);
  233. }
  234. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  235. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  236. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  237. }
  238. if (adev->mode_info.num_crtc) {
  239. /* Lockout access through VGA aperture*/
  240. tmp = RREG32(mmVGA_HDP_CONTROL);
  241. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  242. WREG32(mmVGA_HDP_CONTROL, tmp);
  243. /* disable VGA render */
  244. tmp = RREG32(mmVGA_RENDER_CONTROL);
  245. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  246. WREG32(mmVGA_RENDER_CONTROL, tmp);
  247. }
  248. /* Update configuration */
  249. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  250. adev->gmc.vram_start >> 12);
  251. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  252. adev->gmc.vram_end >> 12);
  253. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  254. adev->vram_scratch.gpu_addr >> 12);
  255. WREG32(mmMC_VM_AGP_BASE, 0);
  256. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  257. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  258. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  259. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  260. }
  261. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  262. tmp = RREG32(mmHDP_MISC_CNTL);
  263. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  264. WREG32(mmHDP_MISC_CNTL, tmp);
  265. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  266. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  267. }
  268. /**
  269. * gmc_v7_0_mc_init - initialize the memory controller driver params
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Look up the amount of vram, vram width, and decide how to place
  274. * vram and gart within the GPU's physical address space (CIK).
  275. * Returns 0 for success.
  276. */
  277. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  278. {
  279. int r;
  280. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  281. if (!adev->gmc.vram_width) {
  282. u32 tmp;
  283. int chansize, numchan;
  284. /* Get VRAM informations */
  285. tmp = RREG32(mmMC_ARB_RAMCFG);
  286. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  287. chansize = 64;
  288. } else {
  289. chansize = 32;
  290. }
  291. tmp = RREG32(mmMC_SHARED_CHMAP);
  292. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  293. case 0:
  294. default:
  295. numchan = 1;
  296. break;
  297. case 1:
  298. numchan = 2;
  299. break;
  300. case 2:
  301. numchan = 4;
  302. break;
  303. case 3:
  304. numchan = 8;
  305. break;
  306. case 4:
  307. numchan = 3;
  308. break;
  309. case 5:
  310. numchan = 6;
  311. break;
  312. case 6:
  313. numchan = 10;
  314. break;
  315. case 7:
  316. numchan = 12;
  317. break;
  318. case 8:
  319. numchan = 16;
  320. break;
  321. }
  322. adev->gmc.vram_width = numchan * chansize;
  323. }
  324. /* size in MB on si */
  325. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  326. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  327. if (!(adev->flags & AMD_IS_APU)) {
  328. r = amdgpu_device_resize_fb_bar(adev);
  329. if (r)
  330. return r;
  331. }
  332. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  333. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  334. #ifdef CONFIG_X86_64
  335. if (adev->flags & AMD_IS_APU) {
  336. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  337. adev->gmc.aper_size = adev->gmc.real_vram_size;
  338. }
  339. #endif
  340. /* In case the PCI BAR is larger than the actual amount of vram */
  341. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  342. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  343. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  344. /* set the gart size */
  345. if (amdgpu_gart_size == -1) {
  346. switch (adev->asic_type) {
  347. case CHIP_TOPAZ: /* no MM engines */
  348. default:
  349. adev->gmc.gart_size = 256ULL << 20;
  350. break;
  351. #ifdef CONFIG_DRM_AMDGPU_CIK
  352. case CHIP_BONAIRE: /* UVD, VCE do not support GPUVM */
  353. case CHIP_HAWAII: /* UVD, VCE do not support GPUVM */
  354. case CHIP_KAVERI: /* UVD, VCE do not support GPUVM */
  355. case CHIP_KABINI: /* UVD, VCE do not support GPUVM */
  356. case CHIP_MULLINS: /* UVD, VCE do not support GPUVM */
  357. adev->gmc.gart_size = 1024ULL << 20;
  358. break;
  359. #endif
  360. }
  361. } else {
  362. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  363. }
  364. gmc_v7_0_vram_gtt_location(adev, &adev->gmc);
  365. return 0;
  366. }
  367. /*
  368. * GART
  369. * VMID 0 is the physical GPU addresses as used by the kernel.
  370. * VMIDs 1-15 are used for userspace clients and are handled
  371. * by the amdgpu vm/hsa code.
  372. */
  373. /**
  374. * gmc_v7_0_flush_gpu_tlb - gart tlb flush callback
  375. *
  376. * @adev: amdgpu_device pointer
  377. * @vmid: vm instance to flush
  378. *
  379. * Flush the TLB for the requested page table (CIK).
  380. */
  381. static void gmc_v7_0_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid)
  382. {
  383. /* bits 0-15 are the VM contexts0-15 */
  384. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  385. }
  386. static uint64_t gmc_v7_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  387. unsigned vmid, uint64_t pd_addr)
  388. {
  389. uint32_t reg;
  390. if (vmid < 8)
  391. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  392. else
  393. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  394. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  395. /* bits 0-15 are the VM contexts0-15 */
  396. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  397. return pd_addr;
  398. }
  399. static void gmc_v7_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  400. unsigned pasid)
  401. {
  402. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  403. }
  404. /**
  405. * gmc_v7_0_set_pte_pde - update the page tables using MMIO
  406. *
  407. * @adev: amdgpu_device pointer
  408. * @cpu_pt_addr: cpu address of the page table
  409. * @gpu_page_idx: entry in the page table to update
  410. * @addr: dst addr to write into pte/pde
  411. * @flags: access flags
  412. *
  413. * Update the page tables using the CPU.
  414. */
  415. static int gmc_v7_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  416. uint32_t gpu_page_idx, uint64_t addr,
  417. uint64_t flags)
  418. {
  419. void __iomem *ptr = (void *)cpu_pt_addr;
  420. uint64_t value;
  421. value = addr & 0xFFFFFFFFFFFFF000ULL;
  422. value |= flags;
  423. writeq(value, ptr + (gpu_page_idx * 8));
  424. return 0;
  425. }
  426. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  427. uint32_t flags)
  428. {
  429. uint64_t pte_flag = 0;
  430. if (flags & AMDGPU_VM_PAGE_READABLE)
  431. pte_flag |= AMDGPU_PTE_READABLE;
  432. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  433. pte_flag |= AMDGPU_PTE_WRITEABLE;
  434. if (flags & AMDGPU_VM_PAGE_PRT)
  435. pte_flag |= AMDGPU_PTE_PRT;
  436. return pte_flag;
  437. }
  438. static void gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, int level,
  439. uint64_t *addr, uint64_t *flags)
  440. {
  441. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  442. }
  443. /**
  444. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  445. *
  446. * @adev: amdgpu_device pointer
  447. * @value: true redirects VM faults to the default page
  448. */
  449. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  450. bool value)
  451. {
  452. u32 tmp;
  453. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  454. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  455. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  456. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  457. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  458. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  459. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  460. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  461. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  462. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  463. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  464. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  465. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  466. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  467. }
  468. /**
  469. * gmc_v7_0_set_prt - set PRT VM fault
  470. *
  471. * @adev: amdgpu_device pointer
  472. * @enable: enable/disable VM fault handling for PRT
  473. */
  474. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  475. {
  476. uint32_t tmp;
  477. if (enable && !adev->gmc.prt_warning) {
  478. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  479. adev->gmc.prt_warning = true;
  480. }
  481. tmp = RREG32(mmVM_PRT_CNTL);
  482. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  483. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  484. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  485. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  486. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  487. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  488. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  489. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  490. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  491. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  492. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  493. L1_TLB_STORE_INVALID_ENTRIES, enable);
  494. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  495. MASK_PDE0_FAULT, enable);
  496. WREG32(mmVM_PRT_CNTL, tmp);
  497. if (enable) {
  498. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  499. uint32_t high = adev->vm_manager.max_pfn -
  500. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  501. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  502. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  503. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  504. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  505. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  506. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  507. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  508. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  509. } else {
  510. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  511. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  512. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  513. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  514. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  515. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  516. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  517. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  518. }
  519. }
  520. /**
  521. * gmc_v7_0_gart_enable - gart enable
  522. *
  523. * @adev: amdgpu_device pointer
  524. *
  525. * This sets up the TLBs, programs the page tables for VMID0,
  526. * sets up the hw for VMIDs 1-15 which are allocated on
  527. * demand, and sets up the global locations for the LDS, GDS,
  528. * and GPUVM for FSA64 clients (CIK).
  529. * Returns 0 for success, errors for failure.
  530. */
  531. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  532. {
  533. uint64_t table_addr;
  534. int r, i;
  535. u32 tmp, field;
  536. if (adev->gart.bo == NULL) {
  537. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  538. return -EINVAL;
  539. }
  540. r = amdgpu_gart_table_vram_pin(adev);
  541. if (r)
  542. return r;
  543. table_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
  544. /* Setup TLB control */
  545. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  546. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  547. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  548. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  549. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  550. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  551. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  552. /* Setup L2 cache */
  553. tmp = RREG32(mmVM_L2_CNTL);
  554. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  555. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  556. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  557. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  560. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  561. WREG32(mmVM_L2_CNTL, tmp);
  562. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  564. WREG32(mmVM_L2_CNTL2, tmp);
  565. field = adev->vm_manager.fragment_size;
  566. tmp = RREG32(mmVM_L2_CNTL3);
  567. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  570. WREG32(mmVM_L2_CNTL3, tmp);
  571. /* setup context0 */
  572. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  573. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  574. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, table_addr >> 12);
  575. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  576. (u32)(adev->dummy_page_addr >> 12));
  577. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  578. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  579. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  580. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  582. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  583. WREG32(0x575, 0);
  584. WREG32(0x576, 0);
  585. WREG32(0x577, 0);
  586. /* empty context1-15 */
  587. /* FIXME start with 4G, once using 2 level pt switch to full
  588. * vm size space
  589. */
  590. /* set vm size, must be a multiple of 4 */
  591. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  592. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  593. for (i = 1; i < 16; i++) {
  594. if (i < 8)
  595. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  596. table_addr >> 12);
  597. else
  598. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  599. table_addr >> 12);
  600. }
  601. /* enable context1-15 */
  602. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  603. (u32)(adev->dummy_page_addr >> 12));
  604. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  605. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  606. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  607. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  608. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  609. adev->vm_manager.block_size - 9);
  610. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  611. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  612. gmc_v7_0_set_fault_enable_default(adev, false);
  613. else
  614. gmc_v7_0_set_fault_enable_default(adev, true);
  615. if (adev->asic_type == CHIP_KAVERI) {
  616. tmp = RREG32(mmCHUB_CONTROL);
  617. tmp &= ~BYPASS_VM;
  618. WREG32(mmCHUB_CONTROL, tmp);
  619. }
  620. gmc_v7_0_flush_gpu_tlb(adev, 0);
  621. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  622. (unsigned)(adev->gmc.gart_size >> 20),
  623. (unsigned long long)table_addr);
  624. adev->gart.ready = true;
  625. return 0;
  626. }
  627. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  628. {
  629. int r;
  630. if (adev->gart.bo) {
  631. WARN(1, "R600 PCIE GART already initialized\n");
  632. return 0;
  633. }
  634. /* Initialize common gart structure */
  635. r = amdgpu_gart_init(adev);
  636. if (r)
  637. return r;
  638. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  639. adev->gart.gart_pte_flags = 0;
  640. return amdgpu_gart_table_vram_alloc(adev);
  641. }
  642. /**
  643. * gmc_v7_0_gart_disable - gart disable
  644. *
  645. * @adev: amdgpu_device pointer
  646. *
  647. * This disables all VM page table (CIK).
  648. */
  649. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  650. {
  651. u32 tmp;
  652. /* Disable all tables */
  653. WREG32(mmVM_CONTEXT0_CNTL, 0);
  654. WREG32(mmVM_CONTEXT1_CNTL, 0);
  655. /* Setup TLB control */
  656. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  657. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  658. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  659. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  660. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  661. /* Setup L2 cache */
  662. tmp = RREG32(mmVM_L2_CNTL);
  663. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  664. WREG32(mmVM_L2_CNTL, tmp);
  665. WREG32(mmVM_L2_CNTL2, 0);
  666. amdgpu_gart_table_vram_unpin(adev);
  667. }
  668. /**
  669. * gmc_v7_0_vm_decode_fault - print human readable fault info
  670. *
  671. * @adev: amdgpu_device pointer
  672. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  673. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  674. *
  675. * Print human readable fault information (CIK).
  676. */
  677. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  678. u32 addr, u32 mc_client, unsigned pasid)
  679. {
  680. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  681. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  682. PROTECTIONS);
  683. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  684. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  685. u32 mc_id;
  686. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  687. MEMORY_CLIENT_ID);
  688. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  689. protections, vmid, pasid, addr,
  690. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  691. MEMORY_CLIENT_RW) ?
  692. "write" : "read", block, mc_client, mc_id);
  693. }
  694. static const u32 mc_cg_registers[] = {
  695. mmMC_HUB_MISC_HUB_CG,
  696. mmMC_HUB_MISC_SIP_CG,
  697. mmMC_HUB_MISC_VM_CG,
  698. mmMC_XPB_CLK_GAT,
  699. mmATC_MISC_CG,
  700. mmMC_CITF_MISC_WR_CG,
  701. mmMC_CITF_MISC_RD_CG,
  702. mmMC_CITF_MISC_VM_CG,
  703. mmVM_L2_CG,
  704. };
  705. static const u32 mc_cg_ls_en[] = {
  706. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  707. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  708. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  709. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  710. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  711. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  712. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  713. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  714. VM_L2_CG__MEM_LS_ENABLE_MASK,
  715. };
  716. static const u32 mc_cg_en[] = {
  717. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  718. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  719. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  720. MC_XPB_CLK_GAT__ENABLE_MASK,
  721. ATC_MISC_CG__ENABLE_MASK,
  722. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  723. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  724. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  725. VM_L2_CG__ENABLE_MASK,
  726. };
  727. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  728. bool enable)
  729. {
  730. int i;
  731. u32 orig, data;
  732. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  733. orig = data = RREG32(mc_cg_registers[i]);
  734. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  735. data |= mc_cg_ls_en[i];
  736. else
  737. data &= ~mc_cg_ls_en[i];
  738. if (data != orig)
  739. WREG32(mc_cg_registers[i], data);
  740. }
  741. }
  742. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  743. bool enable)
  744. {
  745. int i;
  746. u32 orig, data;
  747. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  748. orig = data = RREG32(mc_cg_registers[i]);
  749. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  750. data |= mc_cg_en[i];
  751. else
  752. data &= ~mc_cg_en[i];
  753. if (data != orig)
  754. WREG32(mc_cg_registers[i], data);
  755. }
  756. }
  757. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  758. bool enable)
  759. {
  760. u32 orig, data;
  761. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  762. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  763. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  764. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  765. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  766. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  767. } else {
  768. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  769. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  770. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  771. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  772. }
  773. if (orig != data)
  774. WREG32_PCIE(ixPCIE_CNTL2, data);
  775. }
  776. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  777. bool enable)
  778. {
  779. u32 orig, data;
  780. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  781. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  782. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  783. else
  784. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  785. if (orig != data)
  786. WREG32(mmHDP_HOST_PATH_CNTL, data);
  787. }
  788. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  789. bool enable)
  790. {
  791. u32 orig, data;
  792. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  793. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  794. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  795. else
  796. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  797. if (orig != data)
  798. WREG32(mmHDP_MEM_POWER_LS, data);
  799. }
  800. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  801. {
  802. switch (mc_seq_vram_type) {
  803. case MC_SEQ_MISC0__MT__GDDR1:
  804. return AMDGPU_VRAM_TYPE_GDDR1;
  805. case MC_SEQ_MISC0__MT__DDR2:
  806. return AMDGPU_VRAM_TYPE_DDR2;
  807. case MC_SEQ_MISC0__MT__GDDR3:
  808. return AMDGPU_VRAM_TYPE_GDDR3;
  809. case MC_SEQ_MISC0__MT__GDDR4:
  810. return AMDGPU_VRAM_TYPE_GDDR4;
  811. case MC_SEQ_MISC0__MT__GDDR5:
  812. return AMDGPU_VRAM_TYPE_GDDR5;
  813. case MC_SEQ_MISC0__MT__HBM:
  814. return AMDGPU_VRAM_TYPE_HBM;
  815. case MC_SEQ_MISC0__MT__DDR3:
  816. return AMDGPU_VRAM_TYPE_DDR3;
  817. default:
  818. return AMDGPU_VRAM_TYPE_UNKNOWN;
  819. }
  820. }
  821. static int gmc_v7_0_early_init(void *handle)
  822. {
  823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  824. gmc_v7_0_set_gmc_funcs(adev);
  825. gmc_v7_0_set_irq_funcs(adev);
  826. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  827. adev->gmc.shared_aperture_end =
  828. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  829. adev->gmc.private_aperture_start =
  830. adev->gmc.shared_aperture_end + 1;
  831. adev->gmc.private_aperture_end =
  832. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  833. return 0;
  834. }
  835. static int gmc_v7_0_late_init(void *handle)
  836. {
  837. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  838. amdgpu_bo_late_init(adev);
  839. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  840. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  841. else
  842. return 0;
  843. }
  844. static unsigned gmc_v7_0_get_vbios_fb_size(struct amdgpu_device *adev)
  845. {
  846. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  847. unsigned size;
  848. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  849. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  850. } else {
  851. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  852. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  853. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  854. 4);
  855. }
  856. /* return 0 if the pre-OS buffer uses up most of vram */
  857. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  858. return 0;
  859. return size;
  860. }
  861. static int gmc_v7_0_sw_init(void *handle)
  862. {
  863. int r;
  864. int dma_bits;
  865. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  866. if (adev->flags & AMD_IS_APU) {
  867. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  868. } else {
  869. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  870. tmp &= MC_SEQ_MISC0__MT__MASK;
  871. adev->gmc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  872. }
  873. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
  874. if (r)
  875. return r;
  876. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
  877. if (r)
  878. return r;
  879. /* Adjust VM size here.
  880. * Currently set to 4GB ((1 << 20) 4k pages).
  881. * Max GPUVM size for cayman and SI is 40 bits.
  882. */
  883. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  884. /* Set the internal MC address mask
  885. * This is the max address of the GPU's
  886. * internal address space.
  887. */
  888. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  889. /* set DMA mask + need_dma32 flags.
  890. * PCIE - can handle 40-bits.
  891. * IGP - can handle 40-bits
  892. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  893. */
  894. adev->need_dma32 = false;
  895. dma_bits = adev->need_dma32 ? 32 : 40;
  896. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  897. if (r) {
  898. adev->need_dma32 = true;
  899. dma_bits = 32;
  900. pr_warn("amdgpu: No suitable DMA available\n");
  901. }
  902. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  903. if (r) {
  904. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  905. pr_warn("amdgpu: No coherent DMA available\n");
  906. }
  907. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  908. r = gmc_v7_0_init_microcode(adev);
  909. if (r) {
  910. DRM_ERROR("Failed to load mc firmware!\n");
  911. return r;
  912. }
  913. r = gmc_v7_0_mc_init(adev);
  914. if (r)
  915. return r;
  916. adev->gmc.stolen_size = gmc_v7_0_get_vbios_fb_size(adev);
  917. /* Memory manager */
  918. r = amdgpu_bo_init(adev);
  919. if (r)
  920. return r;
  921. r = gmc_v7_0_gart_init(adev);
  922. if (r)
  923. return r;
  924. /*
  925. * number of VMs
  926. * VMID 0 is reserved for System
  927. * amdgpu graphics/compute will use VMIDs 1-7
  928. * amdkfd will use VMIDs 8-15
  929. */
  930. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  931. amdgpu_vm_manager_init(adev);
  932. /* base offset of vram pages */
  933. if (adev->flags & AMD_IS_APU) {
  934. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  935. tmp <<= 22;
  936. adev->vm_manager.vram_base_offset = tmp;
  937. } else {
  938. adev->vm_manager.vram_base_offset = 0;
  939. }
  940. adev->gmc.vm_fault_info = kmalloc(sizeof(struct kfd_vm_fault_info),
  941. GFP_KERNEL);
  942. if (!adev->gmc.vm_fault_info)
  943. return -ENOMEM;
  944. atomic_set(&adev->gmc.vm_fault_info_updated, 0);
  945. return 0;
  946. }
  947. static int gmc_v7_0_sw_fini(void *handle)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. amdgpu_gem_force_release(adev);
  951. amdgpu_vm_manager_fini(adev);
  952. kfree(adev->gmc.vm_fault_info);
  953. amdgpu_gart_table_vram_free(adev);
  954. amdgpu_bo_fini(adev);
  955. amdgpu_gart_fini(adev);
  956. release_firmware(adev->gmc.fw);
  957. adev->gmc.fw = NULL;
  958. return 0;
  959. }
  960. static int gmc_v7_0_hw_init(void *handle)
  961. {
  962. int r;
  963. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  964. gmc_v7_0_init_golden_registers(adev);
  965. gmc_v7_0_mc_program(adev);
  966. if (!(adev->flags & AMD_IS_APU)) {
  967. r = gmc_v7_0_mc_load_microcode(adev);
  968. if (r) {
  969. DRM_ERROR("Failed to load MC firmware!\n");
  970. return r;
  971. }
  972. }
  973. r = gmc_v7_0_gart_enable(adev);
  974. if (r)
  975. return r;
  976. return r;
  977. }
  978. static int gmc_v7_0_hw_fini(void *handle)
  979. {
  980. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  981. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  982. gmc_v7_0_gart_disable(adev);
  983. return 0;
  984. }
  985. static int gmc_v7_0_suspend(void *handle)
  986. {
  987. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  988. gmc_v7_0_hw_fini(adev);
  989. return 0;
  990. }
  991. static int gmc_v7_0_resume(void *handle)
  992. {
  993. int r;
  994. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  995. r = gmc_v7_0_hw_init(adev);
  996. if (r)
  997. return r;
  998. amdgpu_vmid_reset_all(adev);
  999. return 0;
  1000. }
  1001. static bool gmc_v7_0_is_idle(void *handle)
  1002. {
  1003. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1004. u32 tmp = RREG32(mmSRBM_STATUS);
  1005. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1006. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1007. return false;
  1008. return true;
  1009. }
  1010. static int gmc_v7_0_wait_for_idle(void *handle)
  1011. {
  1012. unsigned i;
  1013. u32 tmp;
  1014. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1015. for (i = 0; i < adev->usec_timeout; i++) {
  1016. /* read MC_STATUS */
  1017. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1018. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1019. SRBM_STATUS__MCC_BUSY_MASK |
  1020. SRBM_STATUS__MCD_BUSY_MASK |
  1021. SRBM_STATUS__VMC_BUSY_MASK);
  1022. if (!tmp)
  1023. return 0;
  1024. udelay(1);
  1025. }
  1026. return -ETIMEDOUT;
  1027. }
  1028. static int gmc_v7_0_soft_reset(void *handle)
  1029. {
  1030. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1031. u32 srbm_soft_reset = 0;
  1032. u32 tmp = RREG32(mmSRBM_STATUS);
  1033. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1034. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1035. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1036. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1037. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1038. if (!(adev->flags & AMD_IS_APU))
  1039. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1040. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1041. }
  1042. if (srbm_soft_reset) {
  1043. gmc_v7_0_mc_stop(adev);
  1044. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1045. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1046. }
  1047. tmp = RREG32(mmSRBM_SOFT_RESET);
  1048. tmp |= srbm_soft_reset;
  1049. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1050. WREG32(mmSRBM_SOFT_RESET, tmp);
  1051. tmp = RREG32(mmSRBM_SOFT_RESET);
  1052. udelay(50);
  1053. tmp &= ~srbm_soft_reset;
  1054. WREG32(mmSRBM_SOFT_RESET, tmp);
  1055. tmp = RREG32(mmSRBM_SOFT_RESET);
  1056. /* Wait a little for things to settle down */
  1057. udelay(50);
  1058. gmc_v7_0_mc_resume(adev);
  1059. udelay(50);
  1060. }
  1061. return 0;
  1062. }
  1063. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1064. struct amdgpu_irq_src *src,
  1065. unsigned type,
  1066. enum amdgpu_interrupt_state state)
  1067. {
  1068. u32 tmp;
  1069. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1070. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1071. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1072. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1073. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1074. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1075. switch (state) {
  1076. case AMDGPU_IRQ_STATE_DISABLE:
  1077. /* system context */
  1078. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1079. tmp &= ~bits;
  1080. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1081. /* VMs */
  1082. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1083. tmp &= ~bits;
  1084. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1085. break;
  1086. case AMDGPU_IRQ_STATE_ENABLE:
  1087. /* system context */
  1088. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1089. tmp |= bits;
  1090. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1091. /* VMs */
  1092. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1093. tmp |= bits;
  1094. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. return 0;
  1100. }
  1101. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1102. struct amdgpu_irq_src *source,
  1103. struct amdgpu_iv_entry *entry)
  1104. {
  1105. u32 addr, status, mc_client, vmid;
  1106. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1107. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1108. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1109. /* reset addr and status */
  1110. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1111. if (!addr && !status)
  1112. return 0;
  1113. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1114. gmc_v7_0_set_fault_enable_default(adev, false);
  1115. if (printk_ratelimit()) {
  1116. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1117. entry->src_id, entry->src_data[0]);
  1118. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1119. addr);
  1120. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1121. status);
  1122. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client,
  1123. entry->pasid);
  1124. }
  1125. vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1126. VMID);
  1127. if (amdgpu_amdkfd_is_kfd_vmid(adev, vmid)
  1128. && !atomic_read(&adev->gmc.vm_fault_info_updated)) {
  1129. struct kfd_vm_fault_info *info = adev->gmc.vm_fault_info;
  1130. u32 protections = REG_GET_FIELD(status,
  1131. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1132. PROTECTIONS);
  1133. info->vmid = vmid;
  1134. info->mc_id = REG_GET_FIELD(status,
  1135. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1136. MEMORY_CLIENT_ID);
  1137. info->status = status;
  1138. info->page_addr = addr;
  1139. info->prot_valid = protections & 0x7 ? true : false;
  1140. info->prot_read = protections & 0x8 ? true : false;
  1141. info->prot_write = protections & 0x10 ? true : false;
  1142. info->prot_exec = protections & 0x20 ? true : false;
  1143. mb();
  1144. atomic_set(&adev->gmc.vm_fault_info_updated, 1);
  1145. }
  1146. return 0;
  1147. }
  1148. static int gmc_v7_0_set_clockgating_state(void *handle,
  1149. enum amd_clockgating_state state)
  1150. {
  1151. bool gate = false;
  1152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1153. if (state == AMD_CG_STATE_GATE)
  1154. gate = true;
  1155. if (!(adev->flags & AMD_IS_APU)) {
  1156. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1157. gmc_v7_0_enable_mc_ls(adev, gate);
  1158. }
  1159. gmc_v7_0_enable_bif_mgls(adev, gate);
  1160. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1161. gmc_v7_0_enable_hdp_ls(adev, gate);
  1162. return 0;
  1163. }
  1164. static int gmc_v7_0_set_powergating_state(void *handle,
  1165. enum amd_powergating_state state)
  1166. {
  1167. return 0;
  1168. }
  1169. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1170. .name = "gmc_v7_0",
  1171. .early_init = gmc_v7_0_early_init,
  1172. .late_init = gmc_v7_0_late_init,
  1173. .sw_init = gmc_v7_0_sw_init,
  1174. .sw_fini = gmc_v7_0_sw_fini,
  1175. .hw_init = gmc_v7_0_hw_init,
  1176. .hw_fini = gmc_v7_0_hw_fini,
  1177. .suspend = gmc_v7_0_suspend,
  1178. .resume = gmc_v7_0_resume,
  1179. .is_idle = gmc_v7_0_is_idle,
  1180. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1181. .soft_reset = gmc_v7_0_soft_reset,
  1182. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1183. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1184. };
  1185. static const struct amdgpu_gmc_funcs gmc_v7_0_gmc_funcs = {
  1186. .flush_gpu_tlb = gmc_v7_0_flush_gpu_tlb,
  1187. .emit_flush_gpu_tlb = gmc_v7_0_emit_flush_gpu_tlb,
  1188. .emit_pasid_mapping = gmc_v7_0_emit_pasid_mapping,
  1189. .set_pte_pde = gmc_v7_0_set_pte_pde,
  1190. .set_prt = gmc_v7_0_set_prt,
  1191. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1192. .get_vm_pde = gmc_v7_0_get_vm_pde
  1193. };
  1194. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1195. .set = gmc_v7_0_vm_fault_interrupt_state,
  1196. .process = gmc_v7_0_process_interrupt,
  1197. };
  1198. static void gmc_v7_0_set_gmc_funcs(struct amdgpu_device *adev)
  1199. {
  1200. adev->gmc.gmc_funcs = &gmc_v7_0_gmc_funcs;
  1201. }
  1202. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1203. {
  1204. adev->gmc.vm_fault.num_types = 1;
  1205. adev->gmc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1206. }
  1207. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1208. {
  1209. .type = AMD_IP_BLOCK_TYPE_GMC,
  1210. .major = 7,
  1211. .minor = 0,
  1212. .rev = 0,
  1213. .funcs = &gmc_v7_0_ip_funcs,
  1214. };
  1215. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1216. {
  1217. .type = AMD_IP_BLOCK_TYPE_GMC,
  1218. .major = 7,
  1219. .minor = 4,
  1220. .rev = 0,
  1221. .funcs = &gmc_v7_0_ip_funcs,
  1222. };