gfxhub_v1_0.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "gfxhub_v1_0.h"
  25. #include "gc/gc_9_0_offset.h"
  26. #include "gc/gc_9_0_sh_mask.h"
  27. #include "gc/gc_9_0_default.h"
  28. #include "vega10_enum.h"
  29. #include "soc15_common.h"
  30. u64 gfxhub_v1_0_get_mc_fb_offset(struct amdgpu_device *adev)
  31. {
  32. return (u64)RREG32_SOC15(GC, 0, mmMC_VM_FB_OFFSET) << 24;
  33. }
  34. static void gfxhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  35. {
  36. uint64_t value = amdgpu_gmc_pd_addr(adev->gart.bo);
  37. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
  38. lower_32_bits(value));
  39. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
  40. upper_32_bits(value));
  41. }
  42. static void gfxhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  43. {
  44. gfxhub_v1_0_init_gart_pt_regs(adev);
  45. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
  46. (u32)(adev->gmc.gart_start >> 12));
  47. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
  48. (u32)(adev->gmc.gart_start >> 44));
  49. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
  50. (u32)(adev->gmc.gart_end >> 12));
  51. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
  52. (u32)(adev->gmc.gart_end >> 44));
  53. }
  54. static void gfxhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  55. {
  56. uint64_t value;
  57. /* Program the AGP BAR */
  58. WREG32_SOC15(GC, 0, mmMC_VM_AGP_BASE, 0);
  59. WREG32_SOC15(GC, 0, mmMC_VM_AGP_BOT, adev->gmc.agp_start >> 24);
  60. WREG32_SOC15(GC, 0, mmMC_VM_AGP_TOP, adev->gmc.agp_end >> 24);
  61. /* Program the system aperture low logical page number. */
  62. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  63. min(adev->gmc.fb_start, adev->gmc.agp_start) >> 18);
  64. if (adev->asic_type == CHIP_RAVEN && adev->rev_id >= 0x8)
  65. /*
  66. * Raven2 has a HW issue that it is unable to use the vram which
  67. * is out of MC_VM_SYSTEM_APERTURE_HIGH_ADDR. So here is the
  68. * workaround that increase system aperture high address (add 1)
  69. * to get rid of the VM fault and hardware hang.
  70. */
  71. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  72. max((adev->gmc.fb_end >> 18) + 0x1,
  73. adev->gmc.agp_end >> 18));
  74. else
  75. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  76. max(adev->gmc.fb_end, adev->gmc.agp_end) >> 18);
  77. /* Set default page address. */
  78. value = adev->vram_scratch.gpu_addr - adev->gmc.vram_start
  79. + adev->vm_manager.vram_base_offset;
  80. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
  81. (u32)(value >> 12));
  82. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
  83. (u32)(value >> 44));
  84. /* Program "protection fault". */
  85. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
  86. (u32)(adev->dummy_page_addr >> 12));
  87. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
  88. (u32)((u64)adev->dummy_page_addr >> 44));
  89. WREG32_FIELD15(GC, 0, VM_L2_PROTECTION_FAULT_CNTL2,
  90. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  91. }
  92. static void gfxhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  93. {
  94. uint32_t tmp;
  95. /* Setup TLB control */
  96. tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
  97. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  98. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  99. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  100. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  101. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  102. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  103. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  104. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  105. MTYPE, MTYPE_UC);/* XXX for emulation. */
  106. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  107. WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  108. }
  109. static void gfxhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  110. {
  111. uint32_t tmp;
  112. /* Setup L2 cache */
  113. tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL);
  114. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  115. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  116. /* XXX for emulation, Refer to closed source code.*/
  117. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  118. 0);
  119. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  120. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  121. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  122. WREG32_SOC15(GC, 0, mmVM_L2_CNTL, tmp);
  123. tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL2);
  124. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  125. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  126. WREG32_SOC15(GC, 0, mmVM_L2_CNTL2, tmp);
  127. tmp = mmVM_L2_CNTL3_DEFAULT;
  128. if (adev->gmc.translate_further) {
  129. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 12);
  130. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
  131. L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
  132. } else {
  133. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
  134. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
  135. L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
  136. }
  137. WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, tmp);
  138. tmp = mmVM_L2_CNTL4_DEFAULT;
  139. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  140. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  141. WREG32_SOC15(GC, 0, mmVM_L2_CNTL4, tmp);
  142. }
  143. static void gfxhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
  144. {
  145. uint32_t tmp;
  146. tmp = RREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL);
  147. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  148. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  149. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL, tmp);
  150. }
  151. static void gfxhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
  152. {
  153. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
  154. 0XFFFFFFFF);
  155. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
  156. 0x0000000F);
  157. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32,
  158. 0);
  159. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32,
  160. 0);
  161. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32, 0);
  162. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32, 0);
  163. }
  164. static void gfxhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
  165. {
  166. unsigned num_level, block_size;
  167. uint32_t tmp;
  168. int i;
  169. num_level = adev->vm_manager.num_level;
  170. block_size = adev->vm_manager.block_size;
  171. if (adev->gmc.translate_further)
  172. num_level -= 1;
  173. else
  174. block_size -= 9;
  175. for (i = 0; i <= 14; i++) {
  176. tmp = RREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i);
  177. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  178. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
  179. num_level);
  180. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  181. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  182. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  183. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
  184. 1);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  195. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  196. PAGE_TABLE_BLOCK_SIZE,
  197. block_size);
  198. /* Send no-retry XNACK on fault to suppress VM fault storm. */
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
  201. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i, tmp);
  202. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
  203. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
  204. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32, i*2,
  205. lower_32_bits(adev->vm_manager.max_pfn - 1));
  206. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
  207. upper_32_bits(adev->vm_manager.max_pfn - 1));
  208. }
  209. }
  210. static void gfxhub_v1_0_program_invalidation(struct amdgpu_device *adev)
  211. {
  212. unsigned i;
  213. for (i = 0 ; i < 18; ++i) {
  214. WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
  215. 2 * i, 0xffffffff);
  216. WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
  217. 2 * i, 0x1f);
  218. }
  219. }
  220. int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
  221. {
  222. if (amdgpu_sriov_vf(adev)) {
  223. /*
  224. * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
  225. * VF copy registers so vbios post doesn't program them, for
  226. * SRIOV driver need to program them
  227. */
  228. WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_BASE,
  229. adev->gmc.vram_start >> 24);
  230. WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_TOP,
  231. adev->gmc.vram_end >> 24);
  232. }
  233. /* GART Enable. */
  234. gfxhub_v1_0_init_gart_aperture_regs(adev);
  235. gfxhub_v1_0_init_system_aperture_regs(adev);
  236. gfxhub_v1_0_init_tlb_regs(adev);
  237. gfxhub_v1_0_init_cache_regs(adev);
  238. gfxhub_v1_0_enable_system_domain(adev);
  239. gfxhub_v1_0_disable_identity_aperture(adev);
  240. gfxhub_v1_0_setup_vmid_config(adev);
  241. gfxhub_v1_0_program_invalidation(adev);
  242. return 0;
  243. }
  244. void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
  245. {
  246. u32 tmp;
  247. u32 i;
  248. /* Disable all tables */
  249. for (i = 0; i < 16; i++)
  250. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL, i, 0);
  251. /* Setup TLB control */
  252. tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
  253. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  254. tmp = REG_SET_FIELD(tmp,
  255. MC_VM_MX_L1_TLB_CNTL,
  256. ENABLE_ADVANCED_DRIVER_MODEL,
  257. 0);
  258. WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  259. /* Setup L2 cache */
  260. WREG32_FIELD15(GC, 0, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  261. WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, 0);
  262. }
  263. /**
  264. * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  265. *
  266. * @adev: amdgpu_device pointer
  267. * @value: true redirects VM faults to the default page
  268. */
  269. void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
  270. bool value)
  271. {
  272. u32 tmp;
  273. tmp = RREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  274. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  275. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  276. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  277. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  278. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  279. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  280. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  281. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  282. tmp = REG_SET_FIELD(tmp,
  283. VM_L2_PROTECTION_FAULT_CNTL,
  284. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  285. value);
  286. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  287. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  288. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  289. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  290. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  291. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  292. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  293. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  294. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  295. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  296. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  297. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  298. if (!value) {
  299. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  300. CRASH_ON_NO_RETRY_FAULT, 1);
  301. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  302. CRASH_ON_RETRY_FAULT, 1);
  303. }
  304. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
  305. }
  306. void gfxhub_v1_0_init(struct amdgpu_device *adev)
  307. {
  308. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
  309. hub->ctx0_ptb_addr_lo32 =
  310. SOC15_REG_OFFSET(GC, 0,
  311. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  312. hub->ctx0_ptb_addr_hi32 =
  313. SOC15_REG_OFFSET(GC, 0,
  314. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  315. hub->vm_inv_eng0_req =
  316. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
  317. hub->vm_inv_eng0_ack =
  318. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
  319. hub->vm_context0_cntl =
  320. SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
  321. hub->vm_l2_pro_fault_status =
  322. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  323. hub->vm_l2_pro_fault_cntl =
  324. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  325. }