gfx_v9_0.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "amdgpu_atomfirmware.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #include "ivsrcid/gfx/irqsrcs_gfx_9_0.h"
  39. #define GFX9_NUM_GFX_RINGS 1
  40. #define GFX9_MEC_HPD_SIZE 2048
  41. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  42. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  61. MODULE_FIRMWARE("amdgpu/vega20_ce.bin");
  62. MODULE_FIRMWARE("amdgpu/vega20_pfp.bin");
  63. MODULE_FIRMWARE("amdgpu/vega20_me.bin");
  64. MODULE_FIRMWARE("amdgpu/vega20_mec.bin");
  65. MODULE_FIRMWARE("amdgpu/vega20_mec2.bin");
  66. MODULE_FIRMWARE("amdgpu/vega20_rlc.bin");
  67. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  68. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  69. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  70. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  71. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  72. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  73. MODULE_FIRMWARE("amdgpu/picasso_ce.bin");
  74. MODULE_FIRMWARE("amdgpu/picasso_pfp.bin");
  75. MODULE_FIRMWARE("amdgpu/picasso_me.bin");
  76. MODULE_FIRMWARE("amdgpu/picasso_mec.bin");
  77. MODULE_FIRMWARE("amdgpu/picasso_mec2.bin");
  78. MODULE_FIRMWARE("amdgpu/picasso_rlc.bin");
  79. MODULE_FIRMWARE("amdgpu/raven2_ce.bin");
  80. MODULE_FIRMWARE("amdgpu/raven2_pfp.bin");
  81. MODULE_FIRMWARE("amdgpu/raven2_me.bin");
  82. MODULE_FIRMWARE("amdgpu/raven2_mec.bin");
  83. MODULE_FIRMWARE("amdgpu/raven2_mec2.bin");
  84. MODULE_FIRMWARE("amdgpu/raven2_rlc.bin");
  85. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  86. {
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000400),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x80000000, 0x80000000),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  91. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  92. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  101. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  102. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  104. };
  105. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  106. {
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC1_F32_INT_DIS, 0x00000000, 0x00000800),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC2_F32_INT_DIS, 0x00000000, 0x00000800),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_DEBUG, 0x00000000, 0x00008000)
  128. };
  129. static const struct soc15_reg_golden golden_settings_gc_9_0_vg20[] =
  130. {
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x0f000080, 0x04000080),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xf3e777ff, 0x22014042),
  135. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xf3e777ff, 0x22014042),
  136. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0x00003e00, 0x00000400),
  137. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xff840000, 0x04040000),
  138. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00030000),
  139. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
  140. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x000b0000, 0x000b0000),
  141. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01000000, 0x01000000)
  142. };
  143. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  144. {
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  148. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  149. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  150. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  151. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  152. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  153. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  154. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  155. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  159. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  160. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  161. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC1_F32_INT_DIS, 0x00000000, 0x00000800),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC2_F32_INT_DIS, 0x00000000, 0x00000800),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_DEBUG, 0x00000000, 0x00008000)
  169. };
  170. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  171. {
  172. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  173. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  174. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  175. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  176. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  177. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  178. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  179. };
  180. static const struct soc15_reg_golden golden_settings_gc_9_1_rv2[] =
  181. {
  182. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0xff7fffff, 0x04000000),
  183. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  184. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0xff7fffff, 0x0a000000),
  185. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x7f0fffff, 0x08000080),
  186. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0xff8fffff, 0x08000080),
  187. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x7f8fffff, 0x08000080),
  188. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x26013041),
  189. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x26013041),
  190. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x3f8fffff, 0x08000080),
  191. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  192. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0xff0fffff, 0x08000080),
  193. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0xff0fffff, 0x08000080),
  194. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0xff0fffff, 0x08000080),
  195. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0xff0fffff, 0x08000080),
  196. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0xff0fffff, 0x08000080),
  197. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  198. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010),
  199. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000),
  200. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x3f8fffff, 0x08000080),
  201. };
  202. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  203. {
  204. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  205. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  206. };
  207. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  208. {
  209. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  210. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  211. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  212. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  213. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  214. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  215. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  216. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  217. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  218. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  219. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  220. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  221. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  222. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  223. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  224. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  225. };
  226. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  227. {
  228. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  229. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  230. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  231. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  232. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  233. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  234. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  235. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  236. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  237. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000),
  238. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC1_F32_INT_DIS, 0x00000000, 0x00000800),
  239. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_MEC2_F32_INT_DIS, 0x00000000, 0x00000800),
  240. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCP_DEBUG, 0x00000000, 0x00008000)
  241. };
  242. static const u32 GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[] =
  243. {
  244. mmRLC_SRM_INDEX_CNTL_ADDR_0 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  245. mmRLC_SRM_INDEX_CNTL_ADDR_1 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  246. mmRLC_SRM_INDEX_CNTL_ADDR_2 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  247. mmRLC_SRM_INDEX_CNTL_ADDR_3 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  248. mmRLC_SRM_INDEX_CNTL_ADDR_4 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  249. mmRLC_SRM_INDEX_CNTL_ADDR_5 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  250. mmRLC_SRM_INDEX_CNTL_ADDR_6 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  251. mmRLC_SRM_INDEX_CNTL_ADDR_7 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  252. };
  253. static const u32 GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[] =
  254. {
  255. mmRLC_SRM_INDEX_CNTL_DATA_0 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  256. mmRLC_SRM_INDEX_CNTL_DATA_1 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  257. mmRLC_SRM_INDEX_CNTL_DATA_2 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  258. mmRLC_SRM_INDEX_CNTL_DATA_3 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  259. mmRLC_SRM_INDEX_CNTL_DATA_4 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  260. mmRLC_SRM_INDEX_CNTL_DATA_5 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  261. mmRLC_SRM_INDEX_CNTL_DATA_6 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  262. mmRLC_SRM_INDEX_CNTL_DATA_7 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  263. };
  264. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  265. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  266. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  267. #define RAVEN2_GB_ADDR_CONFIG_GOLDEN 0x26013041
  268. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  269. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  270. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  271. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  272. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  273. struct amdgpu_cu_info *cu_info);
  274. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  275. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  276. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  277. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  278. {
  279. switch (adev->asic_type) {
  280. case CHIP_VEGA10:
  281. soc15_program_register_sequence(adev,
  282. golden_settings_gc_9_0,
  283. ARRAY_SIZE(golden_settings_gc_9_0));
  284. soc15_program_register_sequence(adev,
  285. golden_settings_gc_9_0_vg10,
  286. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  287. break;
  288. case CHIP_VEGA12:
  289. soc15_program_register_sequence(adev,
  290. golden_settings_gc_9_2_1,
  291. ARRAY_SIZE(golden_settings_gc_9_2_1));
  292. soc15_program_register_sequence(adev,
  293. golden_settings_gc_9_2_1_vg12,
  294. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  295. break;
  296. case CHIP_VEGA20:
  297. soc15_program_register_sequence(adev,
  298. golden_settings_gc_9_0,
  299. ARRAY_SIZE(golden_settings_gc_9_0));
  300. soc15_program_register_sequence(adev,
  301. golden_settings_gc_9_0_vg20,
  302. ARRAY_SIZE(golden_settings_gc_9_0_vg20));
  303. break;
  304. case CHIP_RAVEN:
  305. soc15_program_register_sequence(adev, golden_settings_gc_9_1,
  306. ARRAY_SIZE(golden_settings_gc_9_1));
  307. if (adev->rev_id >= 8)
  308. soc15_program_register_sequence(adev,
  309. golden_settings_gc_9_1_rv2,
  310. ARRAY_SIZE(golden_settings_gc_9_1_rv2));
  311. else
  312. soc15_program_register_sequence(adev,
  313. golden_settings_gc_9_1_rv1,
  314. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  315. break;
  316. default:
  317. break;
  318. }
  319. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  320. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  321. }
  322. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  323. {
  324. adev->gfx.scratch.num_reg = 8;
  325. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  326. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  327. }
  328. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  329. bool wc, uint32_t reg, uint32_t val)
  330. {
  331. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  332. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  333. WRITE_DATA_DST_SEL(0) |
  334. (wc ? WR_CONFIRM : 0));
  335. amdgpu_ring_write(ring, reg);
  336. amdgpu_ring_write(ring, 0);
  337. amdgpu_ring_write(ring, val);
  338. }
  339. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  340. int mem_space, int opt, uint32_t addr0,
  341. uint32_t addr1, uint32_t ref, uint32_t mask,
  342. uint32_t inv)
  343. {
  344. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  345. amdgpu_ring_write(ring,
  346. /* memory (1) or register (0) */
  347. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  348. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  349. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  350. WAIT_REG_MEM_ENGINE(eng_sel)));
  351. if (mem_space)
  352. BUG_ON(addr0 & 0x3); /* Dword align */
  353. amdgpu_ring_write(ring, addr0);
  354. amdgpu_ring_write(ring, addr1);
  355. amdgpu_ring_write(ring, ref);
  356. amdgpu_ring_write(ring, mask);
  357. amdgpu_ring_write(ring, inv); /* poll interval */
  358. }
  359. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  360. {
  361. struct amdgpu_device *adev = ring->adev;
  362. uint32_t scratch;
  363. uint32_t tmp = 0;
  364. unsigned i;
  365. int r;
  366. r = amdgpu_gfx_scratch_get(adev, &scratch);
  367. if (r) {
  368. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  369. return r;
  370. }
  371. WREG32(scratch, 0xCAFEDEAD);
  372. r = amdgpu_ring_alloc(ring, 3);
  373. if (r) {
  374. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  375. ring->idx, r);
  376. amdgpu_gfx_scratch_free(adev, scratch);
  377. return r;
  378. }
  379. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  380. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  381. amdgpu_ring_write(ring, 0xDEADBEEF);
  382. amdgpu_ring_commit(ring);
  383. for (i = 0; i < adev->usec_timeout; i++) {
  384. tmp = RREG32(scratch);
  385. if (tmp == 0xDEADBEEF)
  386. break;
  387. DRM_UDELAY(1);
  388. }
  389. if (i < adev->usec_timeout) {
  390. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  391. ring->idx, i);
  392. } else {
  393. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  394. ring->idx, scratch, tmp);
  395. r = -EINVAL;
  396. }
  397. amdgpu_gfx_scratch_free(adev, scratch);
  398. return r;
  399. }
  400. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  401. {
  402. struct amdgpu_device *adev = ring->adev;
  403. struct amdgpu_ib ib;
  404. struct dma_fence *f = NULL;
  405. unsigned index;
  406. uint64_t gpu_addr;
  407. uint32_t tmp;
  408. long r;
  409. r = amdgpu_device_wb_get(adev, &index);
  410. if (r) {
  411. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  412. return r;
  413. }
  414. gpu_addr = adev->wb.gpu_addr + (index * 4);
  415. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  416. memset(&ib, 0, sizeof(ib));
  417. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  418. if (r) {
  419. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  420. goto err1;
  421. }
  422. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  423. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  424. ib.ptr[2] = lower_32_bits(gpu_addr);
  425. ib.ptr[3] = upper_32_bits(gpu_addr);
  426. ib.ptr[4] = 0xDEADBEEF;
  427. ib.length_dw = 5;
  428. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  429. if (r)
  430. goto err2;
  431. r = dma_fence_wait_timeout(f, false, timeout);
  432. if (r == 0) {
  433. DRM_ERROR("amdgpu: IB test timed out.\n");
  434. r = -ETIMEDOUT;
  435. goto err2;
  436. } else if (r < 0) {
  437. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  438. goto err2;
  439. }
  440. tmp = adev->wb.wb[index];
  441. if (tmp == 0xDEADBEEF) {
  442. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  443. r = 0;
  444. } else {
  445. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  446. r = -EINVAL;
  447. }
  448. err2:
  449. amdgpu_ib_free(adev, &ib, NULL);
  450. dma_fence_put(f);
  451. err1:
  452. amdgpu_device_wb_free(adev, index);
  453. return r;
  454. }
  455. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  456. {
  457. release_firmware(adev->gfx.pfp_fw);
  458. adev->gfx.pfp_fw = NULL;
  459. release_firmware(adev->gfx.me_fw);
  460. adev->gfx.me_fw = NULL;
  461. release_firmware(adev->gfx.ce_fw);
  462. adev->gfx.ce_fw = NULL;
  463. release_firmware(adev->gfx.rlc_fw);
  464. adev->gfx.rlc_fw = NULL;
  465. release_firmware(adev->gfx.mec_fw);
  466. adev->gfx.mec_fw = NULL;
  467. release_firmware(adev->gfx.mec2_fw);
  468. adev->gfx.mec2_fw = NULL;
  469. kfree(adev->gfx.rlc.register_list_format);
  470. }
  471. static void gfx_v9_0_init_rlc_ext_microcode(struct amdgpu_device *adev)
  472. {
  473. const struct rlc_firmware_header_v2_1 *rlc_hdr;
  474. rlc_hdr = (const struct rlc_firmware_header_v2_1 *)adev->gfx.rlc_fw->data;
  475. adev->gfx.rlc_srlc_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_ucode_ver);
  476. adev->gfx.rlc_srlc_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_feature_ver);
  477. adev->gfx.rlc.save_restore_list_cntl_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_cntl_size_bytes);
  478. adev->gfx.rlc.save_restore_list_cntl = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_cntl_offset_bytes);
  479. adev->gfx.rlc_srlg_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_ucode_ver);
  480. adev->gfx.rlc_srlg_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_feature_ver);
  481. adev->gfx.rlc.save_restore_list_gpm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_gpm_size_bytes);
  482. adev->gfx.rlc.save_restore_list_gpm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_gpm_offset_bytes);
  483. adev->gfx.rlc_srls_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_ucode_ver);
  484. adev->gfx.rlc_srls_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_feature_ver);
  485. adev->gfx.rlc.save_restore_list_srm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_srm_size_bytes);
  486. adev->gfx.rlc.save_restore_list_srm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_srm_offset_bytes);
  487. adev->gfx.rlc.reg_list_format_direct_reg_list_length =
  488. le32_to_cpu(rlc_hdr->reg_list_format_direct_reg_list_length);
  489. }
  490. static void gfx_v9_0_check_fw_write_wait(struct amdgpu_device *adev)
  491. {
  492. adev->gfx.me_fw_write_wait = false;
  493. adev->gfx.mec_fw_write_wait = false;
  494. switch (adev->asic_type) {
  495. case CHIP_VEGA10:
  496. if ((adev->gfx.me_fw_version >= 0x0000009c) &&
  497. (adev->gfx.me_feature_version >= 42) &&
  498. (adev->gfx.pfp_fw_version >= 0x000000b1) &&
  499. (adev->gfx.pfp_feature_version >= 42))
  500. adev->gfx.me_fw_write_wait = true;
  501. if ((adev->gfx.mec_fw_version >= 0x00000193) &&
  502. (adev->gfx.mec_feature_version >= 42))
  503. adev->gfx.mec_fw_write_wait = true;
  504. break;
  505. case CHIP_VEGA12:
  506. if ((adev->gfx.me_fw_version >= 0x0000009c) &&
  507. (adev->gfx.me_feature_version >= 44) &&
  508. (adev->gfx.pfp_fw_version >= 0x000000b2) &&
  509. (adev->gfx.pfp_feature_version >= 44))
  510. adev->gfx.me_fw_write_wait = true;
  511. if ((adev->gfx.mec_fw_version >= 0x00000196) &&
  512. (adev->gfx.mec_feature_version >= 44))
  513. adev->gfx.mec_fw_write_wait = true;
  514. break;
  515. case CHIP_VEGA20:
  516. if ((adev->gfx.me_fw_version >= 0x0000009c) &&
  517. (adev->gfx.me_feature_version >= 44) &&
  518. (adev->gfx.pfp_fw_version >= 0x000000b2) &&
  519. (adev->gfx.pfp_feature_version >= 44))
  520. adev->gfx.me_fw_write_wait = true;
  521. if ((adev->gfx.mec_fw_version >= 0x00000197) &&
  522. (adev->gfx.mec_feature_version >= 44))
  523. adev->gfx.mec_fw_write_wait = true;
  524. break;
  525. case CHIP_RAVEN:
  526. if ((adev->gfx.me_fw_version >= 0x0000009c) &&
  527. (adev->gfx.me_feature_version >= 42) &&
  528. (adev->gfx.pfp_fw_version >= 0x000000b1) &&
  529. (adev->gfx.pfp_feature_version >= 42))
  530. adev->gfx.me_fw_write_wait = true;
  531. if ((adev->gfx.mec_fw_version >= 0x00000192) &&
  532. (adev->gfx.mec_feature_version >= 42))
  533. adev->gfx.mec_fw_write_wait = true;
  534. break;
  535. default:
  536. break;
  537. }
  538. }
  539. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  540. {
  541. const char *chip_name;
  542. char fw_name[30];
  543. int err;
  544. struct amdgpu_firmware_info *info = NULL;
  545. const struct common_firmware_header *header = NULL;
  546. const struct gfx_firmware_header_v1_0 *cp_hdr;
  547. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  548. unsigned int *tmp = NULL;
  549. unsigned int i = 0;
  550. uint16_t version_major;
  551. uint16_t version_minor;
  552. DRM_DEBUG("\n");
  553. switch (adev->asic_type) {
  554. case CHIP_VEGA10:
  555. chip_name = "vega10";
  556. break;
  557. case CHIP_VEGA12:
  558. chip_name = "vega12";
  559. break;
  560. case CHIP_VEGA20:
  561. chip_name = "vega20";
  562. break;
  563. case CHIP_RAVEN:
  564. if (adev->rev_id >= 8)
  565. chip_name = "raven2";
  566. else if (adev->pdev->device == 0x15d8)
  567. chip_name = "picasso";
  568. else
  569. chip_name = "raven";
  570. break;
  571. default:
  572. BUG();
  573. }
  574. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  575. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  576. if (err)
  577. goto out;
  578. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  579. if (err)
  580. goto out;
  581. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  582. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  583. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  584. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  585. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  586. if (err)
  587. goto out;
  588. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  589. if (err)
  590. goto out;
  591. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  592. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  593. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  594. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  595. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  596. if (err)
  597. goto out;
  598. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  599. if (err)
  600. goto out;
  601. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  602. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  603. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  604. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  605. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  606. if (err)
  607. goto out;
  608. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  609. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  610. version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
  611. version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
  612. if (version_major == 2 && version_minor == 1)
  613. adev->gfx.rlc.is_rlc_v2_1 = true;
  614. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  615. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  616. adev->gfx.rlc.save_and_restore_offset =
  617. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  618. adev->gfx.rlc.clear_state_descriptor_offset =
  619. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  620. adev->gfx.rlc.avail_scratch_ram_locations =
  621. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  622. adev->gfx.rlc.reg_restore_list_size =
  623. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  624. adev->gfx.rlc.reg_list_format_start =
  625. le32_to_cpu(rlc_hdr->reg_list_format_start);
  626. adev->gfx.rlc.reg_list_format_separate_start =
  627. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  628. adev->gfx.rlc.starting_offsets_start =
  629. le32_to_cpu(rlc_hdr->starting_offsets_start);
  630. adev->gfx.rlc.reg_list_format_size_bytes =
  631. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  632. adev->gfx.rlc.reg_list_size_bytes =
  633. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  634. adev->gfx.rlc.register_list_format =
  635. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  636. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  637. if (!adev->gfx.rlc.register_list_format) {
  638. err = -ENOMEM;
  639. goto out;
  640. }
  641. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  642. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  643. for (i = 0 ; i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2); i++)
  644. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  645. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  646. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  647. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  648. for (i = 0 ; i < (adev->gfx.rlc.reg_list_size_bytes >> 2); i++)
  649. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  650. if (adev->gfx.rlc.is_rlc_v2_1)
  651. gfx_v9_0_init_rlc_ext_microcode(adev);
  652. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  653. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  654. if (err)
  655. goto out;
  656. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  657. if (err)
  658. goto out;
  659. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  660. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  661. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  662. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  663. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  664. if (!err) {
  665. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  666. if (err)
  667. goto out;
  668. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  669. adev->gfx.mec2_fw->data;
  670. adev->gfx.mec2_fw_version =
  671. le32_to_cpu(cp_hdr->header.ucode_version);
  672. adev->gfx.mec2_feature_version =
  673. le32_to_cpu(cp_hdr->ucode_feature_version);
  674. } else {
  675. err = 0;
  676. adev->gfx.mec2_fw = NULL;
  677. }
  678. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  679. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  680. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  681. info->fw = adev->gfx.pfp_fw;
  682. header = (const struct common_firmware_header *)info->fw->data;
  683. adev->firmware.fw_size +=
  684. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  685. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  686. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  687. info->fw = adev->gfx.me_fw;
  688. header = (const struct common_firmware_header *)info->fw->data;
  689. adev->firmware.fw_size +=
  690. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  691. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  692. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  693. info->fw = adev->gfx.ce_fw;
  694. header = (const struct common_firmware_header *)info->fw->data;
  695. adev->firmware.fw_size +=
  696. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  697. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  698. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  699. info->fw = adev->gfx.rlc_fw;
  700. header = (const struct common_firmware_header *)info->fw->data;
  701. adev->firmware.fw_size +=
  702. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  703. if (adev->gfx.rlc.is_rlc_v2_1 &&
  704. adev->gfx.rlc.save_restore_list_cntl_size_bytes &&
  705. adev->gfx.rlc.save_restore_list_gpm_size_bytes &&
  706. adev->gfx.rlc.save_restore_list_srm_size_bytes) {
  707. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL];
  708. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL;
  709. info->fw = adev->gfx.rlc_fw;
  710. adev->firmware.fw_size +=
  711. ALIGN(adev->gfx.rlc.save_restore_list_cntl_size_bytes, PAGE_SIZE);
  712. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM];
  713. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM;
  714. info->fw = adev->gfx.rlc_fw;
  715. adev->firmware.fw_size +=
  716. ALIGN(adev->gfx.rlc.save_restore_list_gpm_size_bytes, PAGE_SIZE);
  717. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM];
  718. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM;
  719. info->fw = adev->gfx.rlc_fw;
  720. adev->firmware.fw_size +=
  721. ALIGN(adev->gfx.rlc.save_restore_list_srm_size_bytes, PAGE_SIZE);
  722. }
  723. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  724. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  725. info->fw = adev->gfx.mec_fw;
  726. header = (const struct common_firmware_header *)info->fw->data;
  727. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  728. adev->firmware.fw_size +=
  729. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  730. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  731. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  732. info->fw = adev->gfx.mec_fw;
  733. adev->firmware.fw_size +=
  734. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  735. if (adev->gfx.mec2_fw) {
  736. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  737. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  738. info->fw = adev->gfx.mec2_fw;
  739. header = (const struct common_firmware_header *)info->fw->data;
  740. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  741. adev->firmware.fw_size +=
  742. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  743. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  744. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  745. info->fw = adev->gfx.mec2_fw;
  746. adev->firmware.fw_size +=
  747. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  748. }
  749. }
  750. out:
  751. gfx_v9_0_check_fw_write_wait(adev);
  752. if (err) {
  753. dev_err(adev->dev,
  754. "gfx9: Failed to load firmware \"%s\"\n",
  755. fw_name);
  756. release_firmware(adev->gfx.pfp_fw);
  757. adev->gfx.pfp_fw = NULL;
  758. release_firmware(adev->gfx.me_fw);
  759. adev->gfx.me_fw = NULL;
  760. release_firmware(adev->gfx.ce_fw);
  761. adev->gfx.ce_fw = NULL;
  762. release_firmware(adev->gfx.rlc_fw);
  763. adev->gfx.rlc_fw = NULL;
  764. release_firmware(adev->gfx.mec_fw);
  765. adev->gfx.mec_fw = NULL;
  766. release_firmware(adev->gfx.mec2_fw);
  767. adev->gfx.mec2_fw = NULL;
  768. }
  769. return err;
  770. }
  771. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  772. {
  773. u32 count = 0;
  774. const struct cs_section_def *sect = NULL;
  775. const struct cs_extent_def *ext = NULL;
  776. /* begin clear state */
  777. count += 2;
  778. /* context control state */
  779. count += 3;
  780. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  781. for (ext = sect->section; ext->extent != NULL; ++ext) {
  782. if (sect->id == SECT_CONTEXT)
  783. count += 2 + ext->reg_count;
  784. else
  785. return 0;
  786. }
  787. }
  788. /* end clear state */
  789. count += 2;
  790. /* clear state */
  791. count += 2;
  792. return count;
  793. }
  794. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  795. volatile u32 *buffer)
  796. {
  797. u32 count = 0, i;
  798. const struct cs_section_def *sect = NULL;
  799. const struct cs_extent_def *ext = NULL;
  800. if (adev->gfx.rlc.cs_data == NULL)
  801. return;
  802. if (buffer == NULL)
  803. return;
  804. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  805. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  806. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  807. buffer[count++] = cpu_to_le32(0x80000000);
  808. buffer[count++] = cpu_to_le32(0x80000000);
  809. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  810. for (ext = sect->section; ext->extent != NULL; ++ext) {
  811. if (sect->id == SECT_CONTEXT) {
  812. buffer[count++] =
  813. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  814. buffer[count++] = cpu_to_le32(ext->reg_index -
  815. PACKET3_SET_CONTEXT_REG_START);
  816. for (i = 0; i < ext->reg_count; i++)
  817. buffer[count++] = cpu_to_le32(ext->extent[i]);
  818. } else {
  819. return;
  820. }
  821. }
  822. }
  823. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  824. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  825. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  826. buffer[count++] = cpu_to_le32(0);
  827. }
  828. static void gfx_v9_0_init_always_on_cu_mask(struct amdgpu_device *adev)
  829. {
  830. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  831. uint32_t pg_always_on_cu_num = 2;
  832. uint32_t always_on_cu_num;
  833. uint32_t i, j, k;
  834. uint32_t mask, cu_bitmap, counter;
  835. if (adev->flags & AMD_IS_APU)
  836. always_on_cu_num = 4;
  837. else if (adev->asic_type == CHIP_VEGA12)
  838. always_on_cu_num = 8;
  839. else
  840. always_on_cu_num = 12;
  841. mutex_lock(&adev->grbm_idx_mutex);
  842. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  843. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  844. mask = 1;
  845. cu_bitmap = 0;
  846. counter = 0;
  847. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  848. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  849. if (cu_info->bitmap[i][j] & mask) {
  850. if (counter == pg_always_on_cu_num)
  851. WREG32_SOC15(GC, 0, mmRLC_PG_ALWAYS_ON_CU_MASK, cu_bitmap);
  852. if (counter < always_on_cu_num)
  853. cu_bitmap |= mask;
  854. else
  855. break;
  856. counter++;
  857. }
  858. mask <<= 1;
  859. }
  860. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, cu_bitmap);
  861. cu_info->ao_cu_bitmap[i][j] = cu_bitmap;
  862. }
  863. }
  864. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  865. mutex_unlock(&adev->grbm_idx_mutex);
  866. }
  867. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  868. {
  869. uint32_t data;
  870. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  871. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  872. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  873. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  874. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  875. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  876. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  877. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  878. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  879. mutex_lock(&adev->grbm_idx_mutex);
  880. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  881. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  882. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  883. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  884. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  885. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  886. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  887. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  888. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  889. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  890. data &= 0x0000FFFF;
  891. data |= 0x00C00000;
  892. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  893. /*
  894. * RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xF (4 CUs AON for Raven),
  895. * programmed in gfx_v9_0_init_always_on_cu_mask()
  896. */
  897. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  898. * but used for RLC_LB_CNTL configuration */
  899. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  900. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  901. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  902. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  903. mutex_unlock(&adev->grbm_idx_mutex);
  904. gfx_v9_0_init_always_on_cu_mask(adev);
  905. }
  906. static void gfx_v9_4_init_lbpw(struct amdgpu_device *adev)
  907. {
  908. uint32_t data;
  909. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  910. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  911. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x033388F8);
  912. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  913. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x10 | 0x27 << 8 | 0x02FA << 16));
  914. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  915. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  916. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  917. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000800);
  918. mutex_lock(&adev->grbm_idx_mutex);
  919. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  920. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  921. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  922. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  923. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  924. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  925. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  926. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  927. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  928. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  929. data &= 0x0000FFFF;
  930. data |= 0x00C00000;
  931. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  932. /*
  933. * RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF (12 CUs AON),
  934. * programmed in gfx_v9_0_init_always_on_cu_mask()
  935. */
  936. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  937. * but used for RLC_LB_CNTL configuration */
  938. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  939. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  940. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  941. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  942. mutex_unlock(&adev->grbm_idx_mutex);
  943. gfx_v9_0_init_always_on_cu_mask(adev);
  944. }
  945. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  946. {
  947. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  948. }
  949. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  950. {
  951. const __le32 *fw_data;
  952. volatile u32 *dst_ptr;
  953. int me, i, max_me = 5;
  954. u32 bo_offset = 0;
  955. u32 table_offset, table_size;
  956. /* write the cp table buffer */
  957. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  958. for (me = 0; me < max_me; me++) {
  959. if (me == 0) {
  960. const struct gfx_firmware_header_v1_0 *hdr =
  961. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  962. fw_data = (const __le32 *)
  963. (adev->gfx.ce_fw->data +
  964. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  965. table_offset = le32_to_cpu(hdr->jt_offset);
  966. table_size = le32_to_cpu(hdr->jt_size);
  967. } else if (me == 1) {
  968. const struct gfx_firmware_header_v1_0 *hdr =
  969. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  970. fw_data = (const __le32 *)
  971. (adev->gfx.pfp_fw->data +
  972. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  973. table_offset = le32_to_cpu(hdr->jt_offset);
  974. table_size = le32_to_cpu(hdr->jt_size);
  975. } else if (me == 2) {
  976. const struct gfx_firmware_header_v1_0 *hdr =
  977. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  978. fw_data = (const __le32 *)
  979. (adev->gfx.me_fw->data +
  980. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  981. table_offset = le32_to_cpu(hdr->jt_offset);
  982. table_size = le32_to_cpu(hdr->jt_size);
  983. } else if (me == 3) {
  984. const struct gfx_firmware_header_v1_0 *hdr =
  985. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  986. fw_data = (const __le32 *)
  987. (adev->gfx.mec_fw->data +
  988. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  989. table_offset = le32_to_cpu(hdr->jt_offset);
  990. table_size = le32_to_cpu(hdr->jt_size);
  991. } else if (me == 4) {
  992. const struct gfx_firmware_header_v1_0 *hdr =
  993. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  994. fw_data = (const __le32 *)
  995. (adev->gfx.mec2_fw->data +
  996. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  997. table_offset = le32_to_cpu(hdr->jt_offset);
  998. table_size = le32_to_cpu(hdr->jt_size);
  999. }
  1000. for (i = 0; i < table_size; i ++) {
  1001. dst_ptr[bo_offset + i] =
  1002. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1003. }
  1004. bo_offset += table_size;
  1005. }
  1006. }
  1007. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  1008. {
  1009. /* clear state block */
  1010. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1011. &adev->gfx.rlc.clear_state_gpu_addr,
  1012. (void **)&adev->gfx.rlc.cs_ptr);
  1013. /* jump table block */
  1014. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1015. &adev->gfx.rlc.cp_table_gpu_addr,
  1016. (void **)&adev->gfx.rlc.cp_table_ptr);
  1017. }
  1018. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  1019. {
  1020. volatile u32 *dst_ptr;
  1021. u32 dws;
  1022. const struct cs_section_def *cs_data;
  1023. int r;
  1024. adev->gfx.rlc.cs_data = gfx9_cs_data;
  1025. cs_data = adev->gfx.rlc.cs_data;
  1026. if (cs_data) {
  1027. /* clear state block */
  1028. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  1029. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1030. AMDGPU_GEM_DOMAIN_VRAM,
  1031. &adev->gfx.rlc.clear_state_obj,
  1032. &adev->gfx.rlc.clear_state_gpu_addr,
  1033. (void **)&adev->gfx.rlc.cs_ptr);
  1034. if (r) {
  1035. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  1036. r);
  1037. gfx_v9_0_rlc_fini(adev);
  1038. return r;
  1039. }
  1040. /* set up the cs buffer */
  1041. dst_ptr = adev->gfx.rlc.cs_ptr;
  1042. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  1043. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1044. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1045. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1046. }
  1047. if (adev->asic_type == CHIP_RAVEN) {
  1048. /* TODO: double check the cp_table_size for RV */
  1049. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1050. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1051. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1052. &adev->gfx.rlc.cp_table_obj,
  1053. &adev->gfx.rlc.cp_table_gpu_addr,
  1054. (void **)&adev->gfx.rlc.cp_table_ptr);
  1055. if (r) {
  1056. dev_err(adev->dev,
  1057. "(%d) failed to create cp table bo\n", r);
  1058. gfx_v9_0_rlc_fini(adev);
  1059. return r;
  1060. }
  1061. rv_init_cp_jump_table(adev);
  1062. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1063. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1064. }
  1065. switch (adev->asic_type) {
  1066. case CHIP_RAVEN:
  1067. gfx_v9_0_init_lbpw(adev);
  1068. break;
  1069. case CHIP_VEGA20:
  1070. gfx_v9_4_init_lbpw(adev);
  1071. break;
  1072. default:
  1073. break;
  1074. }
  1075. return 0;
  1076. }
  1077. static int gfx_v9_0_csb_vram_pin(struct amdgpu_device *adev)
  1078. {
  1079. int r;
  1080. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1081. if (unlikely(r != 0))
  1082. return r;
  1083. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj,
  1084. AMDGPU_GEM_DOMAIN_VRAM);
  1085. if (!r)
  1086. adev->gfx.rlc.clear_state_gpu_addr =
  1087. amdgpu_bo_gpu_offset(adev->gfx.rlc.clear_state_obj);
  1088. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1089. return r;
  1090. }
  1091. static void gfx_v9_0_csb_vram_unpin(struct amdgpu_device *adev)
  1092. {
  1093. int r;
  1094. if (!adev->gfx.rlc.clear_state_obj)
  1095. return;
  1096. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1097. if (likely(r == 0)) {
  1098. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1099. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1100. }
  1101. }
  1102. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  1103. {
  1104. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1105. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  1106. }
  1107. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  1108. {
  1109. int r;
  1110. u32 *hpd;
  1111. const __le32 *fw_data;
  1112. unsigned fw_size;
  1113. u32 *fw;
  1114. size_t mec_hpd_size;
  1115. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1116. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1117. /* take ownership of the relevant compute queues */
  1118. amdgpu_gfx_compute_queue_acquire(adev);
  1119. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  1120. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1121. AMDGPU_GEM_DOMAIN_GTT,
  1122. &adev->gfx.mec.hpd_eop_obj,
  1123. &adev->gfx.mec.hpd_eop_gpu_addr,
  1124. (void **)&hpd);
  1125. if (r) {
  1126. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1127. gfx_v9_0_mec_fini(adev);
  1128. return r;
  1129. }
  1130. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  1131. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1132. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1133. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1134. fw_data = (const __le32 *)
  1135. (adev->gfx.mec_fw->data +
  1136. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1137. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  1138. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  1139. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  1140. &adev->gfx.mec.mec_fw_obj,
  1141. &adev->gfx.mec.mec_fw_gpu_addr,
  1142. (void **)&fw);
  1143. if (r) {
  1144. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  1145. gfx_v9_0_mec_fini(adev);
  1146. return r;
  1147. }
  1148. memcpy(fw, fw_data, fw_size);
  1149. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  1150. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  1151. return 0;
  1152. }
  1153. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  1154. {
  1155. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1156. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1157. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1158. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  1159. (SQ_IND_INDEX__FORCE_READ_MASK));
  1160. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1161. }
  1162. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  1163. uint32_t wave, uint32_t thread,
  1164. uint32_t regno, uint32_t num, uint32_t *out)
  1165. {
  1166. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  1167. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  1168. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  1169. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  1170. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  1171. (SQ_IND_INDEX__FORCE_READ_MASK) |
  1172. (SQ_IND_INDEX__AUTO_INCR_MASK));
  1173. while (num--)
  1174. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  1175. }
  1176. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  1177. {
  1178. /* type 1 wave data */
  1179. dst[(*no_fields)++] = 1;
  1180. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  1181. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  1182. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  1183. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  1184. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  1185. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  1186. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  1187. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  1188. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  1189. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  1190. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  1191. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  1192. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  1193. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  1194. }
  1195. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  1196. uint32_t wave, uint32_t start,
  1197. uint32_t size, uint32_t *dst)
  1198. {
  1199. wave_read_regs(
  1200. adev, simd, wave, 0,
  1201. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  1202. }
  1203. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  1204. uint32_t wave, uint32_t thread,
  1205. uint32_t start, uint32_t size,
  1206. uint32_t *dst)
  1207. {
  1208. wave_read_regs(
  1209. adev, simd, wave, thread,
  1210. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  1211. }
  1212. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  1213. u32 me, u32 pipe, u32 q)
  1214. {
  1215. soc15_grbm_select(adev, me, pipe, q, 0);
  1216. }
  1217. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  1218. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  1219. .select_se_sh = &gfx_v9_0_select_se_sh,
  1220. .read_wave_data = &gfx_v9_0_read_wave_data,
  1221. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  1222. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  1223. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  1224. };
  1225. static int gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  1226. {
  1227. u32 gb_addr_config;
  1228. int err;
  1229. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  1230. switch (adev->asic_type) {
  1231. case CHIP_VEGA10:
  1232. adev->gfx.config.max_hw_contexts = 8;
  1233. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1234. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1235. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1236. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1237. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1238. break;
  1239. case CHIP_VEGA12:
  1240. adev->gfx.config.max_hw_contexts = 8;
  1241. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1242. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1243. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1244. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1245. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  1246. DRM_INFO("fix gfx.config for vega12\n");
  1247. break;
  1248. case CHIP_VEGA20:
  1249. adev->gfx.config.max_hw_contexts = 8;
  1250. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1251. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1252. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1253. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1254. gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
  1255. gb_addr_config &= ~0xf3e777ff;
  1256. gb_addr_config |= 0x22014042;
  1257. /* check vbios table if gpu info is not available */
  1258. err = amdgpu_atomfirmware_get_gfx_info(adev);
  1259. if (err)
  1260. return err;
  1261. break;
  1262. case CHIP_RAVEN:
  1263. adev->gfx.config.max_hw_contexts = 8;
  1264. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1265. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1266. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1267. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1268. if (adev->rev_id >= 8)
  1269. gb_addr_config = RAVEN2_GB_ADDR_CONFIG_GOLDEN;
  1270. else
  1271. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1272. break;
  1273. default:
  1274. BUG();
  1275. break;
  1276. }
  1277. adev->gfx.config.gb_addr_config = gb_addr_config;
  1278. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1279. REG_GET_FIELD(
  1280. adev->gfx.config.gb_addr_config,
  1281. GB_ADDR_CONFIG,
  1282. NUM_PIPES);
  1283. adev->gfx.config.max_tile_pipes =
  1284. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1285. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1286. REG_GET_FIELD(
  1287. adev->gfx.config.gb_addr_config,
  1288. GB_ADDR_CONFIG,
  1289. NUM_BANKS);
  1290. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1291. REG_GET_FIELD(
  1292. adev->gfx.config.gb_addr_config,
  1293. GB_ADDR_CONFIG,
  1294. MAX_COMPRESSED_FRAGS);
  1295. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1296. REG_GET_FIELD(
  1297. adev->gfx.config.gb_addr_config,
  1298. GB_ADDR_CONFIG,
  1299. NUM_RB_PER_SE);
  1300. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1301. REG_GET_FIELD(
  1302. adev->gfx.config.gb_addr_config,
  1303. GB_ADDR_CONFIG,
  1304. NUM_SHADER_ENGINES);
  1305. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1306. REG_GET_FIELD(
  1307. adev->gfx.config.gb_addr_config,
  1308. GB_ADDR_CONFIG,
  1309. PIPE_INTERLEAVE_SIZE));
  1310. return 0;
  1311. }
  1312. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1313. struct amdgpu_ngg_buf *ngg_buf,
  1314. int size_se,
  1315. int default_size_se)
  1316. {
  1317. int r;
  1318. if (size_se < 0) {
  1319. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1320. return -EINVAL;
  1321. }
  1322. size_se = size_se ? size_se : default_size_se;
  1323. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1324. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1325. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1326. &ngg_buf->bo,
  1327. &ngg_buf->gpu_addr,
  1328. NULL);
  1329. if (r) {
  1330. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1331. return r;
  1332. }
  1333. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1334. return r;
  1335. }
  1336. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1337. {
  1338. int i;
  1339. for (i = 0; i < NGG_BUF_MAX; i++)
  1340. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1341. &adev->gfx.ngg.buf[i].gpu_addr,
  1342. NULL);
  1343. memset(&adev->gfx.ngg.buf[0], 0,
  1344. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1345. adev->gfx.ngg.init = false;
  1346. return 0;
  1347. }
  1348. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1349. {
  1350. int r;
  1351. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1352. return 0;
  1353. /* GDS reserve memory: 64 bytes alignment */
  1354. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1355. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1356. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1357. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1358. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1359. /* Primitive Buffer */
  1360. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1361. amdgpu_prim_buf_per_se,
  1362. 64 * 1024);
  1363. if (r) {
  1364. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1365. goto err;
  1366. }
  1367. /* Position Buffer */
  1368. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1369. amdgpu_pos_buf_per_se,
  1370. 256 * 1024);
  1371. if (r) {
  1372. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1373. goto err;
  1374. }
  1375. /* Control Sideband */
  1376. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1377. amdgpu_cntl_sb_buf_per_se,
  1378. 256);
  1379. if (r) {
  1380. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1381. goto err;
  1382. }
  1383. /* Parameter Cache, not created by default */
  1384. if (amdgpu_param_buf_per_se <= 0)
  1385. goto out;
  1386. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1387. amdgpu_param_buf_per_se,
  1388. 512 * 1024);
  1389. if (r) {
  1390. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1391. goto err;
  1392. }
  1393. out:
  1394. adev->gfx.ngg.init = true;
  1395. return 0;
  1396. err:
  1397. gfx_v9_0_ngg_fini(adev);
  1398. return r;
  1399. }
  1400. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1401. {
  1402. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1403. int r;
  1404. u32 data, base;
  1405. if (!amdgpu_ngg)
  1406. return 0;
  1407. /* Program buffer size */
  1408. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1409. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1410. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1411. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1412. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1413. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1414. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1415. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1416. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1417. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1418. /* Program buffer base address */
  1419. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1420. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1421. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1422. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1423. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1424. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1425. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1426. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1427. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1428. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1429. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1430. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1431. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1432. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1433. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1434. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1435. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1436. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1437. /* Clear GDS reserved memory */
  1438. r = amdgpu_ring_alloc(ring, 17);
  1439. if (r) {
  1440. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1441. ring->idx, r);
  1442. return r;
  1443. }
  1444. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1445. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1446. (adev->gds.mem.total_size +
  1447. adev->gfx.ngg.gds_reserve_size));
  1448. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1449. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1450. PACKET3_DMA_DATA_DST_SEL(1) |
  1451. PACKET3_DMA_DATA_SRC_SEL(2)));
  1452. amdgpu_ring_write(ring, 0);
  1453. amdgpu_ring_write(ring, 0);
  1454. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1455. amdgpu_ring_write(ring, 0);
  1456. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1457. adev->gfx.ngg.gds_reserve_size);
  1458. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1459. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1460. amdgpu_ring_commit(ring);
  1461. return 0;
  1462. }
  1463. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1464. int mec, int pipe, int queue)
  1465. {
  1466. int r;
  1467. unsigned irq_type;
  1468. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1469. ring = &adev->gfx.compute_ring[ring_id];
  1470. /* mec0 is me1 */
  1471. ring->me = mec + 1;
  1472. ring->pipe = pipe;
  1473. ring->queue = queue;
  1474. ring->ring_obj = NULL;
  1475. ring->use_doorbell = true;
  1476. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1477. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1478. + (ring_id * GFX9_MEC_HPD_SIZE);
  1479. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1480. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1481. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1482. + ring->pipe;
  1483. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1484. r = amdgpu_ring_init(adev, ring, 1024,
  1485. &adev->gfx.eop_irq, irq_type);
  1486. if (r)
  1487. return r;
  1488. return 0;
  1489. }
  1490. static int gfx_v9_0_sw_init(void *handle)
  1491. {
  1492. int i, j, k, r, ring_id;
  1493. struct amdgpu_ring *ring;
  1494. struct amdgpu_kiq *kiq;
  1495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1496. switch (adev->asic_type) {
  1497. case CHIP_VEGA10:
  1498. case CHIP_VEGA12:
  1499. case CHIP_VEGA20:
  1500. case CHIP_RAVEN:
  1501. adev->gfx.mec.num_mec = 2;
  1502. break;
  1503. default:
  1504. adev->gfx.mec.num_mec = 1;
  1505. break;
  1506. }
  1507. adev->gfx.mec.num_pipe_per_mec = 4;
  1508. adev->gfx.mec.num_queue_per_pipe = 8;
  1509. /* EOP Event */
  1510. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_EOP_INTERRUPT, &adev->gfx.eop_irq);
  1511. if (r)
  1512. return r;
  1513. /* Privileged reg */
  1514. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_REG_FAULT,
  1515. &adev->gfx.priv_reg_irq);
  1516. if (r)
  1517. return r;
  1518. /* Privileged inst */
  1519. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_INSTR_FAULT,
  1520. &adev->gfx.priv_inst_irq);
  1521. if (r)
  1522. return r;
  1523. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1524. gfx_v9_0_scratch_init(adev);
  1525. r = gfx_v9_0_init_microcode(adev);
  1526. if (r) {
  1527. DRM_ERROR("Failed to load gfx firmware!\n");
  1528. return r;
  1529. }
  1530. r = gfx_v9_0_rlc_init(adev);
  1531. if (r) {
  1532. DRM_ERROR("Failed to init rlc BOs!\n");
  1533. return r;
  1534. }
  1535. r = gfx_v9_0_mec_init(adev);
  1536. if (r) {
  1537. DRM_ERROR("Failed to init MEC BOs!\n");
  1538. return r;
  1539. }
  1540. /* set up the gfx ring */
  1541. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1542. ring = &adev->gfx.gfx_ring[i];
  1543. ring->ring_obj = NULL;
  1544. if (!i)
  1545. sprintf(ring->name, "gfx");
  1546. else
  1547. sprintf(ring->name, "gfx_%d", i);
  1548. ring->use_doorbell = true;
  1549. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1550. r = amdgpu_ring_init(adev, ring, 1024,
  1551. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1552. if (r)
  1553. return r;
  1554. }
  1555. /* set up the compute queues - allocate horizontally across pipes */
  1556. ring_id = 0;
  1557. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1558. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1559. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1560. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1561. continue;
  1562. r = gfx_v9_0_compute_ring_init(adev,
  1563. ring_id,
  1564. i, k, j);
  1565. if (r)
  1566. return r;
  1567. ring_id++;
  1568. }
  1569. }
  1570. }
  1571. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1572. if (r) {
  1573. DRM_ERROR("Failed to init KIQ BOs!\n");
  1574. return r;
  1575. }
  1576. kiq = &adev->gfx.kiq;
  1577. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1578. if (r)
  1579. return r;
  1580. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1581. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1582. if (r)
  1583. return r;
  1584. adev->gfx.ce_ram_size = 0x8000;
  1585. r = gfx_v9_0_gpu_early_init(adev);
  1586. if (r)
  1587. return r;
  1588. r = gfx_v9_0_ngg_init(adev);
  1589. if (r)
  1590. return r;
  1591. return 0;
  1592. }
  1593. static int gfx_v9_0_sw_fini(void *handle)
  1594. {
  1595. int i;
  1596. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1597. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1598. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1599. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1600. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1601. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1602. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1603. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1604. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1605. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1606. amdgpu_gfx_kiq_fini(adev);
  1607. gfx_v9_0_mec_fini(adev);
  1608. gfx_v9_0_ngg_fini(adev);
  1609. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1610. &adev->gfx.rlc.clear_state_gpu_addr,
  1611. (void **)&adev->gfx.rlc.cs_ptr);
  1612. if (adev->asic_type == CHIP_RAVEN) {
  1613. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1614. &adev->gfx.rlc.cp_table_gpu_addr,
  1615. (void **)&adev->gfx.rlc.cp_table_ptr);
  1616. }
  1617. gfx_v9_0_free_microcode(adev);
  1618. return 0;
  1619. }
  1620. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1621. {
  1622. /* TODO */
  1623. }
  1624. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1625. {
  1626. u32 data;
  1627. if (instance == 0xffffffff)
  1628. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1629. else
  1630. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1631. if (se_num == 0xffffffff)
  1632. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1633. else
  1634. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1635. if (sh_num == 0xffffffff)
  1636. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1637. else
  1638. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1639. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1640. }
  1641. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1642. {
  1643. u32 data, mask;
  1644. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1645. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1646. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1647. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1648. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1649. adev->gfx.config.max_sh_per_se);
  1650. return (~data) & mask;
  1651. }
  1652. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1653. {
  1654. int i, j;
  1655. u32 data;
  1656. u32 active_rbs = 0;
  1657. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1658. adev->gfx.config.max_sh_per_se;
  1659. mutex_lock(&adev->grbm_idx_mutex);
  1660. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1661. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1662. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1663. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1664. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1665. rb_bitmap_width_per_sh);
  1666. }
  1667. }
  1668. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1669. mutex_unlock(&adev->grbm_idx_mutex);
  1670. adev->gfx.config.backend_enable_mask = active_rbs;
  1671. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1672. }
  1673. #define DEFAULT_SH_MEM_BASES (0x6000)
  1674. #define FIRST_COMPUTE_VMID (8)
  1675. #define LAST_COMPUTE_VMID (16)
  1676. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1677. {
  1678. int i;
  1679. uint32_t sh_mem_config;
  1680. uint32_t sh_mem_bases;
  1681. /*
  1682. * Configure apertures:
  1683. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1684. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1685. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1686. */
  1687. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1688. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1689. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1690. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1691. mutex_lock(&adev->srbm_mutex);
  1692. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1693. soc15_grbm_select(adev, 0, 0, 0, i);
  1694. /* CP and shaders */
  1695. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1696. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1697. }
  1698. soc15_grbm_select(adev, 0, 0, 0, 0);
  1699. mutex_unlock(&adev->srbm_mutex);
  1700. }
  1701. static void gfx_v9_0_constants_init(struct amdgpu_device *adev)
  1702. {
  1703. u32 tmp;
  1704. int i;
  1705. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1706. gfx_v9_0_tiling_mode_table_init(adev);
  1707. gfx_v9_0_setup_rb(adev);
  1708. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1709. adev->gfx.config.db_debug2 = RREG32_SOC15(GC, 0, mmDB_DEBUG2);
  1710. /* XXX SH_MEM regs */
  1711. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1712. mutex_lock(&adev->srbm_mutex);
  1713. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1714. soc15_grbm_select(adev, 0, 0, 0, i);
  1715. /* CP and shaders */
  1716. if (i == 0) {
  1717. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1718. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1719. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1720. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1721. } else {
  1722. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1723. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1724. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1725. tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
  1726. (adev->gmc.private_aperture_start >> 48));
  1727. tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
  1728. (adev->gmc.shared_aperture_start >> 48));
  1729. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1730. }
  1731. }
  1732. soc15_grbm_select(adev, 0, 0, 0, 0);
  1733. mutex_unlock(&adev->srbm_mutex);
  1734. gfx_v9_0_init_compute_vmid(adev);
  1735. mutex_lock(&adev->grbm_idx_mutex);
  1736. /*
  1737. * making sure that the following register writes will be broadcasted
  1738. * to all the shaders
  1739. */
  1740. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1741. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1742. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1743. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1744. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1745. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1746. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1747. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1748. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1749. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1750. mutex_unlock(&adev->grbm_idx_mutex);
  1751. }
  1752. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1753. {
  1754. u32 i, j, k;
  1755. u32 mask;
  1756. mutex_lock(&adev->grbm_idx_mutex);
  1757. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1758. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1759. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1760. for (k = 0; k < adev->usec_timeout; k++) {
  1761. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1762. break;
  1763. udelay(1);
  1764. }
  1765. if (k == adev->usec_timeout) {
  1766. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1767. 0xffffffff, 0xffffffff);
  1768. mutex_unlock(&adev->grbm_idx_mutex);
  1769. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1770. i, j);
  1771. return;
  1772. }
  1773. }
  1774. }
  1775. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1776. mutex_unlock(&adev->grbm_idx_mutex);
  1777. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1778. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1779. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1780. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1781. for (k = 0; k < adev->usec_timeout; k++) {
  1782. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1783. break;
  1784. udelay(1);
  1785. }
  1786. }
  1787. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1788. bool enable)
  1789. {
  1790. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1791. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1792. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1793. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1794. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1795. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1796. }
  1797. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1798. {
  1799. /* csib */
  1800. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1801. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1802. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1803. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1804. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1805. adev->gfx.rlc.clear_state_size);
  1806. }
  1807. static void gfx_v9_1_parse_ind_reg_list(int *register_list_format,
  1808. int indirect_offset,
  1809. int list_size,
  1810. int *unique_indirect_regs,
  1811. int unique_indirect_reg_count,
  1812. int *indirect_start_offsets,
  1813. int *indirect_start_offsets_count,
  1814. int max_start_offsets_count)
  1815. {
  1816. int idx;
  1817. for (; indirect_offset < list_size; indirect_offset++) {
  1818. WARN_ON(*indirect_start_offsets_count >= max_start_offsets_count);
  1819. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1820. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1821. while (register_list_format[indirect_offset] != 0xFFFFFFFF) {
  1822. indirect_offset += 2;
  1823. /* look for the matching indice */
  1824. for (idx = 0; idx < unique_indirect_reg_count; idx++) {
  1825. if (unique_indirect_regs[idx] ==
  1826. register_list_format[indirect_offset] ||
  1827. !unique_indirect_regs[idx])
  1828. break;
  1829. }
  1830. BUG_ON(idx >= unique_indirect_reg_count);
  1831. if (!unique_indirect_regs[idx])
  1832. unique_indirect_regs[idx] = register_list_format[indirect_offset];
  1833. indirect_offset++;
  1834. }
  1835. }
  1836. }
  1837. static int gfx_v9_1_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1838. {
  1839. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1840. int unique_indirect_reg_count = 0;
  1841. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1842. int indirect_start_offsets_count = 0;
  1843. int list_size = 0;
  1844. int i = 0, j = 0;
  1845. u32 tmp = 0;
  1846. u32 *register_list_format =
  1847. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1848. if (!register_list_format)
  1849. return -ENOMEM;
  1850. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1851. adev->gfx.rlc.reg_list_format_size_bytes);
  1852. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1853. unique_indirect_reg_count = ARRAY_SIZE(unique_indirect_regs);
  1854. gfx_v9_1_parse_ind_reg_list(register_list_format,
  1855. adev->gfx.rlc.reg_list_format_direct_reg_list_length,
  1856. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1857. unique_indirect_regs,
  1858. unique_indirect_reg_count,
  1859. indirect_start_offsets,
  1860. &indirect_start_offsets_count,
  1861. ARRAY_SIZE(indirect_start_offsets));
  1862. /* enable auto inc in case it is disabled */
  1863. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1864. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1865. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1866. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1867. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1868. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1869. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1870. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1871. adev->gfx.rlc.register_restore[i]);
  1872. /* load indirect register */
  1873. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1874. adev->gfx.rlc.reg_list_format_start);
  1875. /* direct register portion */
  1876. for (i = 0; i < adev->gfx.rlc.reg_list_format_direct_reg_list_length; i++)
  1877. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1878. register_list_format[i]);
  1879. /* indirect register portion */
  1880. while (i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2)) {
  1881. if (register_list_format[i] == 0xFFFFFFFF) {
  1882. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1883. continue;
  1884. }
  1885. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1886. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1887. for (j = 0; j < unique_indirect_reg_count; j++) {
  1888. if (register_list_format[i] == unique_indirect_regs[j]) {
  1889. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, j);
  1890. break;
  1891. }
  1892. }
  1893. BUG_ON(j >= unique_indirect_reg_count);
  1894. i++;
  1895. }
  1896. /* set save/restore list size */
  1897. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1898. list_size = list_size >> 1;
  1899. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1900. adev->gfx.rlc.reg_restore_list_size);
  1901. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1902. /* write the starting offsets to RLC scratch ram */
  1903. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1904. adev->gfx.rlc.starting_offsets_start);
  1905. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1906. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1907. indirect_start_offsets[i]);
  1908. /* load unique indirect regs*/
  1909. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1910. if (unique_indirect_regs[i] != 0) {
  1911. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0)
  1912. + GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[i],
  1913. unique_indirect_regs[i] & 0x3FFFF);
  1914. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0)
  1915. + GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[i],
  1916. unique_indirect_regs[i] >> 20);
  1917. }
  1918. }
  1919. kfree(register_list_format);
  1920. return 0;
  1921. }
  1922. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1923. {
  1924. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1925. }
  1926. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1927. bool enable)
  1928. {
  1929. uint32_t data = 0;
  1930. uint32_t default_data = 0;
  1931. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1932. if (enable == true) {
  1933. /* enable GFXIP control over CGPG */
  1934. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1935. if(default_data != data)
  1936. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1937. /* update status */
  1938. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1939. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1940. if(default_data != data)
  1941. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1942. } else {
  1943. /* restore GFXIP control over GCPG */
  1944. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1945. if(default_data != data)
  1946. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1947. }
  1948. }
  1949. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1950. {
  1951. uint32_t data = 0;
  1952. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1953. AMD_PG_SUPPORT_GFX_SMG |
  1954. AMD_PG_SUPPORT_GFX_DMG)) {
  1955. /* init IDLE_POLL_COUNT = 60 */
  1956. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1957. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1958. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1959. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1960. /* init RLC PG Delay */
  1961. data = 0;
  1962. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1963. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1964. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1965. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1966. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1967. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1968. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1969. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1970. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1971. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1972. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1973. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1974. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1975. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1976. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1977. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1978. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1979. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1980. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1981. }
  1982. }
  1983. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1984. bool enable)
  1985. {
  1986. uint32_t data = 0;
  1987. uint32_t default_data = 0;
  1988. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1989. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1990. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1991. enable ? 1 : 0);
  1992. if (default_data != data)
  1993. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1994. }
  1995. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1996. bool enable)
  1997. {
  1998. uint32_t data = 0;
  1999. uint32_t default_data = 0;
  2000. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2001. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2002. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  2003. enable ? 1 : 0);
  2004. if(default_data != data)
  2005. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2006. }
  2007. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  2008. bool enable)
  2009. {
  2010. uint32_t data = 0;
  2011. uint32_t default_data = 0;
  2012. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2013. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2014. CP_PG_DISABLE,
  2015. enable ? 0 : 1);
  2016. if(default_data != data)
  2017. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2018. }
  2019. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  2020. bool enable)
  2021. {
  2022. uint32_t data, default_data;
  2023. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2024. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2025. GFX_POWER_GATING_ENABLE,
  2026. enable ? 1 : 0);
  2027. if(default_data != data)
  2028. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2029. }
  2030. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  2031. bool enable)
  2032. {
  2033. uint32_t data, default_data;
  2034. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2035. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2036. GFX_PIPELINE_PG_ENABLE,
  2037. enable ? 1 : 0);
  2038. if(default_data != data)
  2039. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2040. if (!enable)
  2041. /* read any GFX register to wake up GFX */
  2042. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  2043. }
  2044. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  2045. bool enable)
  2046. {
  2047. uint32_t data, default_data;
  2048. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2049. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2050. STATIC_PER_CU_PG_ENABLE,
  2051. enable ? 1 : 0);
  2052. if(default_data != data)
  2053. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2054. }
  2055. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  2056. bool enable)
  2057. {
  2058. uint32_t data, default_data;
  2059. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  2060. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  2061. DYN_PER_CU_PG_ENABLE,
  2062. enable ? 1 : 0);
  2063. if(default_data != data)
  2064. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  2065. }
  2066. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  2067. {
  2068. gfx_v9_0_init_csb(adev);
  2069. /*
  2070. * Rlc save restore list is workable since v2_1.
  2071. * And it's needed by gfxoff feature.
  2072. */
  2073. if (adev->gfx.rlc.is_rlc_v2_1) {
  2074. gfx_v9_1_init_rlc_save_restore_list(adev);
  2075. gfx_v9_0_enable_save_restore_machine(adev);
  2076. }
  2077. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2078. AMD_PG_SUPPORT_GFX_SMG |
  2079. AMD_PG_SUPPORT_GFX_DMG |
  2080. AMD_PG_SUPPORT_CP |
  2081. AMD_PG_SUPPORT_GDS |
  2082. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2083. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  2084. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  2085. gfx_v9_0_init_gfx_power_gating(adev);
  2086. }
  2087. }
  2088. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  2089. {
  2090. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  2091. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2092. gfx_v9_0_wait_for_rlc_serdes(adev);
  2093. }
  2094. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  2095. {
  2096. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2097. udelay(50);
  2098. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2099. udelay(50);
  2100. }
  2101. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  2102. {
  2103. #ifdef AMDGPU_RLC_DEBUG_RETRY
  2104. u32 rlc_ucode_ver;
  2105. #endif
  2106. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  2107. udelay(50);
  2108. /* carrizo do enable cp interrupt after cp inited */
  2109. if (!(adev->flags & AMD_IS_APU)) {
  2110. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2111. udelay(50);
  2112. }
  2113. #ifdef AMDGPU_RLC_DEBUG_RETRY
  2114. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  2115. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  2116. if(rlc_ucode_ver == 0x108) {
  2117. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  2118. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  2119. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  2120. * default is 0x9C4 to create a 100us interval */
  2121. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  2122. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  2123. * to disable the page fault retry interrupts, default is
  2124. * 0x100 (256) */
  2125. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  2126. }
  2127. #endif
  2128. }
  2129. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  2130. {
  2131. const struct rlc_firmware_header_v2_0 *hdr;
  2132. const __le32 *fw_data;
  2133. unsigned i, fw_size;
  2134. if (!adev->gfx.rlc_fw)
  2135. return -EINVAL;
  2136. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2137. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2138. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2139. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2140. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2141. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  2142. RLCG_UCODE_LOADING_START_ADDRESS);
  2143. for (i = 0; i < fw_size; i++)
  2144. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2145. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2146. return 0;
  2147. }
  2148. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  2149. {
  2150. int r;
  2151. if (amdgpu_sriov_vf(adev)) {
  2152. gfx_v9_0_init_csb(adev);
  2153. return 0;
  2154. }
  2155. gfx_v9_0_rlc_stop(adev);
  2156. /* disable CG */
  2157. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  2158. gfx_v9_0_rlc_reset(adev);
  2159. gfx_v9_0_init_pg(adev);
  2160. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2161. /* legacy rlc firmware loading */
  2162. r = gfx_v9_0_rlc_load_microcode(adev);
  2163. if (r)
  2164. return r;
  2165. }
  2166. if (adev->asic_type == CHIP_RAVEN ||
  2167. adev->asic_type == CHIP_VEGA20) {
  2168. if (amdgpu_lbpw != 0)
  2169. gfx_v9_0_enable_lbpw(adev, true);
  2170. else
  2171. gfx_v9_0_enable_lbpw(adev, false);
  2172. }
  2173. gfx_v9_0_rlc_start(adev);
  2174. return 0;
  2175. }
  2176. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2177. {
  2178. int i;
  2179. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  2180. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  2181. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  2182. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  2183. if (!enable) {
  2184. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2185. adev->gfx.gfx_ring[i].ready = false;
  2186. }
  2187. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  2188. udelay(50);
  2189. }
  2190. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2191. {
  2192. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2193. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2194. const struct gfx_firmware_header_v1_0 *me_hdr;
  2195. const __le32 *fw_data;
  2196. unsigned i, fw_size;
  2197. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2198. return -EINVAL;
  2199. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2200. adev->gfx.pfp_fw->data;
  2201. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2202. adev->gfx.ce_fw->data;
  2203. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2204. adev->gfx.me_fw->data;
  2205. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2206. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2207. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2208. gfx_v9_0_cp_gfx_enable(adev, false);
  2209. /* PFP */
  2210. fw_data = (const __le32 *)
  2211. (adev->gfx.pfp_fw->data +
  2212. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2213. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2214. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  2215. for (i = 0; i < fw_size; i++)
  2216. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2217. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2218. /* CE */
  2219. fw_data = (const __le32 *)
  2220. (adev->gfx.ce_fw->data +
  2221. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2222. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2223. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2224. for (i = 0; i < fw_size; i++)
  2225. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2226. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2227. /* ME */
  2228. fw_data = (const __le32 *)
  2229. (adev->gfx.me_fw->data +
  2230. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2231. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2232. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2233. for (i = 0; i < fw_size; i++)
  2234. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2235. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2236. return 0;
  2237. }
  2238. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2239. {
  2240. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2241. const struct cs_section_def *sect = NULL;
  2242. const struct cs_extent_def *ext = NULL;
  2243. int r, i, tmp;
  2244. /* init the CP */
  2245. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2246. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2247. gfx_v9_0_cp_gfx_enable(adev, true);
  2248. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  2249. if (r) {
  2250. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2251. return r;
  2252. }
  2253. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2254. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2255. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2256. amdgpu_ring_write(ring, 0x80000000);
  2257. amdgpu_ring_write(ring, 0x80000000);
  2258. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2259. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2260. if (sect->id == SECT_CONTEXT) {
  2261. amdgpu_ring_write(ring,
  2262. PACKET3(PACKET3_SET_CONTEXT_REG,
  2263. ext->reg_count));
  2264. amdgpu_ring_write(ring,
  2265. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2266. for (i = 0; i < ext->reg_count; i++)
  2267. amdgpu_ring_write(ring, ext->extent[i]);
  2268. }
  2269. }
  2270. }
  2271. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2272. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2273. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2274. amdgpu_ring_write(ring, 0);
  2275. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2276. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2277. amdgpu_ring_write(ring, 0x8000);
  2278. amdgpu_ring_write(ring, 0x8000);
  2279. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  2280. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  2281. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  2282. amdgpu_ring_write(ring, tmp);
  2283. amdgpu_ring_write(ring, 0);
  2284. amdgpu_ring_commit(ring);
  2285. return 0;
  2286. }
  2287. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2288. {
  2289. struct amdgpu_ring *ring;
  2290. u32 tmp;
  2291. u32 rb_bufsz;
  2292. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2293. /* Set the write pointer delay */
  2294. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2295. /* set the RB to use vmid 0 */
  2296. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2297. /* Set ring buffer size */
  2298. ring = &adev->gfx.gfx_ring[0];
  2299. rb_bufsz = order_base_2(ring->ring_size / 8);
  2300. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2301. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2302. #ifdef __BIG_ENDIAN
  2303. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2304. #endif
  2305. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2306. /* Initialize the ring buffer's write pointers */
  2307. ring->wptr = 0;
  2308. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2309. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2310. /* set the wb address wether it's enabled or not */
  2311. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2312. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2313. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2314. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2315. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2316. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2317. mdelay(1);
  2318. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2319. rb_addr = ring->gpu_addr >> 8;
  2320. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2321. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2322. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2323. if (ring->use_doorbell) {
  2324. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2325. DOORBELL_OFFSET, ring->doorbell_index);
  2326. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2327. DOORBELL_EN, 1);
  2328. } else {
  2329. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2330. }
  2331. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2332. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2333. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2334. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2335. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2336. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2337. /* start the ring */
  2338. gfx_v9_0_cp_gfx_start(adev);
  2339. ring->ready = true;
  2340. return 0;
  2341. }
  2342. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2343. {
  2344. int i;
  2345. if (enable) {
  2346. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2347. } else {
  2348. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2349. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2350. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2351. adev->gfx.compute_ring[i].ready = false;
  2352. adev->gfx.kiq.ring.ready = false;
  2353. }
  2354. udelay(50);
  2355. }
  2356. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2357. {
  2358. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2359. const __le32 *fw_data;
  2360. unsigned i;
  2361. u32 tmp;
  2362. if (!adev->gfx.mec_fw)
  2363. return -EINVAL;
  2364. gfx_v9_0_cp_compute_enable(adev, false);
  2365. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2366. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2367. fw_data = (const __le32 *)
  2368. (adev->gfx.mec_fw->data +
  2369. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2370. tmp = 0;
  2371. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2372. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2373. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2374. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2375. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2376. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2377. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2378. /* MEC1 */
  2379. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2380. mec_hdr->jt_offset);
  2381. for (i = 0; i < mec_hdr->jt_size; i++)
  2382. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2383. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2384. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2385. adev->gfx.mec_fw_version);
  2386. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2387. return 0;
  2388. }
  2389. /* KIQ functions */
  2390. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2391. {
  2392. uint32_t tmp;
  2393. struct amdgpu_device *adev = ring->adev;
  2394. /* tell RLC which is KIQ queue */
  2395. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2396. tmp &= 0xffffff00;
  2397. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2398. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2399. tmp |= 0x80;
  2400. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2401. }
  2402. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2403. {
  2404. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2405. uint64_t queue_mask = 0;
  2406. int r, i;
  2407. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2408. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2409. continue;
  2410. /* This situation may be hit in the future if a new HW
  2411. * generation exposes more than 64 queues. If so, the
  2412. * definition of queue_mask needs updating */
  2413. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2414. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2415. break;
  2416. }
  2417. queue_mask |= (1ull << i);
  2418. }
  2419. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 8);
  2420. if (r) {
  2421. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2422. return r;
  2423. }
  2424. /* set resources */
  2425. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2426. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2427. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2428. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2429. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2430. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2431. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2432. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2433. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2434. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2435. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2436. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2437. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2438. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2439. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2440. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2441. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2442. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2443. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2444. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2445. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2446. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2447. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2448. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2449. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2450. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2451. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2452. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2453. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2454. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2455. }
  2456. r = amdgpu_ring_test_ring(kiq_ring);
  2457. if (r) {
  2458. DRM_ERROR("KCQ enable failed\n");
  2459. kiq_ring->ready = false;
  2460. }
  2461. return r;
  2462. }
  2463. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2464. {
  2465. struct amdgpu_device *adev = ring->adev;
  2466. struct v9_mqd *mqd = ring->mqd_ptr;
  2467. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2468. uint32_t tmp;
  2469. mqd->header = 0xC0310800;
  2470. mqd->compute_pipelinestat_enable = 0x00000001;
  2471. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2472. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2473. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2474. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2475. mqd->compute_misc_reserved = 0x00000003;
  2476. mqd->dynamic_cu_mask_addr_lo =
  2477. lower_32_bits(ring->mqd_gpu_addr
  2478. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2479. mqd->dynamic_cu_mask_addr_hi =
  2480. upper_32_bits(ring->mqd_gpu_addr
  2481. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2482. eop_base_addr = ring->eop_gpu_addr >> 8;
  2483. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2484. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2485. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2486. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2487. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2488. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2489. mqd->cp_hqd_eop_control = tmp;
  2490. /* enable doorbell? */
  2491. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2492. if (ring->use_doorbell) {
  2493. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2494. DOORBELL_OFFSET, ring->doorbell_index);
  2495. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2496. DOORBELL_EN, 1);
  2497. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2498. DOORBELL_SOURCE, 0);
  2499. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2500. DOORBELL_HIT, 0);
  2501. } else {
  2502. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2503. DOORBELL_EN, 0);
  2504. }
  2505. mqd->cp_hqd_pq_doorbell_control = tmp;
  2506. /* disable the queue if it's active */
  2507. ring->wptr = 0;
  2508. mqd->cp_hqd_dequeue_request = 0;
  2509. mqd->cp_hqd_pq_rptr = 0;
  2510. mqd->cp_hqd_pq_wptr_lo = 0;
  2511. mqd->cp_hqd_pq_wptr_hi = 0;
  2512. /* set the pointer to the MQD */
  2513. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2514. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2515. /* set MQD vmid to 0 */
  2516. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2517. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2518. mqd->cp_mqd_control = tmp;
  2519. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2520. hqd_gpu_addr = ring->gpu_addr >> 8;
  2521. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2522. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2523. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2524. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2525. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2526. (order_base_2(ring->ring_size / 4) - 1));
  2527. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2528. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2529. #ifdef __BIG_ENDIAN
  2530. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2531. #endif
  2532. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2533. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2534. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2535. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2536. mqd->cp_hqd_pq_control = tmp;
  2537. /* set the wb address whether it's enabled or not */
  2538. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2539. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2540. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2541. upper_32_bits(wb_gpu_addr) & 0xffff;
  2542. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2543. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2544. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2545. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2546. tmp = 0;
  2547. /* enable the doorbell if requested */
  2548. if (ring->use_doorbell) {
  2549. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2550. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2551. DOORBELL_OFFSET, ring->doorbell_index);
  2552. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2553. DOORBELL_EN, 1);
  2554. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2555. DOORBELL_SOURCE, 0);
  2556. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2557. DOORBELL_HIT, 0);
  2558. }
  2559. mqd->cp_hqd_pq_doorbell_control = tmp;
  2560. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2561. ring->wptr = 0;
  2562. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2563. /* set the vmid for the queue */
  2564. mqd->cp_hqd_vmid = 0;
  2565. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2566. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2567. mqd->cp_hqd_persistent_state = tmp;
  2568. /* set MIN_IB_AVAIL_SIZE */
  2569. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2570. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2571. mqd->cp_hqd_ib_control = tmp;
  2572. /* activate the queue */
  2573. mqd->cp_hqd_active = 1;
  2574. return 0;
  2575. }
  2576. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2577. {
  2578. struct amdgpu_device *adev = ring->adev;
  2579. struct v9_mqd *mqd = ring->mqd_ptr;
  2580. int j;
  2581. /* disable wptr polling */
  2582. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2583. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2584. mqd->cp_hqd_eop_base_addr_lo);
  2585. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2586. mqd->cp_hqd_eop_base_addr_hi);
  2587. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2588. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2589. mqd->cp_hqd_eop_control);
  2590. /* enable doorbell? */
  2591. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2592. mqd->cp_hqd_pq_doorbell_control);
  2593. /* disable the queue if it's active */
  2594. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2595. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2596. for (j = 0; j < adev->usec_timeout; j++) {
  2597. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2598. break;
  2599. udelay(1);
  2600. }
  2601. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2602. mqd->cp_hqd_dequeue_request);
  2603. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2604. mqd->cp_hqd_pq_rptr);
  2605. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2606. mqd->cp_hqd_pq_wptr_lo);
  2607. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2608. mqd->cp_hqd_pq_wptr_hi);
  2609. }
  2610. /* set the pointer to the MQD */
  2611. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2612. mqd->cp_mqd_base_addr_lo);
  2613. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2614. mqd->cp_mqd_base_addr_hi);
  2615. /* set MQD vmid to 0 */
  2616. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2617. mqd->cp_mqd_control);
  2618. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2619. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2620. mqd->cp_hqd_pq_base_lo);
  2621. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2622. mqd->cp_hqd_pq_base_hi);
  2623. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2624. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2625. mqd->cp_hqd_pq_control);
  2626. /* set the wb address whether it's enabled or not */
  2627. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2628. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2629. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2630. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2631. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2632. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2633. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2634. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2635. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2636. /* enable the doorbell if requested */
  2637. if (ring->use_doorbell) {
  2638. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2639. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2640. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2641. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2642. }
  2643. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2644. mqd->cp_hqd_pq_doorbell_control);
  2645. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2646. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2647. mqd->cp_hqd_pq_wptr_lo);
  2648. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2649. mqd->cp_hqd_pq_wptr_hi);
  2650. /* set the vmid for the queue */
  2651. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2652. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2653. mqd->cp_hqd_persistent_state);
  2654. /* activate the queue */
  2655. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2656. mqd->cp_hqd_active);
  2657. if (ring->use_doorbell)
  2658. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2659. return 0;
  2660. }
  2661. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2662. {
  2663. struct amdgpu_device *adev = ring->adev;
  2664. int j;
  2665. /* disable the queue if it's active */
  2666. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2667. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2668. for (j = 0; j < adev->usec_timeout; j++) {
  2669. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2670. break;
  2671. udelay(1);
  2672. }
  2673. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2674. DRM_DEBUG("KIQ dequeue request failed.\n");
  2675. /* Manual disable if dequeue request times out */
  2676. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2677. }
  2678. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2679. 0);
  2680. }
  2681. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2682. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2683. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2684. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2685. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2686. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2687. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2688. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2689. return 0;
  2690. }
  2691. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2692. {
  2693. struct amdgpu_device *adev = ring->adev;
  2694. struct v9_mqd *mqd = ring->mqd_ptr;
  2695. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2696. gfx_v9_0_kiq_setting(ring);
  2697. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2698. /* reset MQD to a clean status */
  2699. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2700. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2701. /* reset ring buffer */
  2702. ring->wptr = 0;
  2703. amdgpu_ring_clear_ring(ring);
  2704. mutex_lock(&adev->srbm_mutex);
  2705. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2706. gfx_v9_0_kiq_init_register(ring);
  2707. soc15_grbm_select(adev, 0, 0, 0, 0);
  2708. mutex_unlock(&adev->srbm_mutex);
  2709. } else {
  2710. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2711. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2712. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2713. mutex_lock(&adev->srbm_mutex);
  2714. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2715. gfx_v9_0_mqd_init(ring);
  2716. gfx_v9_0_kiq_init_register(ring);
  2717. soc15_grbm_select(adev, 0, 0, 0, 0);
  2718. mutex_unlock(&adev->srbm_mutex);
  2719. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2720. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2721. }
  2722. return 0;
  2723. }
  2724. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2725. {
  2726. struct amdgpu_device *adev = ring->adev;
  2727. struct v9_mqd *mqd = ring->mqd_ptr;
  2728. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2729. if (!adev->in_gpu_reset && !adev->in_suspend) {
  2730. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2731. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2732. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2733. mutex_lock(&adev->srbm_mutex);
  2734. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2735. gfx_v9_0_mqd_init(ring);
  2736. soc15_grbm_select(adev, 0, 0, 0, 0);
  2737. mutex_unlock(&adev->srbm_mutex);
  2738. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2739. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2740. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2741. /* reset MQD to a clean status */
  2742. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2743. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2744. /* reset ring buffer */
  2745. ring->wptr = 0;
  2746. amdgpu_ring_clear_ring(ring);
  2747. } else {
  2748. amdgpu_ring_clear_ring(ring);
  2749. }
  2750. return 0;
  2751. }
  2752. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2753. {
  2754. struct amdgpu_ring *ring;
  2755. int r;
  2756. ring = &adev->gfx.kiq.ring;
  2757. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2758. if (unlikely(r != 0))
  2759. return r;
  2760. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2761. if (unlikely(r != 0))
  2762. return r;
  2763. gfx_v9_0_kiq_init_queue(ring);
  2764. amdgpu_bo_kunmap(ring->mqd_obj);
  2765. ring->mqd_ptr = NULL;
  2766. amdgpu_bo_unreserve(ring->mqd_obj);
  2767. ring->ready = true;
  2768. return 0;
  2769. }
  2770. static int gfx_v9_0_kcq_resume(struct amdgpu_device *adev)
  2771. {
  2772. struct amdgpu_ring *ring = NULL;
  2773. int r = 0, i;
  2774. gfx_v9_0_cp_compute_enable(adev, true);
  2775. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2776. ring = &adev->gfx.compute_ring[i];
  2777. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2778. if (unlikely(r != 0))
  2779. goto done;
  2780. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2781. if (!r) {
  2782. r = gfx_v9_0_kcq_init_queue(ring);
  2783. amdgpu_bo_kunmap(ring->mqd_obj);
  2784. ring->mqd_ptr = NULL;
  2785. }
  2786. amdgpu_bo_unreserve(ring->mqd_obj);
  2787. if (r)
  2788. goto done;
  2789. }
  2790. r = gfx_v9_0_kiq_kcq_enable(adev);
  2791. done:
  2792. return r;
  2793. }
  2794. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2795. {
  2796. int r, i;
  2797. struct amdgpu_ring *ring;
  2798. if (!(adev->flags & AMD_IS_APU))
  2799. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2800. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2801. /* legacy firmware loading */
  2802. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2803. if (r)
  2804. return r;
  2805. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2806. if (r)
  2807. return r;
  2808. }
  2809. r = gfx_v9_0_kiq_resume(adev);
  2810. if (r)
  2811. return r;
  2812. r = gfx_v9_0_cp_gfx_resume(adev);
  2813. if (r)
  2814. return r;
  2815. r = gfx_v9_0_kcq_resume(adev);
  2816. if (r)
  2817. return r;
  2818. ring = &adev->gfx.gfx_ring[0];
  2819. r = amdgpu_ring_test_ring(ring);
  2820. if (r) {
  2821. ring->ready = false;
  2822. return r;
  2823. }
  2824. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2825. ring = &adev->gfx.compute_ring[i];
  2826. ring->ready = true;
  2827. r = amdgpu_ring_test_ring(ring);
  2828. if (r)
  2829. ring->ready = false;
  2830. }
  2831. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2832. return 0;
  2833. }
  2834. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2835. {
  2836. gfx_v9_0_cp_gfx_enable(adev, enable);
  2837. gfx_v9_0_cp_compute_enable(adev, enable);
  2838. }
  2839. static int gfx_v9_0_hw_init(void *handle)
  2840. {
  2841. int r;
  2842. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2843. gfx_v9_0_init_golden_registers(adev);
  2844. gfx_v9_0_constants_init(adev);
  2845. r = gfx_v9_0_csb_vram_pin(adev);
  2846. if (r)
  2847. return r;
  2848. r = gfx_v9_0_rlc_resume(adev);
  2849. if (r)
  2850. return r;
  2851. r = gfx_v9_0_cp_resume(adev);
  2852. if (r)
  2853. return r;
  2854. r = gfx_v9_0_ngg_en(adev);
  2855. if (r)
  2856. return r;
  2857. return r;
  2858. }
  2859. static int gfx_v9_0_kcq_disable(struct amdgpu_device *adev)
  2860. {
  2861. int r, i;
  2862. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2863. r = amdgpu_ring_alloc(kiq_ring, 6 * adev->gfx.num_compute_rings);
  2864. if (r)
  2865. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2866. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2867. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2868. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2869. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2870. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2871. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2872. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2873. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2874. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2875. amdgpu_ring_write(kiq_ring, 0);
  2876. amdgpu_ring_write(kiq_ring, 0);
  2877. amdgpu_ring_write(kiq_ring, 0);
  2878. }
  2879. r = amdgpu_ring_test_ring(kiq_ring);
  2880. if (r)
  2881. DRM_ERROR("KCQ disable failed\n");
  2882. return r;
  2883. }
  2884. static int gfx_v9_0_hw_fini(void *handle)
  2885. {
  2886. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2887. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2888. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2889. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2890. gfx_v9_0_kcq_disable(adev);
  2891. if (amdgpu_sriov_vf(adev)) {
  2892. gfx_v9_0_cp_gfx_enable(adev, false);
  2893. /* must disable polling for SRIOV when hw finished, otherwise
  2894. * CPC engine may still keep fetching WB address which is already
  2895. * invalid after sw finished and trigger DMAR reading error in
  2896. * hypervisor side.
  2897. */
  2898. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2899. return 0;
  2900. }
  2901. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2902. * otherwise KIQ is hanging when binding back
  2903. */
  2904. if (!adev->in_gpu_reset && !adev->in_suspend) {
  2905. mutex_lock(&adev->srbm_mutex);
  2906. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2907. adev->gfx.kiq.ring.pipe,
  2908. adev->gfx.kiq.ring.queue, 0);
  2909. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2910. soc15_grbm_select(adev, 0, 0, 0, 0);
  2911. mutex_unlock(&adev->srbm_mutex);
  2912. }
  2913. gfx_v9_0_cp_enable(adev, false);
  2914. gfx_v9_0_rlc_stop(adev);
  2915. gfx_v9_0_csb_vram_unpin(adev);
  2916. return 0;
  2917. }
  2918. static int gfx_v9_0_suspend(void *handle)
  2919. {
  2920. return gfx_v9_0_hw_fini(handle);
  2921. }
  2922. static int gfx_v9_0_resume(void *handle)
  2923. {
  2924. return gfx_v9_0_hw_init(handle);
  2925. }
  2926. static bool gfx_v9_0_is_idle(void *handle)
  2927. {
  2928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2929. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2930. GRBM_STATUS, GUI_ACTIVE))
  2931. return false;
  2932. else
  2933. return true;
  2934. }
  2935. static int gfx_v9_0_wait_for_idle(void *handle)
  2936. {
  2937. unsigned i;
  2938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2939. for (i = 0; i < adev->usec_timeout; i++) {
  2940. if (gfx_v9_0_is_idle(handle))
  2941. return 0;
  2942. udelay(1);
  2943. }
  2944. return -ETIMEDOUT;
  2945. }
  2946. static int gfx_v9_0_soft_reset(void *handle)
  2947. {
  2948. u32 grbm_soft_reset = 0;
  2949. u32 tmp;
  2950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2951. /* GRBM_STATUS */
  2952. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2953. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2954. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2955. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2956. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2957. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2958. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2959. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2960. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2961. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2962. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2963. }
  2964. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2965. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2966. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2967. }
  2968. /* GRBM_STATUS2 */
  2969. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2970. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2971. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2972. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2973. if (grbm_soft_reset) {
  2974. /* stop the rlc */
  2975. gfx_v9_0_rlc_stop(adev);
  2976. /* Disable GFX parsing/prefetching */
  2977. gfx_v9_0_cp_gfx_enable(adev, false);
  2978. /* Disable MEC parsing/prefetching */
  2979. gfx_v9_0_cp_compute_enable(adev, false);
  2980. if (grbm_soft_reset) {
  2981. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2982. tmp |= grbm_soft_reset;
  2983. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2984. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2985. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2986. udelay(50);
  2987. tmp &= ~grbm_soft_reset;
  2988. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2989. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2990. }
  2991. /* Wait a little for things to settle down */
  2992. udelay(50);
  2993. }
  2994. return 0;
  2995. }
  2996. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2997. {
  2998. uint64_t clock;
  2999. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3000. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3001. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  3002. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3003. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3004. return clock;
  3005. }
  3006. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3007. uint32_t vmid,
  3008. uint32_t gds_base, uint32_t gds_size,
  3009. uint32_t gws_base, uint32_t gws_size,
  3010. uint32_t oa_base, uint32_t oa_size)
  3011. {
  3012. struct amdgpu_device *adev = ring->adev;
  3013. /* GDS Base */
  3014. gfx_v9_0_write_data_to_reg(ring, 0, false,
  3015. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  3016. gds_base);
  3017. /* GDS Size */
  3018. gfx_v9_0_write_data_to_reg(ring, 0, false,
  3019. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  3020. gds_size);
  3021. /* GWS */
  3022. gfx_v9_0_write_data_to_reg(ring, 0, false,
  3023. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  3024. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3025. /* OA */
  3026. gfx_v9_0_write_data_to_reg(ring, 0, false,
  3027. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  3028. (1 << (oa_size + oa_base)) - (1 << oa_base));
  3029. }
  3030. static int gfx_v9_0_early_init(void *handle)
  3031. {
  3032. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3033. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  3034. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  3035. gfx_v9_0_set_ring_funcs(adev);
  3036. gfx_v9_0_set_irq_funcs(adev);
  3037. gfx_v9_0_set_gds_init(adev);
  3038. gfx_v9_0_set_rlc_funcs(adev);
  3039. return 0;
  3040. }
  3041. static int gfx_v9_0_late_init(void *handle)
  3042. {
  3043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3044. int r;
  3045. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3046. if (r)
  3047. return r;
  3048. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3049. if (r)
  3050. return r;
  3051. return 0;
  3052. }
  3053. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3054. {
  3055. uint32_t rlc_setting, data;
  3056. unsigned i;
  3057. if (adev->gfx.rlc.in_safe_mode)
  3058. return;
  3059. /* if RLC is not enabled, do nothing */
  3060. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  3061. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  3062. return;
  3063. if (adev->cg_flags &
  3064. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  3065. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3066. data = RLC_SAFE_MODE__CMD_MASK;
  3067. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  3068. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  3069. /* wait for RLC_SAFE_MODE */
  3070. for (i = 0; i < adev->usec_timeout; i++) {
  3071. if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  3072. break;
  3073. udelay(1);
  3074. }
  3075. adev->gfx.rlc.in_safe_mode = true;
  3076. }
  3077. }
  3078. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3079. {
  3080. uint32_t rlc_setting, data;
  3081. if (!adev->gfx.rlc.in_safe_mode)
  3082. return;
  3083. /* if RLC is not enabled, do nothing */
  3084. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  3085. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  3086. return;
  3087. if (adev->cg_flags &
  3088. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  3089. /*
  3090. * Try to exit safe mode only if it is already in safe
  3091. * mode.
  3092. */
  3093. data = RLC_SAFE_MODE__CMD_MASK;
  3094. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  3095. adev->gfx.rlc.in_safe_mode = false;
  3096. }
  3097. }
  3098. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  3099. bool enable)
  3100. {
  3101. gfx_v9_0_enter_rlc_safe_mode(adev);
  3102. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  3103. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  3104. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  3105. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  3106. } else {
  3107. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  3108. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  3109. }
  3110. gfx_v9_0_exit_rlc_safe_mode(adev);
  3111. }
  3112. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  3113. bool enable)
  3114. {
  3115. /* TODO: double check if we need to perform under safe mode */
  3116. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  3117. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  3118. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  3119. else
  3120. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  3121. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  3122. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  3123. else
  3124. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  3125. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  3126. }
  3127. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  3128. bool enable)
  3129. {
  3130. uint32_t data, def;
  3131. /* It is disabled by HW by default */
  3132. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  3133. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  3134. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3135. if (adev->asic_type != CHIP_VEGA12)
  3136. data &= ~RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3137. data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3138. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3139. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3140. /* only for Vega10 & Raven1 */
  3141. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  3142. if (def != data)
  3143. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3144. /* MGLS is a global flag to control all MGLS in GFX */
  3145. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3146. /* 2 - RLC memory Light sleep */
  3147. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  3148. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3149. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3150. if (def != data)
  3151. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3152. }
  3153. /* 3 - CP memory Light sleep */
  3154. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3155. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3156. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3157. if (def != data)
  3158. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3159. }
  3160. }
  3161. } else {
  3162. /* 1 - MGCG_OVERRIDE */
  3163. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3164. if (adev->asic_type != CHIP_VEGA12)
  3165. data |= RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3166. data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  3167. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3168. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3169. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3170. if (def != data)
  3171. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3172. /* 2 - disable MGLS in RLC */
  3173. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3174. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3175. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3176. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3177. }
  3178. /* 3 - disable MGLS in CP */
  3179. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3180. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3181. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3182. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3183. }
  3184. }
  3185. }
  3186. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3187. bool enable)
  3188. {
  3189. uint32_t data, def;
  3190. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3191. /* Enable 3D CGCG/CGLS */
  3192. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3193. /* write cmd to clear cgcg/cgls ov */
  3194. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3195. /* unset CGCG override */
  3196. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3197. /* update CGCG and CGLS override bits */
  3198. if (def != data)
  3199. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3200. /* enable 3Dcgcg FSM(0x0000363f) */
  3201. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3202. data = (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3203. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3204. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3205. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3206. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3207. if (def != data)
  3208. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3209. /* set IDLE_POLL_COUNT(0x00900100) */
  3210. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3211. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3212. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3213. if (def != data)
  3214. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3215. } else {
  3216. /* Disable CGCG/CGLS */
  3217. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3218. /* disable cgcg, cgls should be disabled */
  3219. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3220. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3221. /* disable cgcg and cgls in FSM */
  3222. if (def != data)
  3223. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3224. }
  3225. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3226. }
  3227. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3228. bool enable)
  3229. {
  3230. uint32_t def, data;
  3231. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3232. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3233. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3234. /* unset CGCG override */
  3235. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3236. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3237. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3238. else
  3239. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3240. /* update CGCG and CGLS override bits */
  3241. if (def != data)
  3242. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3243. /* enable cgcg FSM(0x0000363F) */
  3244. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3245. data = (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3246. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3247. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3248. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3249. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3250. if (def != data)
  3251. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3252. /* set IDLE_POLL_COUNT(0x00900100) */
  3253. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3254. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3255. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3256. if (def != data)
  3257. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3258. } else {
  3259. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3260. /* reset CGCG/CGLS bits */
  3261. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3262. /* disable cgcg and cgls in FSM */
  3263. if (def != data)
  3264. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3265. }
  3266. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3267. }
  3268. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3269. bool enable)
  3270. {
  3271. if (enable) {
  3272. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3273. * === MGCG + MGLS ===
  3274. */
  3275. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3276. /* === CGCG /CGLS for GFX 3D Only === */
  3277. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3278. /* === CGCG + CGLS === */
  3279. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3280. } else {
  3281. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3282. * === CGCG + CGLS ===
  3283. */
  3284. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3285. /* === CGCG /CGLS for GFX 3D Only === */
  3286. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3287. /* === MGCG + MGLS === */
  3288. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3289. }
  3290. return 0;
  3291. }
  3292. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3293. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3294. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3295. };
  3296. static int gfx_v9_0_set_powergating_state(void *handle,
  3297. enum amd_powergating_state state)
  3298. {
  3299. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3300. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3301. switch (adev->asic_type) {
  3302. case CHIP_RAVEN:
  3303. if (!enable) {
  3304. amdgpu_gfx_off_ctrl(adev, false);
  3305. cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work);
  3306. }
  3307. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3308. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3309. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3310. } else {
  3311. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3312. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3313. }
  3314. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3315. gfx_v9_0_enable_cp_power_gating(adev, true);
  3316. else
  3317. gfx_v9_0_enable_cp_power_gating(adev, false);
  3318. /* update gfx cgpg state */
  3319. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3320. /* update mgcg state */
  3321. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3322. if (enable)
  3323. amdgpu_gfx_off_ctrl(adev, true);
  3324. break;
  3325. case CHIP_VEGA12:
  3326. if (!enable) {
  3327. amdgpu_gfx_off_ctrl(adev, false);
  3328. cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work);
  3329. } else {
  3330. amdgpu_gfx_off_ctrl(adev, true);
  3331. }
  3332. break;
  3333. default:
  3334. break;
  3335. }
  3336. return 0;
  3337. }
  3338. static int gfx_v9_0_set_clockgating_state(void *handle,
  3339. enum amd_clockgating_state state)
  3340. {
  3341. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3342. if (amdgpu_sriov_vf(adev))
  3343. return 0;
  3344. switch (adev->asic_type) {
  3345. case CHIP_VEGA10:
  3346. case CHIP_VEGA12:
  3347. case CHIP_VEGA20:
  3348. case CHIP_RAVEN:
  3349. gfx_v9_0_update_gfx_clock_gating(adev,
  3350. state == AMD_CG_STATE_GATE ? true : false);
  3351. break;
  3352. default:
  3353. break;
  3354. }
  3355. return 0;
  3356. }
  3357. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3358. {
  3359. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3360. int data;
  3361. if (amdgpu_sriov_vf(adev))
  3362. *flags = 0;
  3363. /* AMD_CG_SUPPORT_GFX_MGCG */
  3364. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3365. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3366. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3367. /* AMD_CG_SUPPORT_GFX_CGCG */
  3368. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3369. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3370. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3371. /* AMD_CG_SUPPORT_GFX_CGLS */
  3372. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3373. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3374. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3375. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3376. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3377. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3378. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3379. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3380. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3381. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3382. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3383. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3384. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3385. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3386. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3387. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3388. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3389. }
  3390. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3391. {
  3392. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3393. }
  3394. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3395. {
  3396. struct amdgpu_device *adev = ring->adev;
  3397. u64 wptr;
  3398. /* XXX check if swapping is necessary on BE */
  3399. if (ring->use_doorbell) {
  3400. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3401. } else {
  3402. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3403. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3404. }
  3405. return wptr;
  3406. }
  3407. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3408. {
  3409. struct amdgpu_device *adev = ring->adev;
  3410. if (ring->use_doorbell) {
  3411. /* XXX check if swapping is necessary on BE */
  3412. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3413. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3414. } else {
  3415. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3416. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3417. }
  3418. }
  3419. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3420. {
  3421. struct amdgpu_device *adev = ring->adev;
  3422. u32 ref_and_mask, reg_mem_engine;
  3423. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3424. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3425. switch (ring->me) {
  3426. case 1:
  3427. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3428. break;
  3429. case 2:
  3430. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3431. break;
  3432. default:
  3433. return;
  3434. }
  3435. reg_mem_engine = 0;
  3436. } else {
  3437. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3438. reg_mem_engine = 1; /* pfp */
  3439. }
  3440. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3441. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3442. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3443. ref_and_mask, ref_and_mask, 0x20);
  3444. }
  3445. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3446. struct amdgpu_ib *ib,
  3447. unsigned vmid, bool ctx_switch)
  3448. {
  3449. u32 header, control = 0;
  3450. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3451. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3452. else
  3453. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3454. control |= ib->length_dw | (vmid << 24);
  3455. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3456. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3457. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3458. gfx_v9_0_ring_emit_de_meta(ring);
  3459. }
  3460. amdgpu_ring_write(ring, header);
  3461. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3462. amdgpu_ring_write(ring,
  3463. #ifdef __BIG_ENDIAN
  3464. (2 << 0) |
  3465. #endif
  3466. lower_32_bits(ib->gpu_addr));
  3467. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3468. amdgpu_ring_write(ring, control);
  3469. }
  3470. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3471. struct amdgpu_ib *ib,
  3472. unsigned vmid, bool ctx_switch)
  3473. {
  3474. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3475. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3476. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3477. amdgpu_ring_write(ring,
  3478. #ifdef __BIG_ENDIAN
  3479. (2 << 0) |
  3480. #endif
  3481. lower_32_bits(ib->gpu_addr));
  3482. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3483. amdgpu_ring_write(ring, control);
  3484. }
  3485. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3486. u64 seq, unsigned flags)
  3487. {
  3488. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3489. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3490. bool writeback = flags & AMDGPU_FENCE_FLAG_TC_WB_ONLY;
  3491. /* RELEASE_MEM - flush caches, send int */
  3492. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3493. amdgpu_ring_write(ring, ((writeback ? (EOP_TC_WB_ACTION_EN |
  3494. EOP_TC_NC_ACTION_EN) :
  3495. (EOP_TCL1_ACTION_EN |
  3496. EOP_TC_ACTION_EN |
  3497. EOP_TC_WB_ACTION_EN |
  3498. EOP_TC_MD_ACTION_EN)) |
  3499. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3500. EVENT_INDEX(5)));
  3501. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3502. /*
  3503. * the address should be Qword aligned if 64bit write, Dword
  3504. * aligned if only send 32bit data low (discard data high)
  3505. */
  3506. if (write64bit)
  3507. BUG_ON(addr & 0x7);
  3508. else
  3509. BUG_ON(addr & 0x3);
  3510. amdgpu_ring_write(ring, lower_32_bits(addr));
  3511. amdgpu_ring_write(ring, upper_32_bits(addr));
  3512. amdgpu_ring_write(ring, lower_32_bits(seq));
  3513. amdgpu_ring_write(ring, upper_32_bits(seq));
  3514. amdgpu_ring_write(ring, 0);
  3515. }
  3516. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3517. {
  3518. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3519. uint32_t seq = ring->fence_drv.sync_seq;
  3520. uint64_t addr = ring->fence_drv.gpu_addr;
  3521. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3522. lower_32_bits(addr), upper_32_bits(addr),
  3523. seq, 0xffffffff, 4);
  3524. }
  3525. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3526. unsigned vmid, uint64_t pd_addr)
  3527. {
  3528. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3529. /* compute doesn't have PFP */
  3530. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3531. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3532. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3533. amdgpu_ring_write(ring, 0x0);
  3534. }
  3535. }
  3536. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3537. {
  3538. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3539. }
  3540. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3541. {
  3542. u64 wptr;
  3543. /* XXX check if swapping is necessary on BE */
  3544. if (ring->use_doorbell)
  3545. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3546. else
  3547. BUG();
  3548. return wptr;
  3549. }
  3550. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3551. bool acquire)
  3552. {
  3553. struct amdgpu_device *adev = ring->adev;
  3554. int pipe_num, tmp, reg;
  3555. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3556. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3557. /* first me only has 2 entries, GFX and HP3D */
  3558. if (ring->me > 0)
  3559. pipe_num -= 2;
  3560. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3561. tmp = RREG32(reg);
  3562. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3563. WREG32(reg, tmp);
  3564. }
  3565. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3566. struct amdgpu_ring *ring,
  3567. bool acquire)
  3568. {
  3569. int i, pipe;
  3570. bool reserve;
  3571. struct amdgpu_ring *iring;
  3572. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3573. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3574. if (acquire)
  3575. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3576. else
  3577. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3578. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3579. /* Clear all reservations - everyone reacquires all resources */
  3580. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3581. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3582. true);
  3583. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3584. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3585. true);
  3586. } else {
  3587. /* Lower all pipes without a current reservation */
  3588. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3589. iring = &adev->gfx.gfx_ring[i];
  3590. pipe = amdgpu_gfx_queue_to_bit(adev,
  3591. iring->me,
  3592. iring->pipe,
  3593. 0);
  3594. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3595. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3596. }
  3597. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3598. iring = &adev->gfx.compute_ring[i];
  3599. pipe = amdgpu_gfx_queue_to_bit(adev,
  3600. iring->me,
  3601. iring->pipe,
  3602. 0);
  3603. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3604. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3605. }
  3606. }
  3607. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3608. }
  3609. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3610. struct amdgpu_ring *ring,
  3611. bool acquire)
  3612. {
  3613. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3614. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3615. mutex_lock(&adev->srbm_mutex);
  3616. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3617. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3618. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3619. soc15_grbm_select(adev, 0, 0, 0, 0);
  3620. mutex_unlock(&adev->srbm_mutex);
  3621. }
  3622. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3623. enum drm_sched_priority priority)
  3624. {
  3625. struct amdgpu_device *adev = ring->adev;
  3626. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3627. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3628. return;
  3629. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3630. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3631. }
  3632. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3633. {
  3634. struct amdgpu_device *adev = ring->adev;
  3635. /* XXX check if swapping is necessary on BE */
  3636. if (ring->use_doorbell) {
  3637. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3638. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3639. } else{
  3640. BUG(); /* only DOORBELL method supported on gfx9 now */
  3641. }
  3642. }
  3643. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3644. u64 seq, unsigned int flags)
  3645. {
  3646. struct amdgpu_device *adev = ring->adev;
  3647. /* we only allocate 32bit for each seq wb address */
  3648. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3649. /* write fence seq to the "addr" */
  3650. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3651. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3652. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3653. amdgpu_ring_write(ring, lower_32_bits(addr));
  3654. amdgpu_ring_write(ring, upper_32_bits(addr));
  3655. amdgpu_ring_write(ring, lower_32_bits(seq));
  3656. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3657. /* set register to trigger INT */
  3658. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3659. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3660. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3661. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3662. amdgpu_ring_write(ring, 0);
  3663. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3664. }
  3665. }
  3666. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3667. {
  3668. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3669. amdgpu_ring_write(ring, 0);
  3670. }
  3671. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3672. {
  3673. struct v9_ce_ib_state ce_payload = {0};
  3674. uint64_t csa_addr;
  3675. int cnt;
  3676. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3677. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3678. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3679. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3680. WRITE_DATA_DST_SEL(8) |
  3681. WR_CONFIRM) |
  3682. WRITE_DATA_CACHE_POLICY(0));
  3683. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3684. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3685. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3686. }
  3687. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3688. {
  3689. struct v9_de_ib_state de_payload = {0};
  3690. uint64_t csa_addr, gds_addr;
  3691. int cnt;
  3692. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3693. gds_addr = csa_addr + 4096;
  3694. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3695. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3696. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3697. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3698. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3699. WRITE_DATA_DST_SEL(8) |
  3700. WR_CONFIRM) |
  3701. WRITE_DATA_CACHE_POLICY(0));
  3702. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3703. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3704. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3705. }
  3706. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3707. {
  3708. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3709. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3710. }
  3711. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3712. {
  3713. uint32_t dw2 = 0;
  3714. if (amdgpu_sriov_vf(ring->adev))
  3715. gfx_v9_0_ring_emit_ce_meta(ring);
  3716. gfx_v9_0_ring_emit_tmz(ring, true);
  3717. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3718. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3719. /* set load_global_config & load_global_uconfig */
  3720. dw2 |= 0x8001;
  3721. /* set load_cs_sh_regs */
  3722. dw2 |= 0x01000000;
  3723. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3724. dw2 |= 0x10002;
  3725. /* set load_ce_ram if preamble presented */
  3726. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3727. dw2 |= 0x10000000;
  3728. } else {
  3729. /* still load_ce_ram if this is the first time preamble presented
  3730. * although there is no context switch happens.
  3731. */
  3732. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3733. dw2 |= 0x10000000;
  3734. }
  3735. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3736. amdgpu_ring_write(ring, dw2);
  3737. amdgpu_ring_write(ring, 0);
  3738. }
  3739. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3740. {
  3741. unsigned ret;
  3742. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3743. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3744. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3745. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3746. ret = ring->wptr & ring->buf_mask;
  3747. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3748. return ret;
  3749. }
  3750. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3751. {
  3752. unsigned cur;
  3753. BUG_ON(offset > ring->buf_mask);
  3754. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3755. cur = (ring->wptr & ring->buf_mask) - 1;
  3756. if (likely(cur > offset))
  3757. ring->ring[offset] = cur - offset;
  3758. else
  3759. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3760. }
  3761. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3762. {
  3763. struct amdgpu_device *adev = ring->adev;
  3764. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3765. amdgpu_ring_write(ring, 0 | /* src: register*/
  3766. (5 << 8) | /* dst: memory */
  3767. (1 << 20)); /* write confirm */
  3768. amdgpu_ring_write(ring, reg);
  3769. amdgpu_ring_write(ring, 0);
  3770. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3771. adev->virt.reg_val_offs * 4));
  3772. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3773. adev->virt.reg_val_offs * 4));
  3774. }
  3775. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3776. uint32_t val)
  3777. {
  3778. uint32_t cmd = 0;
  3779. switch (ring->funcs->type) {
  3780. case AMDGPU_RING_TYPE_GFX:
  3781. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3782. break;
  3783. case AMDGPU_RING_TYPE_KIQ:
  3784. cmd = (1 << 16); /* no inc addr */
  3785. break;
  3786. default:
  3787. cmd = WR_CONFIRM;
  3788. break;
  3789. }
  3790. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3791. amdgpu_ring_write(ring, cmd);
  3792. amdgpu_ring_write(ring, reg);
  3793. amdgpu_ring_write(ring, 0);
  3794. amdgpu_ring_write(ring, val);
  3795. }
  3796. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3797. uint32_t val, uint32_t mask)
  3798. {
  3799. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3800. }
  3801. static void gfx_v9_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
  3802. uint32_t reg0, uint32_t reg1,
  3803. uint32_t ref, uint32_t mask)
  3804. {
  3805. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3806. struct amdgpu_device *adev = ring->adev;
  3807. bool fw_version_ok = (ring->funcs->type == AMDGPU_RING_TYPE_GFX) ?
  3808. adev->gfx.me_fw_write_wait : adev->gfx.mec_fw_write_wait;
  3809. if (fw_version_ok)
  3810. gfx_v9_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
  3811. ref, mask, 0x20);
  3812. else
  3813. amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
  3814. ref, mask);
  3815. }
  3816. static void gfx_v9_0_ring_soft_recovery(struct amdgpu_ring *ring, unsigned vmid)
  3817. {
  3818. struct amdgpu_device *adev = ring->adev;
  3819. uint32_t value = 0;
  3820. value = REG_SET_FIELD(value, SQ_CMD, CMD, 0x03);
  3821. value = REG_SET_FIELD(value, SQ_CMD, MODE, 0x01);
  3822. value = REG_SET_FIELD(value, SQ_CMD, CHECK_VMID, 1);
  3823. value = REG_SET_FIELD(value, SQ_CMD, VM_ID, vmid);
  3824. WREG32(mmSQ_CMD, value);
  3825. }
  3826. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3827. enum amdgpu_interrupt_state state)
  3828. {
  3829. switch (state) {
  3830. case AMDGPU_IRQ_STATE_DISABLE:
  3831. case AMDGPU_IRQ_STATE_ENABLE:
  3832. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3833. TIME_STAMP_INT_ENABLE,
  3834. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3835. break;
  3836. default:
  3837. break;
  3838. }
  3839. }
  3840. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3841. int me, int pipe,
  3842. enum amdgpu_interrupt_state state)
  3843. {
  3844. u32 mec_int_cntl, mec_int_cntl_reg;
  3845. /*
  3846. * amdgpu controls only the first MEC. That's why this function only
  3847. * handles the setting of interrupts for this specific MEC. All other
  3848. * pipes' interrupts are set by amdkfd.
  3849. */
  3850. if (me == 1) {
  3851. switch (pipe) {
  3852. case 0:
  3853. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3854. break;
  3855. case 1:
  3856. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3857. break;
  3858. case 2:
  3859. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3860. break;
  3861. case 3:
  3862. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3863. break;
  3864. default:
  3865. DRM_DEBUG("invalid pipe %d\n", pipe);
  3866. return;
  3867. }
  3868. } else {
  3869. DRM_DEBUG("invalid me %d\n", me);
  3870. return;
  3871. }
  3872. switch (state) {
  3873. case AMDGPU_IRQ_STATE_DISABLE:
  3874. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3875. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3876. TIME_STAMP_INT_ENABLE, 0);
  3877. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3878. break;
  3879. case AMDGPU_IRQ_STATE_ENABLE:
  3880. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3881. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3882. TIME_STAMP_INT_ENABLE, 1);
  3883. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3884. break;
  3885. default:
  3886. break;
  3887. }
  3888. }
  3889. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3890. struct amdgpu_irq_src *source,
  3891. unsigned type,
  3892. enum amdgpu_interrupt_state state)
  3893. {
  3894. switch (state) {
  3895. case AMDGPU_IRQ_STATE_DISABLE:
  3896. case AMDGPU_IRQ_STATE_ENABLE:
  3897. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3898. PRIV_REG_INT_ENABLE,
  3899. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3900. break;
  3901. default:
  3902. break;
  3903. }
  3904. return 0;
  3905. }
  3906. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3907. struct amdgpu_irq_src *source,
  3908. unsigned type,
  3909. enum amdgpu_interrupt_state state)
  3910. {
  3911. switch (state) {
  3912. case AMDGPU_IRQ_STATE_DISABLE:
  3913. case AMDGPU_IRQ_STATE_ENABLE:
  3914. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3915. PRIV_INSTR_INT_ENABLE,
  3916. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3917. default:
  3918. break;
  3919. }
  3920. return 0;
  3921. }
  3922. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3923. struct amdgpu_irq_src *src,
  3924. unsigned type,
  3925. enum amdgpu_interrupt_state state)
  3926. {
  3927. switch (type) {
  3928. case AMDGPU_CP_IRQ_GFX_EOP:
  3929. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3930. break;
  3931. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3932. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3933. break;
  3934. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3935. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3936. break;
  3937. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3938. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3939. break;
  3940. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3941. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3942. break;
  3943. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3944. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3945. break;
  3946. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3947. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3948. break;
  3949. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3950. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3951. break;
  3952. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3953. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3954. break;
  3955. default:
  3956. break;
  3957. }
  3958. return 0;
  3959. }
  3960. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3961. struct amdgpu_irq_src *source,
  3962. struct amdgpu_iv_entry *entry)
  3963. {
  3964. int i;
  3965. u8 me_id, pipe_id, queue_id;
  3966. struct amdgpu_ring *ring;
  3967. DRM_DEBUG("IH: CP EOP\n");
  3968. me_id = (entry->ring_id & 0x0c) >> 2;
  3969. pipe_id = (entry->ring_id & 0x03) >> 0;
  3970. queue_id = (entry->ring_id & 0x70) >> 4;
  3971. switch (me_id) {
  3972. case 0:
  3973. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3974. break;
  3975. case 1:
  3976. case 2:
  3977. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3978. ring = &adev->gfx.compute_ring[i];
  3979. /* Per-queue interrupt is supported for MEC starting from VI.
  3980. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3981. */
  3982. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3983. amdgpu_fence_process(ring);
  3984. }
  3985. break;
  3986. }
  3987. return 0;
  3988. }
  3989. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3990. struct amdgpu_irq_src *source,
  3991. struct amdgpu_iv_entry *entry)
  3992. {
  3993. DRM_ERROR("Illegal register access in command stream\n");
  3994. schedule_work(&adev->reset_work);
  3995. return 0;
  3996. }
  3997. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3998. struct amdgpu_irq_src *source,
  3999. struct amdgpu_iv_entry *entry)
  4000. {
  4001. DRM_ERROR("Illegal instruction in command stream\n");
  4002. schedule_work(&adev->reset_work);
  4003. return 0;
  4004. }
  4005. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  4006. .name = "gfx_v9_0",
  4007. .early_init = gfx_v9_0_early_init,
  4008. .late_init = gfx_v9_0_late_init,
  4009. .sw_init = gfx_v9_0_sw_init,
  4010. .sw_fini = gfx_v9_0_sw_fini,
  4011. .hw_init = gfx_v9_0_hw_init,
  4012. .hw_fini = gfx_v9_0_hw_fini,
  4013. .suspend = gfx_v9_0_suspend,
  4014. .resume = gfx_v9_0_resume,
  4015. .is_idle = gfx_v9_0_is_idle,
  4016. .wait_for_idle = gfx_v9_0_wait_for_idle,
  4017. .soft_reset = gfx_v9_0_soft_reset,
  4018. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  4019. .set_powergating_state = gfx_v9_0_set_powergating_state,
  4020. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  4021. };
  4022. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  4023. .type = AMDGPU_RING_TYPE_GFX,
  4024. .align_mask = 0xff,
  4025. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4026. .support_64bit_ptrs = true,
  4027. .vmhub = AMDGPU_GFXHUB,
  4028. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  4029. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  4030. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  4031. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  4032. 5 + /* COND_EXEC */
  4033. 7 + /* PIPELINE_SYNC */
  4034. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  4035. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  4036. 2 + /* VM_FLUSH */
  4037. 8 + /* FENCE for VM_FLUSH */
  4038. 20 + /* GDS switch */
  4039. 4 + /* double SWITCH_BUFFER,
  4040. the first COND_EXEC jump to the place just
  4041. prior to this double SWITCH_BUFFER */
  4042. 5 + /* COND_EXEC */
  4043. 7 + /* HDP_flush */
  4044. 4 + /* VGT_flush */
  4045. 14 + /* CE_META */
  4046. 31 + /* DE_META */
  4047. 3 + /* CNTX_CTRL */
  4048. 5 + /* HDP_INVL */
  4049. 8 + 8 + /* FENCE x2 */
  4050. 2, /* SWITCH_BUFFER */
  4051. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  4052. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  4053. .emit_fence = gfx_v9_0_ring_emit_fence,
  4054. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  4055. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  4056. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  4057. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  4058. .test_ring = gfx_v9_0_ring_test_ring,
  4059. .test_ib = gfx_v9_0_ring_test_ib,
  4060. .insert_nop = amdgpu_ring_insert_nop,
  4061. .pad_ib = amdgpu_ring_generic_pad_ib,
  4062. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  4063. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  4064. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  4065. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  4066. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  4067. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4068. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4069. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4070. .soft_recovery = gfx_v9_0_ring_soft_recovery,
  4071. };
  4072. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  4073. .type = AMDGPU_RING_TYPE_COMPUTE,
  4074. .align_mask = 0xff,
  4075. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4076. .support_64bit_ptrs = true,
  4077. .vmhub = AMDGPU_GFXHUB,
  4078. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  4079. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  4080. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  4081. .emit_frame_size =
  4082. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  4083. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  4084. 5 + /* hdp invalidate */
  4085. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  4086. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  4087. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  4088. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  4089. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  4090. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  4091. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  4092. .emit_fence = gfx_v9_0_ring_emit_fence,
  4093. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  4094. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  4095. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  4096. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  4097. .test_ring = gfx_v9_0_ring_test_ring,
  4098. .test_ib = gfx_v9_0_ring_test_ib,
  4099. .insert_nop = amdgpu_ring_insert_nop,
  4100. .pad_ib = amdgpu_ring_generic_pad_ib,
  4101. .set_priority = gfx_v9_0_ring_set_priority_compute,
  4102. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4103. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4104. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4105. };
  4106. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  4107. .type = AMDGPU_RING_TYPE_KIQ,
  4108. .align_mask = 0xff,
  4109. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4110. .support_64bit_ptrs = true,
  4111. .vmhub = AMDGPU_GFXHUB,
  4112. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  4113. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  4114. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  4115. .emit_frame_size =
  4116. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  4117. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  4118. 5 + /* hdp invalidate */
  4119. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  4120. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  4121. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  4122. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  4123. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  4124. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  4125. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  4126. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  4127. .test_ring = gfx_v9_0_ring_test_ring,
  4128. .test_ib = gfx_v9_0_ring_test_ib,
  4129. .insert_nop = amdgpu_ring_insert_nop,
  4130. .pad_ib = amdgpu_ring_generic_pad_ib,
  4131. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  4132. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4133. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4134. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4135. };
  4136. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  4137. {
  4138. int i;
  4139. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  4140. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4141. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  4142. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4143. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  4144. }
  4145. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  4146. .set = gfx_v9_0_set_eop_interrupt_state,
  4147. .process = gfx_v9_0_eop_irq,
  4148. };
  4149. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  4150. .set = gfx_v9_0_set_priv_reg_fault_state,
  4151. .process = gfx_v9_0_priv_reg_irq,
  4152. };
  4153. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  4154. .set = gfx_v9_0_set_priv_inst_fault_state,
  4155. .process = gfx_v9_0_priv_inst_irq,
  4156. };
  4157. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  4158. {
  4159. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4160. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  4161. adev->gfx.priv_reg_irq.num_types = 1;
  4162. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  4163. adev->gfx.priv_inst_irq.num_types = 1;
  4164. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  4165. }
  4166. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  4167. {
  4168. switch (adev->asic_type) {
  4169. case CHIP_VEGA10:
  4170. case CHIP_VEGA12:
  4171. case CHIP_VEGA20:
  4172. case CHIP_RAVEN:
  4173. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  4174. break;
  4175. default:
  4176. break;
  4177. }
  4178. }
  4179. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  4180. {
  4181. /* init asci gds info */
  4182. switch (adev->asic_type) {
  4183. case CHIP_VEGA10:
  4184. case CHIP_VEGA12:
  4185. case CHIP_VEGA20:
  4186. adev->gds.mem.total_size = 0x10000;
  4187. break;
  4188. case CHIP_RAVEN:
  4189. adev->gds.mem.total_size = 0x1000;
  4190. break;
  4191. default:
  4192. adev->gds.mem.total_size = 0x10000;
  4193. break;
  4194. }
  4195. adev->gds.gws.total_size = 64;
  4196. adev->gds.oa.total_size = 16;
  4197. if (adev->gds.mem.total_size == 64 * 1024) {
  4198. adev->gds.mem.gfx_partition_size = 4096;
  4199. adev->gds.mem.cs_partition_size = 4096;
  4200. adev->gds.gws.gfx_partition_size = 4;
  4201. adev->gds.gws.cs_partition_size = 4;
  4202. adev->gds.oa.gfx_partition_size = 4;
  4203. adev->gds.oa.cs_partition_size = 1;
  4204. } else {
  4205. adev->gds.mem.gfx_partition_size = 1024;
  4206. adev->gds.mem.cs_partition_size = 1024;
  4207. adev->gds.gws.gfx_partition_size = 16;
  4208. adev->gds.gws.cs_partition_size = 16;
  4209. adev->gds.oa.gfx_partition_size = 4;
  4210. adev->gds.oa.cs_partition_size = 4;
  4211. }
  4212. }
  4213. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  4214. u32 bitmap)
  4215. {
  4216. u32 data;
  4217. if (!bitmap)
  4218. return;
  4219. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4220. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4221. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  4222. }
  4223. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4224. {
  4225. u32 data, mask;
  4226. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  4227. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  4228. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4229. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4230. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4231. return (~data) & mask;
  4232. }
  4233. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  4234. struct amdgpu_cu_info *cu_info)
  4235. {
  4236. int i, j, k, counter, active_cu_number = 0;
  4237. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4238. unsigned disable_masks[4 * 2];
  4239. if (!adev || !cu_info)
  4240. return -EINVAL;
  4241. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4242. mutex_lock(&adev->grbm_idx_mutex);
  4243. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4244. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4245. mask = 1;
  4246. ao_bitmap = 0;
  4247. counter = 0;
  4248. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  4249. if (i < 4 && j < 2)
  4250. gfx_v9_0_set_user_cu_inactive_bitmap(
  4251. adev, disable_masks[i * 2 + j]);
  4252. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  4253. cu_info->bitmap[i][j] = bitmap;
  4254. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4255. if (bitmap & mask) {
  4256. if (counter < adev->gfx.config.max_cu_per_sh)
  4257. ao_bitmap |= mask;
  4258. counter ++;
  4259. }
  4260. mask <<= 1;
  4261. }
  4262. active_cu_number += counter;
  4263. if (i < 2 && j < 2)
  4264. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4265. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4266. }
  4267. }
  4268. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4269. mutex_unlock(&adev->grbm_idx_mutex);
  4270. cu_info->number = active_cu_number;
  4271. cu_info->ao_cu_mask = ao_cu_mask;
  4272. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4273. return 0;
  4274. }
  4275. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  4276. {
  4277. .type = AMD_IP_BLOCK_TYPE_GFX,
  4278. .major = 9,
  4279. .minor = 0,
  4280. .rev = 0,
  4281. .funcs = &gfx_v9_0_ip_funcs,
  4282. };