dce_v11_0.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "amdgpu_display.h"
  35. #include "dce_v11_0.h"
  36. #include "dce/dce_11_0_d.h"
  37. #include "dce/dce_11_0_sh_mask.h"
  38. #include "dce/dce_11_0_enum.h"
  39. #include "oss/oss_3_0_d.h"
  40. #include "oss/oss_3_0_sh_mask.h"
  41. #include "gmc/gmc_8_1_d.h"
  42. #include "gmc/gmc_8_1_sh_mask.h"
  43. #include "ivsrcid/ivsrcid_vislands30.h"
  44. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  45. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  46. static const u32 crtc_offsets[] =
  47. {
  48. CRTC0_REGISTER_OFFSET,
  49. CRTC1_REGISTER_OFFSET,
  50. CRTC2_REGISTER_OFFSET,
  51. CRTC3_REGISTER_OFFSET,
  52. CRTC4_REGISTER_OFFSET,
  53. CRTC5_REGISTER_OFFSET,
  54. CRTC6_REGISTER_OFFSET
  55. };
  56. static const u32 hpd_offsets[] =
  57. {
  58. HPD0_REGISTER_OFFSET,
  59. HPD1_REGISTER_OFFSET,
  60. HPD2_REGISTER_OFFSET,
  61. HPD3_REGISTER_OFFSET,
  62. HPD4_REGISTER_OFFSET,
  63. HPD5_REGISTER_OFFSET
  64. };
  65. static const uint32_t dig_offsets[] = {
  66. DIG0_REGISTER_OFFSET,
  67. DIG1_REGISTER_OFFSET,
  68. DIG2_REGISTER_OFFSET,
  69. DIG3_REGISTER_OFFSET,
  70. DIG4_REGISTER_OFFSET,
  71. DIG5_REGISTER_OFFSET,
  72. DIG6_REGISTER_OFFSET,
  73. DIG7_REGISTER_OFFSET,
  74. DIG8_REGISTER_OFFSET
  75. };
  76. static const struct {
  77. uint32_t reg;
  78. uint32_t vblank;
  79. uint32_t vline;
  80. uint32_t hpd;
  81. } interrupt_status_offsets[] = { {
  82. .reg = mmDISP_INTERRUPT_STATUS,
  83. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  106. }, {
  107. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  108. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  109. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  110. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  111. } };
  112. static const u32 cz_golden_settings_a11[] =
  113. {
  114. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  115. mmFBC_MISC, 0x1f311fff, 0x14300000,
  116. };
  117. static const u32 cz_mgcg_cgcg_init[] =
  118. {
  119. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  120. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  121. };
  122. static const u32 stoney_golden_settings_a11[] =
  123. {
  124. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  125. mmFBC_MISC, 0x1f311fff, 0x14302000,
  126. };
  127. static const u32 polaris11_golden_settings_a11[] =
  128. {
  129. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  130. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  131. mmFBC_DEBUG1, 0xffffffff, 0x00000008,
  132. mmFBC_MISC, 0x9f313fff, 0x14302008,
  133. mmHDMI_CONTROL, 0x313f031f, 0x00000011,
  134. };
  135. static const u32 polaris10_golden_settings_a11[] =
  136. {
  137. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  138. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  139. mmFBC_MISC, 0x9f313fff, 0x14302008,
  140. mmHDMI_CONTROL, 0x313f031f, 0x00000011,
  141. };
  142. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  143. {
  144. switch (adev->asic_type) {
  145. case CHIP_CARRIZO:
  146. amdgpu_device_program_register_sequence(adev,
  147. cz_mgcg_cgcg_init,
  148. ARRAY_SIZE(cz_mgcg_cgcg_init));
  149. amdgpu_device_program_register_sequence(adev,
  150. cz_golden_settings_a11,
  151. ARRAY_SIZE(cz_golden_settings_a11));
  152. break;
  153. case CHIP_STONEY:
  154. amdgpu_device_program_register_sequence(adev,
  155. stoney_golden_settings_a11,
  156. ARRAY_SIZE(stoney_golden_settings_a11));
  157. break;
  158. case CHIP_POLARIS11:
  159. case CHIP_POLARIS12:
  160. amdgpu_device_program_register_sequence(adev,
  161. polaris11_golden_settings_a11,
  162. ARRAY_SIZE(polaris11_golden_settings_a11));
  163. break;
  164. case CHIP_POLARIS10:
  165. case CHIP_VEGAM:
  166. amdgpu_device_program_register_sequence(adev,
  167. polaris10_golden_settings_a11,
  168. ARRAY_SIZE(polaris10_golden_settings_a11));
  169. break;
  170. default:
  171. break;
  172. }
  173. }
  174. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  175. u32 block_offset, u32 reg)
  176. {
  177. unsigned long flags;
  178. u32 r;
  179. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  180. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  181. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  182. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  183. return r;
  184. }
  185. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  186. u32 block_offset, u32 reg, u32 v)
  187. {
  188. unsigned long flags;
  189. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  190. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  191. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  192. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  193. }
  194. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  195. {
  196. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  197. return 0;
  198. else
  199. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  200. }
  201. static void dce_v11_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  202. {
  203. unsigned i;
  204. /* Enable pflip interrupts */
  205. for (i = 0; i < adev->mode_info.num_crtc; i++)
  206. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  207. }
  208. static void dce_v11_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  209. {
  210. unsigned i;
  211. /* Disable pflip interrupts */
  212. for (i = 0; i < adev->mode_info.num_crtc; i++)
  213. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  214. }
  215. /**
  216. * dce_v11_0_page_flip - pageflip callback.
  217. *
  218. * @adev: amdgpu_device pointer
  219. * @crtc_id: crtc to cleanup pageflip on
  220. * @crtc_base: new address of the crtc (GPU MC address)
  221. *
  222. * Triggers the actual pageflip by updating the primary
  223. * surface base address.
  224. */
  225. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  226. int crtc_id, u64 crtc_base, bool async)
  227. {
  228. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  229. u32 tmp;
  230. /* flip immediate for async, default is vsync */
  231. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  232. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  233. GRPH_SURFACE_UPDATE_IMMEDIATE_EN, async ? 1 : 0);
  234. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  235. /* update the scanout addresses */
  236. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  237. upper_32_bits(crtc_base));
  238. /* writing to the low address triggers the update */
  239. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  240. lower_32_bits(crtc_base));
  241. /* post the write */
  242. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  243. }
  244. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  245. u32 *vbl, u32 *position)
  246. {
  247. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  248. return -EINVAL;
  249. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  250. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  251. return 0;
  252. }
  253. /**
  254. * dce_v11_0_hpd_sense - hpd sense callback.
  255. *
  256. * @adev: amdgpu_device pointer
  257. * @hpd: hpd (hotplug detect) pin
  258. *
  259. * Checks if a digital monitor is connected (evergreen+).
  260. * Returns true if connected, false if not connected.
  261. */
  262. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  263. enum amdgpu_hpd_id hpd)
  264. {
  265. bool connected = false;
  266. if (hpd >= adev->mode_info.num_hpd)
  267. return connected;
  268. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[hpd]) &
  269. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  270. connected = true;
  271. return connected;
  272. }
  273. /**
  274. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  275. *
  276. * @adev: amdgpu_device pointer
  277. * @hpd: hpd (hotplug detect) pin
  278. *
  279. * Set the polarity of the hpd pin (evergreen+).
  280. */
  281. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  282. enum amdgpu_hpd_id hpd)
  283. {
  284. u32 tmp;
  285. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  286. if (hpd >= adev->mode_info.num_hpd)
  287. return;
  288. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  289. if (connected)
  290. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  291. else
  292. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  293. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  294. }
  295. /**
  296. * dce_v11_0_hpd_init - hpd setup callback.
  297. *
  298. * @adev: amdgpu_device pointer
  299. *
  300. * Setup the hpd pins used by the card (evergreen+).
  301. * Enable the pin, set the polarity, and enable the hpd interrupts.
  302. */
  303. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  304. {
  305. struct drm_device *dev = adev->ddev;
  306. struct drm_connector *connector;
  307. u32 tmp;
  308. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  309. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  310. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  311. continue;
  312. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  313. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  314. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  315. * aux dp channel on imac and help (but not completely fix)
  316. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  317. * also avoid interrupt storms during dpms.
  318. */
  319. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  320. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  321. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  322. continue;
  323. }
  324. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  325. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  326. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  327. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  328. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  329. DC_HPD_CONNECT_INT_DELAY,
  330. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  331. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  332. DC_HPD_DISCONNECT_INT_DELAY,
  333. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  334. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  335. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  336. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  337. }
  338. }
  339. /**
  340. * dce_v11_0_hpd_fini - hpd tear down callback.
  341. *
  342. * @adev: amdgpu_device pointer
  343. *
  344. * Tear down the hpd pins used by the card (evergreen+).
  345. * Disable the hpd interrupts.
  346. */
  347. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  348. {
  349. struct drm_device *dev = adev->ddev;
  350. struct drm_connector *connector;
  351. u32 tmp;
  352. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  353. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  354. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  355. continue;
  356. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  357. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  358. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  359. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  360. }
  361. }
  362. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  363. {
  364. return mmDC_GPIO_HPD_A;
  365. }
  366. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  367. {
  368. u32 crtc_hung = 0;
  369. u32 crtc_status[6];
  370. u32 i, j, tmp;
  371. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  372. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  373. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  374. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  375. crtc_hung |= (1 << i);
  376. }
  377. }
  378. for (j = 0; j < 10; j++) {
  379. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  380. if (crtc_hung & (1 << i)) {
  381. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  382. if (tmp != crtc_status[i])
  383. crtc_hung &= ~(1 << i);
  384. }
  385. }
  386. if (crtc_hung == 0)
  387. return false;
  388. udelay(100);
  389. }
  390. return true;
  391. }
  392. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  393. bool render)
  394. {
  395. u32 tmp;
  396. /* Lockout access through VGA aperture*/
  397. tmp = RREG32(mmVGA_HDP_CONTROL);
  398. if (render)
  399. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  400. else
  401. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  402. WREG32(mmVGA_HDP_CONTROL, tmp);
  403. /* disable VGA render */
  404. tmp = RREG32(mmVGA_RENDER_CONTROL);
  405. if (render)
  406. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  407. else
  408. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  409. WREG32(mmVGA_RENDER_CONTROL, tmp);
  410. }
  411. static int dce_v11_0_get_num_crtc (struct amdgpu_device *adev)
  412. {
  413. int num_crtc = 0;
  414. switch (adev->asic_type) {
  415. case CHIP_CARRIZO:
  416. num_crtc = 3;
  417. break;
  418. case CHIP_STONEY:
  419. num_crtc = 2;
  420. break;
  421. case CHIP_POLARIS10:
  422. case CHIP_VEGAM:
  423. num_crtc = 6;
  424. break;
  425. case CHIP_POLARIS11:
  426. case CHIP_POLARIS12:
  427. num_crtc = 5;
  428. break;
  429. default:
  430. num_crtc = 0;
  431. }
  432. return num_crtc;
  433. }
  434. void dce_v11_0_disable_dce(struct amdgpu_device *adev)
  435. {
  436. /*Disable VGA render and enabled crtc, if has DCE engine*/
  437. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  438. u32 tmp;
  439. int crtc_enabled, i;
  440. dce_v11_0_set_vga_render_state(adev, false);
  441. /*Disable crtc*/
  442. for (i = 0; i < dce_v11_0_get_num_crtc(adev); i++) {
  443. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  444. CRTC_CONTROL, CRTC_MASTER_EN);
  445. if (crtc_enabled) {
  446. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  447. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  448. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  449. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  450. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  451. }
  452. }
  453. }
  454. }
  455. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  456. {
  457. struct drm_device *dev = encoder->dev;
  458. struct amdgpu_device *adev = dev->dev_private;
  459. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  460. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  461. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  462. int bpc = 0;
  463. u32 tmp = 0;
  464. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  465. if (connector) {
  466. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  467. bpc = amdgpu_connector_get_monitor_bpc(connector);
  468. dither = amdgpu_connector->dither;
  469. }
  470. /* LVDS/eDP FMT is set up by atom */
  471. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  472. return;
  473. /* not needed for analog */
  474. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  475. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  476. return;
  477. if (bpc == 0)
  478. return;
  479. switch (bpc) {
  480. case 6:
  481. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  482. /* XXX sort out optimal dither settings */
  483. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  484. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  485. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  486. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  487. } else {
  488. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  489. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  490. }
  491. break;
  492. case 8:
  493. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  494. /* XXX sort out optimal dither settings */
  495. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  496. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  497. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  498. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  499. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  500. } else {
  501. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  502. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  503. }
  504. break;
  505. case 10:
  506. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  507. /* XXX sort out optimal dither settings */
  508. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  509. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  510. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  511. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  512. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  513. } else {
  514. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  515. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  516. }
  517. break;
  518. default:
  519. /* not needed */
  520. break;
  521. }
  522. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  523. }
  524. /* display watermark setup */
  525. /**
  526. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  527. *
  528. * @adev: amdgpu_device pointer
  529. * @amdgpu_crtc: the selected display controller
  530. * @mode: the current display mode on the selected display
  531. * controller
  532. *
  533. * Setup up the line buffer allocation for
  534. * the selected display controller (CIK).
  535. * Returns the line buffer size in pixels.
  536. */
  537. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  538. struct amdgpu_crtc *amdgpu_crtc,
  539. struct drm_display_mode *mode)
  540. {
  541. u32 tmp, buffer_alloc, i, mem_cfg;
  542. u32 pipe_offset = amdgpu_crtc->crtc_id;
  543. /*
  544. * Line Buffer Setup
  545. * There are 6 line buffers, one for each display controllers.
  546. * There are 3 partitions per LB. Select the number of partitions
  547. * to enable based on the display width. For display widths larger
  548. * than 4096, you need use to use 2 display controllers and combine
  549. * them using the stereo blender.
  550. */
  551. if (amdgpu_crtc->base.enabled && mode) {
  552. if (mode->crtc_hdisplay < 1920) {
  553. mem_cfg = 1;
  554. buffer_alloc = 2;
  555. } else if (mode->crtc_hdisplay < 2560) {
  556. mem_cfg = 2;
  557. buffer_alloc = 2;
  558. } else if (mode->crtc_hdisplay < 4096) {
  559. mem_cfg = 0;
  560. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  561. } else {
  562. DRM_DEBUG_KMS("Mode too big for LB!\n");
  563. mem_cfg = 0;
  564. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  565. }
  566. } else {
  567. mem_cfg = 1;
  568. buffer_alloc = 0;
  569. }
  570. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  571. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  572. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  573. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  574. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  575. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  576. for (i = 0; i < adev->usec_timeout; i++) {
  577. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  578. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  579. break;
  580. udelay(1);
  581. }
  582. if (amdgpu_crtc->base.enabled && mode) {
  583. switch (mem_cfg) {
  584. case 0:
  585. default:
  586. return 4096 * 2;
  587. case 1:
  588. return 1920 * 2;
  589. case 2:
  590. return 2560 * 2;
  591. }
  592. }
  593. /* controller not enabled, so no lb used */
  594. return 0;
  595. }
  596. /**
  597. * cik_get_number_of_dram_channels - get the number of dram channels
  598. *
  599. * @adev: amdgpu_device pointer
  600. *
  601. * Look up the number of video ram channels (CIK).
  602. * Used for display watermark bandwidth calculations
  603. * Returns the number of dram channels
  604. */
  605. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  606. {
  607. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  608. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  609. case 0:
  610. default:
  611. return 1;
  612. case 1:
  613. return 2;
  614. case 2:
  615. return 4;
  616. case 3:
  617. return 8;
  618. case 4:
  619. return 3;
  620. case 5:
  621. return 6;
  622. case 6:
  623. return 10;
  624. case 7:
  625. return 12;
  626. case 8:
  627. return 16;
  628. }
  629. }
  630. struct dce10_wm_params {
  631. u32 dram_channels; /* number of dram channels */
  632. u32 yclk; /* bandwidth per dram data pin in kHz */
  633. u32 sclk; /* engine clock in kHz */
  634. u32 disp_clk; /* display clock in kHz */
  635. u32 src_width; /* viewport width */
  636. u32 active_time; /* active display time in ns */
  637. u32 blank_time; /* blank time in ns */
  638. bool interlaced; /* mode is interlaced */
  639. fixed20_12 vsc; /* vertical scale ratio */
  640. u32 num_heads; /* number of active crtcs */
  641. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  642. u32 lb_size; /* line buffer allocated to pipe */
  643. u32 vtaps; /* vertical scaler taps */
  644. };
  645. /**
  646. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  647. *
  648. * @wm: watermark calculation data
  649. *
  650. * Calculate the raw dram bandwidth (CIK).
  651. * Used for display watermark bandwidth calculations
  652. * Returns the dram bandwidth in MBytes/s
  653. */
  654. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  655. {
  656. /* Calculate raw DRAM Bandwidth */
  657. fixed20_12 dram_efficiency; /* 0.7 */
  658. fixed20_12 yclk, dram_channels, bandwidth;
  659. fixed20_12 a;
  660. a.full = dfixed_const(1000);
  661. yclk.full = dfixed_const(wm->yclk);
  662. yclk.full = dfixed_div(yclk, a);
  663. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  664. a.full = dfixed_const(10);
  665. dram_efficiency.full = dfixed_const(7);
  666. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  667. bandwidth.full = dfixed_mul(dram_channels, yclk);
  668. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  669. return dfixed_trunc(bandwidth);
  670. }
  671. /**
  672. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  673. *
  674. * @wm: watermark calculation data
  675. *
  676. * Calculate the dram bandwidth used for display (CIK).
  677. * Used for display watermark bandwidth calculations
  678. * Returns the dram bandwidth for display in MBytes/s
  679. */
  680. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  681. {
  682. /* Calculate DRAM Bandwidth and the part allocated to display. */
  683. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  684. fixed20_12 yclk, dram_channels, bandwidth;
  685. fixed20_12 a;
  686. a.full = dfixed_const(1000);
  687. yclk.full = dfixed_const(wm->yclk);
  688. yclk.full = dfixed_div(yclk, a);
  689. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  690. a.full = dfixed_const(10);
  691. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  692. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  693. bandwidth.full = dfixed_mul(dram_channels, yclk);
  694. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  695. return dfixed_trunc(bandwidth);
  696. }
  697. /**
  698. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  699. *
  700. * @wm: watermark calculation data
  701. *
  702. * Calculate the data return bandwidth used for display (CIK).
  703. * Used for display watermark bandwidth calculations
  704. * Returns the data return bandwidth in MBytes/s
  705. */
  706. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  707. {
  708. /* Calculate the display Data return Bandwidth */
  709. fixed20_12 return_efficiency; /* 0.8 */
  710. fixed20_12 sclk, bandwidth;
  711. fixed20_12 a;
  712. a.full = dfixed_const(1000);
  713. sclk.full = dfixed_const(wm->sclk);
  714. sclk.full = dfixed_div(sclk, a);
  715. a.full = dfixed_const(10);
  716. return_efficiency.full = dfixed_const(8);
  717. return_efficiency.full = dfixed_div(return_efficiency, a);
  718. a.full = dfixed_const(32);
  719. bandwidth.full = dfixed_mul(a, sclk);
  720. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  721. return dfixed_trunc(bandwidth);
  722. }
  723. /**
  724. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  725. *
  726. * @wm: watermark calculation data
  727. *
  728. * Calculate the dmif bandwidth used for display (CIK).
  729. * Used for display watermark bandwidth calculations
  730. * Returns the dmif bandwidth in MBytes/s
  731. */
  732. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  733. {
  734. /* Calculate the DMIF Request Bandwidth */
  735. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  736. fixed20_12 disp_clk, bandwidth;
  737. fixed20_12 a, b;
  738. a.full = dfixed_const(1000);
  739. disp_clk.full = dfixed_const(wm->disp_clk);
  740. disp_clk.full = dfixed_div(disp_clk, a);
  741. a.full = dfixed_const(32);
  742. b.full = dfixed_mul(a, disp_clk);
  743. a.full = dfixed_const(10);
  744. disp_clk_request_efficiency.full = dfixed_const(8);
  745. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  746. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  747. return dfixed_trunc(bandwidth);
  748. }
  749. /**
  750. * dce_v11_0_available_bandwidth - get the min available bandwidth
  751. *
  752. * @wm: watermark calculation data
  753. *
  754. * Calculate the min available bandwidth used for display (CIK).
  755. * Used for display watermark bandwidth calculations
  756. * Returns the min available bandwidth in MBytes/s
  757. */
  758. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  759. {
  760. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  761. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  762. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  763. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  764. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  765. }
  766. /**
  767. * dce_v11_0_average_bandwidth - get the average available bandwidth
  768. *
  769. * @wm: watermark calculation data
  770. *
  771. * Calculate the average available bandwidth used for display (CIK).
  772. * Used for display watermark bandwidth calculations
  773. * Returns the average available bandwidth in MBytes/s
  774. */
  775. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  776. {
  777. /* Calculate the display mode Average Bandwidth
  778. * DisplayMode should contain the source and destination dimensions,
  779. * timing, etc.
  780. */
  781. fixed20_12 bpp;
  782. fixed20_12 line_time;
  783. fixed20_12 src_width;
  784. fixed20_12 bandwidth;
  785. fixed20_12 a;
  786. a.full = dfixed_const(1000);
  787. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  788. line_time.full = dfixed_div(line_time, a);
  789. bpp.full = dfixed_const(wm->bytes_per_pixel);
  790. src_width.full = dfixed_const(wm->src_width);
  791. bandwidth.full = dfixed_mul(src_width, bpp);
  792. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  793. bandwidth.full = dfixed_div(bandwidth, line_time);
  794. return dfixed_trunc(bandwidth);
  795. }
  796. /**
  797. * dce_v11_0_latency_watermark - get the latency watermark
  798. *
  799. * @wm: watermark calculation data
  800. *
  801. * Calculate the latency watermark (CIK).
  802. * Used for display watermark bandwidth calculations
  803. * Returns the latency watermark in ns
  804. */
  805. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  806. {
  807. /* First calculate the latency in ns */
  808. u32 mc_latency = 2000; /* 2000 ns. */
  809. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  810. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  811. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  812. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  813. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  814. (wm->num_heads * cursor_line_pair_return_time);
  815. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  816. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  817. u32 tmp, dmif_size = 12288;
  818. fixed20_12 a, b, c;
  819. if (wm->num_heads == 0)
  820. return 0;
  821. a.full = dfixed_const(2);
  822. b.full = dfixed_const(1);
  823. if ((wm->vsc.full > a.full) ||
  824. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  825. (wm->vtaps >= 5) ||
  826. ((wm->vsc.full >= a.full) && wm->interlaced))
  827. max_src_lines_per_dst_line = 4;
  828. else
  829. max_src_lines_per_dst_line = 2;
  830. a.full = dfixed_const(available_bandwidth);
  831. b.full = dfixed_const(wm->num_heads);
  832. a.full = dfixed_div(a, b);
  833. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  834. tmp = min(dfixed_trunc(a), tmp);
  835. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  836. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  837. b.full = dfixed_const(1000);
  838. c.full = dfixed_const(lb_fill_bw);
  839. b.full = dfixed_div(c, b);
  840. a.full = dfixed_div(a, b);
  841. line_fill_time = dfixed_trunc(a);
  842. if (line_fill_time < wm->active_time)
  843. return latency;
  844. else
  845. return latency + (line_fill_time - wm->active_time);
  846. }
  847. /**
  848. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  849. * average and available dram bandwidth
  850. *
  851. * @wm: watermark calculation data
  852. *
  853. * Check if the display average bandwidth fits in the display
  854. * dram bandwidth (CIK).
  855. * Used for display watermark bandwidth calculations
  856. * Returns true if the display fits, false if not.
  857. */
  858. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  859. {
  860. if (dce_v11_0_average_bandwidth(wm) <=
  861. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  862. return true;
  863. else
  864. return false;
  865. }
  866. /**
  867. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  868. * average and available bandwidth
  869. *
  870. * @wm: watermark calculation data
  871. *
  872. * Check if the display average bandwidth fits in the display
  873. * available bandwidth (CIK).
  874. * Used for display watermark bandwidth calculations
  875. * Returns true if the display fits, false if not.
  876. */
  877. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  878. {
  879. if (dce_v11_0_average_bandwidth(wm) <=
  880. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  881. return true;
  882. else
  883. return false;
  884. }
  885. /**
  886. * dce_v11_0_check_latency_hiding - check latency hiding
  887. *
  888. * @wm: watermark calculation data
  889. *
  890. * Check latency hiding (CIK).
  891. * Used for display watermark bandwidth calculations
  892. * Returns true if the display fits, false if not.
  893. */
  894. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  895. {
  896. u32 lb_partitions = wm->lb_size / wm->src_width;
  897. u32 line_time = wm->active_time + wm->blank_time;
  898. u32 latency_tolerant_lines;
  899. u32 latency_hiding;
  900. fixed20_12 a;
  901. a.full = dfixed_const(1);
  902. if (wm->vsc.full > a.full)
  903. latency_tolerant_lines = 1;
  904. else {
  905. if (lb_partitions <= (wm->vtaps + 1))
  906. latency_tolerant_lines = 1;
  907. else
  908. latency_tolerant_lines = 2;
  909. }
  910. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  911. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  912. return true;
  913. else
  914. return false;
  915. }
  916. /**
  917. * dce_v11_0_program_watermarks - program display watermarks
  918. *
  919. * @adev: amdgpu_device pointer
  920. * @amdgpu_crtc: the selected display controller
  921. * @lb_size: line buffer size
  922. * @num_heads: number of display controllers in use
  923. *
  924. * Calculate and program the display watermarks for the
  925. * selected display controller (CIK).
  926. */
  927. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  928. struct amdgpu_crtc *amdgpu_crtc,
  929. u32 lb_size, u32 num_heads)
  930. {
  931. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  932. struct dce10_wm_params wm_low, wm_high;
  933. u32 active_time;
  934. u32 line_time = 0;
  935. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  936. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  937. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  938. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  939. (u32)mode->clock);
  940. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  941. (u32)mode->clock);
  942. line_time = min(line_time, (u32)65535);
  943. /* watermark for high clocks */
  944. if (adev->pm.dpm_enabled) {
  945. wm_high.yclk =
  946. amdgpu_dpm_get_mclk(adev, false) * 10;
  947. wm_high.sclk =
  948. amdgpu_dpm_get_sclk(adev, false) * 10;
  949. } else {
  950. wm_high.yclk = adev->pm.current_mclk * 10;
  951. wm_high.sclk = adev->pm.current_sclk * 10;
  952. }
  953. wm_high.disp_clk = mode->clock;
  954. wm_high.src_width = mode->crtc_hdisplay;
  955. wm_high.active_time = active_time;
  956. wm_high.blank_time = line_time - wm_high.active_time;
  957. wm_high.interlaced = false;
  958. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  959. wm_high.interlaced = true;
  960. wm_high.vsc = amdgpu_crtc->vsc;
  961. wm_high.vtaps = 1;
  962. if (amdgpu_crtc->rmx_type != RMX_OFF)
  963. wm_high.vtaps = 2;
  964. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  965. wm_high.lb_size = lb_size;
  966. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  967. wm_high.num_heads = num_heads;
  968. /* set for high clocks */
  969. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  970. /* possibly force display priority to high */
  971. /* should really do this at mode validation time... */
  972. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  973. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  974. !dce_v11_0_check_latency_hiding(&wm_high) ||
  975. (adev->mode_info.disp_priority == 2)) {
  976. DRM_DEBUG_KMS("force priority to high\n");
  977. }
  978. /* watermark for low clocks */
  979. if (adev->pm.dpm_enabled) {
  980. wm_low.yclk =
  981. amdgpu_dpm_get_mclk(adev, true) * 10;
  982. wm_low.sclk =
  983. amdgpu_dpm_get_sclk(adev, true) * 10;
  984. } else {
  985. wm_low.yclk = adev->pm.current_mclk * 10;
  986. wm_low.sclk = adev->pm.current_sclk * 10;
  987. }
  988. wm_low.disp_clk = mode->clock;
  989. wm_low.src_width = mode->crtc_hdisplay;
  990. wm_low.active_time = active_time;
  991. wm_low.blank_time = line_time - wm_low.active_time;
  992. wm_low.interlaced = false;
  993. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  994. wm_low.interlaced = true;
  995. wm_low.vsc = amdgpu_crtc->vsc;
  996. wm_low.vtaps = 1;
  997. if (amdgpu_crtc->rmx_type != RMX_OFF)
  998. wm_low.vtaps = 2;
  999. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1000. wm_low.lb_size = lb_size;
  1001. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1002. wm_low.num_heads = num_heads;
  1003. /* set for low clocks */
  1004. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1005. /* possibly force display priority to high */
  1006. /* should really do this at mode validation time... */
  1007. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1008. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1009. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1010. (adev->mode_info.disp_priority == 2)) {
  1011. DRM_DEBUG_KMS("force priority to high\n");
  1012. }
  1013. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1014. }
  1015. /* select wm A */
  1016. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1017. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1018. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1019. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1020. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1021. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1022. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1023. /* select wm B */
  1024. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1025. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1026. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1027. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1028. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1029. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1030. /* restore original selection */
  1031. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1032. /* save values for DPM */
  1033. amdgpu_crtc->line_time = line_time;
  1034. amdgpu_crtc->wm_high = latency_watermark_a;
  1035. amdgpu_crtc->wm_low = latency_watermark_b;
  1036. /* Save number of lines the linebuffer leads before the scanout */
  1037. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1038. }
  1039. /**
  1040. * dce_v11_0_bandwidth_update - program display watermarks
  1041. *
  1042. * @adev: amdgpu_device pointer
  1043. *
  1044. * Calculate and program the display watermarks and line
  1045. * buffer allocation (CIK).
  1046. */
  1047. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1048. {
  1049. struct drm_display_mode *mode = NULL;
  1050. u32 num_heads = 0, lb_size;
  1051. int i;
  1052. amdgpu_display_update_priority(adev);
  1053. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1054. if (adev->mode_info.crtcs[i]->base.enabled)
  1055. num_heads++;
  1056. }
  1057. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1058. mode = &adev->mode_info.crtcs[i]->base.mode;
  1059. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1060. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1061. lb_size, num_heads);
  1062. }
  1063. }
  1064. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1065. {
  1066. int i;
  1067. u32 offset, tmp;
  1068. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1069. offset = adev->mode_info.audio.pin[i].offset;
  1070. tmp = RREG32_AUDIO_ENDPT(offset,
  1071. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1072. if (((tmp &
  1073. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1074. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1075. adev->mode_info.audio.pin[i].connected = false;
  1076. else
  1077. adev->mode_info.audio.pin[i].connected = true;
  1078. }
  1079. }
  1080. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1081. {
  1082. int i;
  1083. dce_v11_0_audio_get_connected_pins(adev);
  1084. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1085. if (adev->mode_info.audio.pin[i].connected)
  1086. return &adev->mode_info.audio.pin[i];
  1087. }
  1088. DRM_ERROR("No connected audio pins found!\n");
  1089. return NULL;
  1090. }
  1091. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1092. {
  1093. struct amdgpu_device *adev = encoder->dev->dev_private;
  1094. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1095. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1096. u32 tmp;
  1097. if (!dig || !dig->afmt || !dig->afmt->pin)
  1098. return;
  1099. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1100. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1101. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1102. }
  1103. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1104. struct drm_display_mode *mode)
  1105. {
  1106. struct amdgpu_device *adev = encoder->dev->dev_private;
  1107. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1108. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1109. struct drm_connector *connector;
  1110. struct amdgpu_connector *amdgpu_connector = NULL;
  1111. u32 tmp;
  1112. int interlace = 0;
  1113. if (!dig || !dig->afmt || !dig->afmt->pin)
  1114. return;
  1115. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1116. if (connector->encoder == encoder) {
  1117. amdgpu_connector = to_amdgpu_connector(connector);
  1118. break;
  1119. }
  1120. }
  1121. if (!amdgpu_connector) {
  1122. DRM_ERROR("Couldn't find encoder's connector\n");
  1123. return;
  1124. }
  1125. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1126. interlace = 1;
  1127. if (connector->latency_present[interlace]) {
  1128. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1129. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1130. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1131. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1132. } else {
  1133. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1134. VIDEO_LIPSYNC, 0);
  1135. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1136. AUDIO_LIPSYNC, 0);
  1137. }
  1138. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1139. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1140. }
  1141. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1142. {
  1143. struct amdgpu_device *adev = encoder->dev->dev_private;
  1144. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1145. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1146. struct drm_connector *connector;
  1147. struct amdgpu_connector *amdgpu_connector = NULL;
  1148. u32 tmp;
  1149. u8 *sadb = NULL;
  1150. int sad_count;
  1151. if (!dig || !dig->afmt || !dig->afmt->pin)
  1152. return;
  1153. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1154. if (connector->encoder == encoder) {
  1155. amdgpu_connector = to_amdgpu_connector(connector);
  1156. break;
  1157. }
  1158. }
  1159. if (!amdgpu_connector) {
  1160. DRM_ERROR("Couldn't find encoder's connector\n");
  1161. return;
  1162. }
  1163. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1164. if (sad_count < 0) {
  1165. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1166. sad_count = 0;
  1167. }
  1168. /* program the speaker allocation */
  1169. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1170. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1171. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1172. DP_CONNECTION, 0);
  1173. /* set HDMI mode */
  1174. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1175. HDMI_CONNECTION, 1);
  1176. if (sad_count)
  1177. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1178. SPEAKER_ALLOCATION, sadb[0]);
  1179. else
  1180. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1181. SPEAKER_ALLOCATION, 5); /* stereo */
  1182. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1183. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1184. kfree(sadb);
  1185. }
  1186. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1187. {
  1188. struct amdgpu_device *adev = encoder->dev->dev_private;
  1189. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1190. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1191. struct drm_connector *connector;
  1192. struct amdgpu_connector *amdgpu_connector = NULL;
  1193. struct cea_sad *sads;
  1194. int i, sad_count;
  1195. static const u16 eld_reg_to_type[][2] = {
  1196. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1197. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1198. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1199. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1200. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1201. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1202. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1203. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1204. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1205. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1206. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1207. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1208. };
  1209. if (!dig || !dig->afmt || !dig->afmt->pin)
  1210. return;
  1211. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1212. if (connector->encoder == encoder) {
  1213. amdgpu_connector = to_amdgpu_connector(connector);
  1214. break;
  1215. }
  1216. }
  1217. if (!amdgpu_connector) {
  1218. DRM_ERROR("Couldn't find encoder's connector\n");
  1219. return;
  1220. }
  1221. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1222. if (sad_count <= 0) {
  1223. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1224. return;
  1225. }
  1226. BUG_ON(!sads);
  1227. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1228. u32 tmp = 0;
  1229. u8 stereo_freqs = 0;
  1230. int max_channels = -1;
  1231. int j;
  1232. for (j = 0; j < sad_count; j++) {
  1233. struct cea_sad *sad = &sads[j];
  1234. if (sad->format == eld_reg_to_type[i][1]) {
  1235. if (sad->channels > max_channels) {
  1236. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1237. MAX_CHANNELS, sad->channels);
  1238. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1239. DESCRIPTOR_BYTE_2, sad->byte2);
  1240. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1241. SUPPORTED_FREQUENCIES, sad->freq);
  1242. max_channels = sad->channels;
  1243. }
  1244. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1245. stereo_freqs |= sad->freq;
  1246. else
  1247. break;
  1248. }
  1249. }
  1250. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1251. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1252. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1253. }
  1254. kfree(sads);
  1255. }
  1256. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1257. struct amdgpu_audio_pin *pin,
  1258. bool enable)
  1259. {
  1260. if (!pin)
  1261. return;
  1262. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1263. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1264. }
  1265. static const u32 pin_offsets[] =
  1266. {
  1267. AUD0_REGISTER_OFFSET,
  1268. AUD1_REGISTER_OFFSET,
  1269. AUD2_REGISTER_OFFSET,
  1270. AUD3_REGISTER_OFFSET,
  1271. AUD4_REGISTER_OFFSET,
  1272. AUD5_REGISTER_OFFSET,
  1273. AUD6_REGISTER_OFFSET,
  1274. AUD7_REGISTER_OFFSET,
  1275. };
  1276. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1277. {
  1278. int i;
  1279. if (!amdgpu_audio)
  1280. return 0;
  1281. adev->mode_info.audio.enabled = true;
  1282. switch (adev->asic_type) {
  1283. case CHIP_CARRIZO:
  1284. case CHIP_STONEY:
  1285. adev->mode_info.audio.num_pins = 7;
  1286. break;
  1287. case CHIP_POLARIS10:
  1288. case CHIP_VEGAM:
  1289. adev->mode_info.audio.num_pins = 8;
  1290. break;
  1291. case CHIP_POLARIS11:
  1292. case CHIP_POLARIS12:
  1293. adev->mode_info.audio.num_pins = 6;
  1294. break;
  1295. default:
  1296. return -EINVAL;
  1297. }
  1298. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1299. adev->mode_info.audio.pin[i].channels = -1;
  1300. adev->mode_info.audio.pin[i].rate = -1;
  1301. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1302. adev->mode_info.audio.pin[i].status_bits = 0;
  1303. adev->mode_info.audio.pin[i].category_code = 0;
  1304. adev->mode_info.audio.pin[i].connected = false;
  1305. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1306. adev->mode_info.audio.pin[i].id = i;
  1307. /* disable audio. it will be set up later */
  1308. /* XXX remove once we switch to ip funcs */
  1309. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1310. }
  1311. return 0;
  1312. }
  1313. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1314. {
  1315. int i;
  1316. if (!amdgpu_audio)
  1317. return;
  1318. if (!adev->mode_info.audio.enabled)
  1319. return;
  1320. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1321. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1322. adev->mode_info.audio.enabled = false;
  1323. }
  1324. /*
  1325. * update the N and CTS parameters for a given pixel clock rate
  1326. */
  1327. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1328. {
  1329. struct drm_device *dev = encoder->dev;
  1330. struct amdgpu_device *adev = dev->dev_private;
  1331. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1332. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1333. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1334. u32 tmp;
  1335. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1336. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1337. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1338. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1339. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1340. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1341. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1342. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1343. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1344. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1345. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1346. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1347. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1348. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1349. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1350. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1351. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1352. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1353. }
  1354. /*
  1355. * build a HDMI Video Info Frame
  1356. */
  1357. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1358. void *buffer, size_t size)
  1359. {
  1360. struct drm_device *dev = encoder->dev;
  1361. struct amdgpu_device *adev = dev->dev_private;
  1362. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1363. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1364. uint8_t *frame = buffer + 3;
  1365. uint8_t *header = buffer;
  1366. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1367. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1368. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1369. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1370. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1371. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1372. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1373. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1374. }
  1375. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1376. {
  1377. struct drm_device *dev = encoder->dev;
  1378. struct amdgpu_device *adev = dev->dev_private;
  1379. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1380. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1381. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1382. u32 dto_phase = 24 * 1000;
  1383. u32 dto_modulo = clock;
  1384. u32 tmp;
  1385. if (!dig || !dig->afmt)
  1386. return;
  1387. /* XXX two dtos; generally use dto0 for hdmi */
  1388. /* Express [24MHz / target pixel clock] as an exact rational
  1389. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1390. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1391. */
  1392. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1393. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1394. amdgpu_crtc->crtc_id);
  1395. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1396. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1397. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1398. }
  1399. /*
  1400. * update the info frames with the data from the current display mode
  1401. */
  1402. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1403. struct drm_display_mode *mode)
  1404. {
  1405. struct drm_device *dev = encoder->dev;
  1406. struct amdgpu_device *adev = dev->dev_private;
  1407. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1408. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1409. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1410. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1411. struct hdmi_avi_infoframe frame;
  1412. ssize_t err;
  1413. u32 tmp;
  1414. int bpc = 8;
  1415. if (!dig || !dig->afmt)
  1416. return;
  1417. /* Silent, r600_hdmi_enable will raise WARN for us */
  1418. if (!dig->afmt->enabled)
  1419. return;
  1420. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1421. if (encoder->crtc) {
  1422. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1423. bpc = amdgpu_crtc->bpc;
  1424. }
  1425. /* disable audio prior to setting up hw */
  1426. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1427. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1428. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1429. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1430. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1431. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1432. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1433. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1434. switch (bpc) {
  1435. case 0:
  1436. case 6:
  1437. case 8:
  1438. case 16:
  1439. default:
  1440. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1441. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1442. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1443. connector->name, bpc);
  1444. break;
  1445. case 10:
  1446. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1447. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1448. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1449. connector->name);
  1450. break;
  1451. case 12:
  1452. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1453. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1454. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1455. connector->name);
  1456. break;
  1457. }
  1458. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1459. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1460. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1461. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1462. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1463. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1464. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1465. /* enable audio info frames (frames won't be set until audio is enabled) */
  1466. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1467. /* required for audio info values to be updated */
  1468. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1469. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1470. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1471. /* required for audio info values to be updated */
  1472. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1473. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1474. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1475. /* anything other than 0 */
  1476. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1477. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1478. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1479. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1480. /* set the default audio delay */
  1481. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1482. /* should be suffient for all audio modes and small enough for all hblanks */
  1483. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1484. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1485. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1486. /* allow 60958 channel status fields to be updated */
  1487. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1488. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1489. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1490. if (bpc > 8)
  1491. /* clear SW CTS value */
  1492. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1493. else
  1494. /* select SW CTS value */
  1495. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1496. /* allow hw to sent ACR packets when required */
  1497. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1498. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1499. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1500. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1501. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1502. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1503. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1504. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1505. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1506. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1507. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1508. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1509. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1510. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1511. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1512. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1513. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1514. dce_v11_0_audio_write_speaker_allocation(encoder);
  1515. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1516. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1517. dce_v11_0_afmt_audio_select_pin(encoder);
  1518. dce_v11_0_audio_write_sad_regs(encoder);
  1519. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1520. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  1521. if (err < 0) {
  1522. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1523. return;
  1524. }
  1525. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1526. if (err < 0) {
  1527. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1528. return;
  1529. }
  1530. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1531. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1532. /* enable AVI info frames */
  1533. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1534. /* required for audio info values to be updated */
  1535. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1536. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1537. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1538. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1539. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1540. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1541. /* send audio packets */
  1542. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1543. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1544. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1545. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1546. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1547. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1548. /* enable audio after to setting up hw */
  1549. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1550. }
  1551. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1552. {
  1553. struct drm_device *dev = encoder->dev;
  1554. struct amdgpu_device *adev = dev->dev_private;
  1555. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1556. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1557. if (!dig || !dig->afmt)
  1558. return;
  1559. /* Silent, r600_hdmi_enable will raise WARN for us */
  1560. if (enable && dig->afmt->enabled)
  1561. return;
  1562. if (!enable && !dig->afmt->enabled)
  1563. return;
  1564. if (!enable && dig->afmt->pin) {
  1565. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1566. dig->afmt->pin = NULL;
  1567. }
  1568. dig->afmt->enabled = enable;
  1569. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1570. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1571. }
  1572. static int dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1573. {
  1574. int i;
  1575. for (i = 0; i < adev->mode_info.num_dig; i++)
  1576. adev->mode_info.afmt[i] = NULL;
  1577. /* DCE11 has audio blocks tied to DIG encoders */
  1578. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1579. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1580. if (adev->mode_info.afmt[i]) {
  1581. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1582. adev->mode_info.afmt[i]->id = i;
  1583. } else {
  1584. int j;
  1585. for (j = 0; j < i; j++) {
  1586. kfree(adev->mode_info.afmt[j]);
  1587. adev->mode_info.afmt[j] = NULL;
  1588. }
  1589. return -ENOMEM;
  1590. }
  1591. }
  1592. return 0;
  1593. }
  1594. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1595. {
  1596. int i;
  1597. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1598. kfree(adev->mode_info.afmt[i]);
  1599. adev->mode_info.afmt[i] = NULL;
  1600. }
  1601. }
  1602. static const u32 vga_control_regs[6] =
  1603. {
  1604. mmD1VGA_CONTROL,
  1605. mmD2VGA_CONTROL,
  1606. mmD3VGA_CONTROL,
  1607. mmD4VGA_CONTROL,
  1608. mmD5VGA_CONTROL,
  1609. mmD6VGA_CONTROL,
  1610. };
  1611. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1612. {
  1613. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1614. struct drm_device *dev = crtc->dev;
  1615. struct amdgpu_device *adev = dev->dev_private;
  1616. u32 vga_control;
  1617. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1618. if (enable)
  1619. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1620. else
  1621. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1622. }
  1623. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1624. {
  1625. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1626. struct drm_device *dev = crtc->dev;
  1627. struct amdgpu_device *adev = dev->dev_private;
  1628. if (enable)
  1629. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1630. else
  1631. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1632. }
  1633. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1634. struct drm_framebuffer *fb,
  1635. int x, int y, int atomic)
  1636. {
  1637. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1638. struct drm_device *dev = crtc->dev;
  1639. struct amdgpu_device *adev = dev->dev_private;
  1640. struct drm_framebuffer *target_fb;
  1641. struct drm_gem_object *obj;
  1642. struct amdgpu_bo *abo;
  1643. uint64_t fb_location, tiling_flags;
  1644. uint32_t fb_format, fb_pitch_pixels;
  1645. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1646. u32 pipe_config;
  1647. u32 tmp, viewport_w, viewport_h;
  1648. int r;
  1649. bool bypass_lut = false;
  1650. struct drm_format_name_buf format_name;
  1651. /* no fb bound */
  1652. if (!atomic && !crtc->primary->fb) {
  1653. DRM_DEBUG_KMS("No FB bound\n");
  1654. return 0;
  1655. }
  1656. if (atomic)
  1657. target_fb = fb;
  1658. else
  1659. target_fb = crtc->primary->fb;
  1660. /* If atomic, assume fb object is pinned & idle & fenced and
  1661. * just update base pointers
  1662. */
  1663. obj = target_fb->obj[0];
  1664. abo = gem_to_amdgpu_bo(obj);
  1665. r = amdgpu_bo_reserve(abo, false);
  1666. if (unlikely(r != 0))
  1667. return r;
  1668. if (!atomic) {
  1669. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
  1670. if (unlikely(r != 0)) {
  1671. amdgpu_bo_unreserve(abo);
  1672. return -EINVAL;
  1673. }
  1674. }
  1675. fb_location = amdgpu_bo_gpu_offset(abo);
  1676. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1677. amdgpu_bo_unreserve(abo);
  1678. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1679. switch (target_fb->format->format) {
  1680. case DRM_FORMAT_C8:
  1681. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1682. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1683. break;
  1684. case DRM_FORMAT_XRGB4444:
  1685. case DRM_FORMAT_ARGB4444:
  1686. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1687. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1688. #ifdef __BIG_ENDIAN
  1689. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1690. ENDIAN_8IN16);
  1691. #endif
  1692. break;
  1693. case DRM_FORMAT_XRGB1555:
  1694. case DRM_FORMAT_ARGB1555:
  1695. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1696. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1697. #ifdef __BIG_ENDIAN
  1698. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1699. ENDIAN_8IN16);
  1700. #endif
  1701. break;
  1702. case DRM_FORMAT_BGRX5551:
  1703. case DRM_FORMAT_BGRA5551:
  1704. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1705. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1706. #ifdef __BIG_ENDIAN
  1707. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1708. ENDIAN_8IN16);
  1709. #endif
  1710. break;
  1711. case DRM_FORMAT_RGB565:
  1712. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1713. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1714. #ifdef __BIG_ENDIAN
  1715. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1716. ENDIAN_8IN16);
  1717. #endif
  1718. break;
  1719. case DRM_FORMAT_XRGB8888:
  1720. case DRM_FORMAT_ARGB8888:
  1721. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1722. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1723. #ifdef __BIG_ENDIAN
  1724. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1725. ENDIAN_8IN32);
  1726. #endif
  1727. break;
  1728. case DRM_FORMAT_XRGB2101010:
  1729. case DRM_FORMAT_ARGB2101010:
  1730. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1731. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1732. #ifdef __BIG_ENDIAN
  1733. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1734. ENDIAN_8IN32);
  1735. #endif
  1736. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1737. bypass_lut = true;
  1738. break;
  1739. case DRM_FORMAT_BGRX1010102:
  1740. case DRM_FORMAT_BGRA1010102:
  1741. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1742. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1743. #ifdef __BIG_ENDIAN
  1744. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1745. ENDIAN_8IN32);
  1746. #endif
  1747. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1748. bypass_lut = true;
  1749. break;
  1750. case DRM_FORMAT_XBGR8888:
  1751. case DRM_FORMAT_ABGR8888:
  1752. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1753. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1754. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_RED_CROSSBAR, 2);
  1755. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_BLUE_CROSSBAR, 2);
  1756. #ifdef __BIG_ENDIAN
  1757. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1758. ENDIAN_8IN32);
  1759. #endif
  1760. break;
  1761. default:
  1762. DRM_ERROR("Unsupported screen format %s\n",
  1763. drm_get_format_name(target_fb->format->format, &format_name));
  1764. return -EINVAL;
  1765. }
  1766. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1767. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1768. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1769. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1770. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1771. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1772. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1773. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1774. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1775. ARRAY_2D_TILED_THIN1);
  1776. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1777. tile_split);
  1778. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1779. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1780. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1781. mtaspect);
  1782. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1783. ADDR_SURF_MICRO_TILING_DISPLAY);
  1784. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1785. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1786. ARRAY_1D_TILED_THIN1);
  1787. }
  1788. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1789. pipe_config);
  1790. dce_v11_0_vga_enable(crtc, false);
  1791. /* Make sure surface address is updated at vertical blank rather than
  1792. * horizontal blank
  1793. */
  1794. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1795. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1796. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1797. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1798. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1799. upper_32_bits(fb_location));
  1800. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1801. upper_32_bits(fb_location));
  1802. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1803. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1804. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1805. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1806. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1807. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1808. /*
  1809. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1810. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1811. * retain the full precision throughout the pipeline.
  1812. */
  1813. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1814. if (bypass_lut)
  1815. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1816. else
  1817. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1818. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1819. if (bypass_lut)
  1820. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1821. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1822. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1823. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1824. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1825. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1826. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1827. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1828. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1829. dce_v11_0_grph_enable(crtc, true);
  1830. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1831. target_fb->height);
  1832. x &= ~3;
  1833. y &= ~1;
  1834. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1835. (x << 16) | y);
  1836. viewport_w = crtc->mode.hdisplay;
  1837. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1838. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1839. (viewport_w << 16) | viewport_h);
  1840. /* set pageflip to happen anywhere in vblank interval */
  1841. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1842. if (!atomic && fb && fb != crtc->primary->fb) {
  1843. abo = gem_to_amdgpu_bo(fb->obj[0]);
  1844. r = amdgpu_bo_reserve(abo, true);
  1845. if (unlikely(r != 0))
  1846. return r;
  1847. amdgpu_bo_unpin(abo);
  1848. amdgpu_bo_unreserve(abo);
  1849. }
  1850. /* Bytes per pixel may have changed */
  1851. dce_v11_0_bandwidth_update(adev);
  1852. return 0;
  1853. }
  1854. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  1855. struct drm_display_mode *mode)
  1856. {
  1857. struct drm_device *dev = crtc->dev;
  1858. struct amdgpu_device *adev = dev->dev_private;
  1859. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1860. u32 tmp;
  1861. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1862. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1863. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  1864. else
  1865. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  1866. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  1867. }
  1868. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  1869. {
  1870. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1871. struct drm_device *dev = crtc->dev;
  1872. struct amdgpu_device *adev = dev->dev_private;
  1873. u16 *r, *g, *b;
  1874. int i;
  1875. u32 tmp;
  1876. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1877. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1878. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  1879. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1880. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  1881. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  1882. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1883. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1884. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  1885. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1886. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1887. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1888. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1889. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1890. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1891. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1892. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1893. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1894. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1895. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1896. r = crtc->gamma_store;
  1897. g = r + crtc->gamma_size;
  1898. b = g + crtc->gamma_size;
  1899. for (i = 0; i < 256; i++) {
  1900. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1901. ((*r++ & 0xffc0) << 14) |
  1902. ((*g++ & 0xffc0) << 4) |
  1903. (*b++ >> 6));
  1904. }
  1905. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1906. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  1907. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  1908. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  1909. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1910. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  1911. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  1912. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1913. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1914. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  1915. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1916. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1917. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  1918. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1919. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1920. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1921. /* XXX this only needs to be programmed once per crtc at startup,
  1922. * not sure where the best place for it is
  1923. */
  1924. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  1925. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  1926. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1927. }
  1928. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  1929. {
  1930. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1931. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1932. switch (amdgpu_encoder->encoder_id) {
  1933. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1934. if (dig->linkb)
  1935. return 1;
  1936. else
  1937. return 0;
  1938. break;
  1939. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1940. if (dig->linkb)
  1941. return 3;
  1942. else
  1943. return 2;
  1944. break;
  1945. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1946. if (dig->linkb)
  1947. return 5;
  1948. else
  1949. return 4;
  1950. break;
  1951. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1952. return 6;
  1953. break;
  1954. default:
  1955. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1956. return 0;
  1957. }
  1958. }
  1959. /**
  1960. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  1961. *
  1962. * @crtc: drm crtc
  1963. *
  1964. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1965. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1966. * monitors a dedicated PPLL must be used. If a particular board has
  1967. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1968. * as there is no need to program the PLL itself. If we are not able to
  1969. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1970. * avoid messing up an existing monitor.
  1971. *
  1972. * Asic specific PLL information
  1973. *
  1974. * DCE 10.x
  1975. * Tonga
  1976. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1977. * CI
  1978. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1979. *
  1980. */
  1981. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  1982. {
  1983. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1984. struct drm_device *dev = crtc->dev;
  1985. struct amdgpu_device *adev = dev->dev_private;
  1986. u32 pll_in_use;
  1987. int pll;
  1988. if ((adev->asic_type == CHIP_POLARIS10) ||
  1989. (adev->asic_type == CHIP_POLARIS11) ||
  1990. (adev->asic_type == CHIP_POLARIS12) ||
  1991. (adev->asic_type == CHIP_VEGAM)) {
  1992. struct amdgpu_encoder *amdgpu_encoder =
  1993. to_amdgpu_encoder(amdgpu_crtc->encoder);
  1994. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1995. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  1996. return ATOM_DP_DTO;
  1997. switch (amdgpu_encoder->encoder_id) {
  1998. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1999. if (dig->linkb)
  2000. return ATOM_COMBOPHY_PLL1;
  2001. else
  2002. return ATOM_COMBOPHY_PLL0;
  2003. break;
  2004. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2005. if (dig->linkb)
  2006. return ATOM_COMBOPHY_PLL3;
  2007. else
  2008. return ATOM_COMBOPHY_PLL2;
  2009. break;
  2010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2011. if (dig->linkb)
  2012. return ATOM_COMBOPHY_PLL5;
  2013. else
  2014. return ATOM_COMBOPHY_PLL4;
  2015. break;
  2016. default:
  2017. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2018. return ATOM_PPLL_INVALID;
  2019. }
  2020. }
  2021. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2022. if (adev->clock.dp_extclk)
  2023. /* skip PPLL programming if using ext clock */
  2024. return ATOM_PPLL_INVALID;
  2025. else {
  2026. /* use the same PPLL for all DP monitors */
  2027. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2028. if (pll != ATOM_PPLL_INVALID)
  2029. return pll;
  2030. }
  2031. } else {
  2032. /* use the same PPLL for all monitors with the same clock */
  2033. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2034. if (pll != ATOM_PPLL_INVALID)
  2035. return pll;
  2036. }
  2037. /* XXX need to determine what plls are available on each DCE11 part */
  2038. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2039. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) {
  2040. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2041. return ATOM_PPLL1;
  2042. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2043. return ATOM_PPLL0;
  2044. DRM_ERROR("unable to allocate a PPLL\n");
  2045. return ATOM_PPLL_INVALID;
  2046. } else {
  2047. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2048. return ATOM_PPLL2;
  2049. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2050. return ATOM_PPLL1;
  2051. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2052. return ATOM_PPLL0;
  2053. DRM_ERROR("unable to allocate a PPLL\n");
  2054. return ATOM_PPLL_INVALID;
  2055. }
  2056. return ATOM_PPLL_INVALID;
  2057. }
  2058. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2059. {
  2060. struct amdgpu_device *adev = crtc->dev->dev_private;
  2061. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2062. uint32_t cur_lock;
  2063. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2064. if (lock)
  2065. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2066. else
  2067. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2068. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2069. }
  2070. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2071. {
  2072. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2073. struct amdgpu_device *adev = crtc->dev->dev_private;
  2074. u32 tmp;
  2075. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2076. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2077. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2078. }
  2079. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2080. {
  2081. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2082. struct amdgpu_device *adev = crtc->dev->dev_private;
  2083. u32 tmp;
  2084. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2085. upper_32_bits(amdgpu_crtc->cursor_addr));
  2086. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2087. lower_32_bits(amdgpu_crtc->cursor_addr));
  2088. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2089. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2090. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2091. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2092. }
  2093. static int dce_v11_0_cursor_move_locked(struct drm_crtc *crtc,
  2094. int x, int y)
  2095. {
  2096. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2097. struct amdgpu_device *adev = crtc->dev->dev_private;
  2098. int xorigin = 0, yorigin = 0;
  2099. amdgpu_crtc->cursor_x = x;
  2100. amdgpu_crtc->cursor_y = y;
  2101. /* avivo cursor are offset into the total surface */
  2102. x += crtc->x;
  2103. y += crtc->y;
  2104. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2105. if (x < 0) {
  2106. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2107. x = 0;
  2108. }
  2109. if (y < 0) {
  2110. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2111. y = 0;
  2112. }
  2113. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2114. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2115. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2116. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2117. return 0;
  2118. }
  2119. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2120. int x, int y)
  2121. {
  2122. int ret;
  2123. dce_v11_0_lock_cursor(crtc, true);
  2124. ret = dce_v11_0_cursor_move_locked(crtc, x, y);
  2125. dce_v11_0_lock_cursor(crtc, false);
  2126. return ret;
  2127. }
  2128. static int dce_v11_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2129. struct drm_file *file_priv,
  2130. uint32_t handle,
  2131. uint32_t width,
  2132. uint32_t height,
  2133. int32_t hot_x,
  2134. int32_t hot_y)
  2135. {
  2136. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2137. struct drm_gem_object *obj;
  2138. struct amdgpu_bo *aobj;
  2139. int ret;
  2140. if (!handle) {
  2141. /* turn off cursor */
  2142. dce_v11_0_hide_cursor(crtc);
  2143. obj = NULL;
  2144. goto unpin;
  2145. }
  2146. if ((width > amdgpu_crtc->max_cursor_width) ||
  2147. (height > amdgpu_crtc->max_cursor_height)) {
  2148. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2149. return -EINVAL;
  2150. }
  2151. obj = drm_gem_object_lookup(file_priv, handle);
  2152. if (!obj) {
  2153. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2154. return -ENOENT;
  2155. }
  2156. aobj = gem_to_amdgpu_bo(obj);
  2157. ret = amdgpu_bo_reserve(aobj, false);
  2158. if (ret != 0) {
  2159. drm_gem_object_put_unlocked(obj);
  2160. return ret;
  2161. }
  2162. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
  2163. amdgpu_bo_unreserve(aobj);
  2164. if (ret) {
  2165. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2166. drm_gem_object_put_unlocked(obj);
  2167. return ret;
  2168. }
  2169. amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
  2170. dce_v11_0_lock_cursor(crtc, true);
  2171. if (width != amdgpu_crtc->cursor_width ||
  2172. height != amdgpu_crtc->cursor_height ||
  2173. hot_x != amdgpu_crtc->cursor_hot_x ||
  2174. hot_y != amdgpu_crtc->cursor_hot_y) {
  2175. int x, y;
  2176. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2177. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2178. dce_v11_0_cursor_move_locked(crtc, x, y);
  2179. amdgpu_crtc->cursor_width = width;
  2180. amdgpu_crtc->cursor_height = height;
  2181. amdgpu_crtc->cursor_hot_x = hot_x;
  2182. amdgpu_crtc->cursor_hot_y = hot_y;
  2183. }
  2184. dce_v11_0_show_cursor(crtc);
  2185. dce_v11_0_lock_cursor(crtc, false);
  2186. unpin:
  2187. if (amdgpu_crtc->cursor_bo) {
  2188. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2189. ret = amdgpu_bo_reserve(aobj, true);
  2190. if (likely(ret == 0)) {
  2191. amdgpu_bo_unpin(aobj);
  2192. amdgpu_bo_unreserve(aobj);
  2193. }
  2194. drm_gem_object_put_unlocked(amdgpu_crtc->cursor_bo);
  2195. }
  2196. amdgpu_crtc->cursor_bo = obj;
  2197. return 0;
  2198. }
  2199. static void dce_v11_0_cursor_reset(struct drm_crtc *crtc)
  2200. {
  2201. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2202. if (amdgpu_crtc->cursor_bo) {
  2203. dce_v11_0_lock_cursor(crtc, true);
  2204. dce_v11_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2205. amdgpu_crtc->cursor_y);
  2206. dce_v11_0_show_cursor(crtc);
  2207. dce_v11_0_lock_cursor(crtc, false);
  2208. }
  2209. }
  2210. static int dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2211. u16 *blue, uint32_t size,
  2212. struct drm_modeset_acquire_ctx *ctx)
  2213. {
  2214. dce_v11_0_crtc_load_lut(crtc);
  2215. return 0;
  2216. }
  2217. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2218. {
  2219. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2220. drm_crtc_cleanup(crtc);
  2221. kfree(amdgpu_crtc);
  2222. }
  2223. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2224. .cursor_set2 = dce_v11_0_crtc_cursor_set2,
  2225. .cursor_move = dce_v11_0_crtc_cursor_move,
  2226. .gamma_set = dce_v11_0_crtc_gamma_set,
  2227. .set_config = amdgpu_display_crtc_set_config,
  2228. .destroy = dce_v11_0_crtc_destroy,
  2229. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  2230. };
  2231. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2232. {
  2233. struct drm_device *dev = crtc->dev;
  2234. struct amdgpu_device *adev = dev->dev_private;
  2235. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2236. unsigned type;
  2237. switch (mode) {
  2238. case DRM_MODE_DPMS_ON:
  2239. amdgpu_crtc->enabled = true;
  2240. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2241. dce_v11_0_vga_enable(crtc, true);
  2242. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2243. dce_v11_0_vga_enable(crtc, false);
  2244. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2245. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2246. amdgpu_crtc->crtc_id);
  2247. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2248. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2249. drm_crtc_vblank_on(crtc);
  2250. dce_v11_0_crtc_load_lut(crtc);
  2251. break;
  2252. case DRM_MODE_DPMS_STANDBY:
  2253. case DRM_MODE_DPMS_SUSPEND:
  2254. case DRM_MODE_DPMS_OFF:
  2255. drm_crtc_vblank_off(crtc);
  2256. if (amdgpu_crtc->enabled) {
  2257. dce_v11_0_vga_enable(crtc, true);
  2258. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2259. dce_v11_0_vga_enable(crtc, false);
  2260. }
  2261. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2262. amdgpu_crtc->enabled = false;
  2263. break;
  2264. }
  2265. /* adjust pm to dpms */
  2266. amdgpu_pm_compute_clocks(adev);
  2267. }
  2268. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2269. {
  2270. /* disable crtc pair power gating before programming */
  2271. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2272. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2273. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2274. }
  2275. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2276. {
  2277. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2278. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2279. }
  2280. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2281. {
  2282. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2283. struct drm_device *dev = crtc->dev;
  2284. struct amdgpu_device *adev = dev->dev_private;
  2285. struct amdgpu_atom_ss ss;
  2286. int i;
  2287. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2288. if (crtc->primary->fb) {
  2289. int r;
  2290. struct amdgpu_bo *abo;
  2291. abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
  2292. r = amdgpu_bo_reserve(abo, true);
  2293. if (unlikely(r))
  2294. DRM_ERROR("failed to reserve abo before unpin\n");
  2295. else {
  2296. amdgpu_bo_unpin(abo);
  2297. amdgpu_bo_unreserve(abo);
  2298. }
  2299. }
  2300. /* disable the GRPH */
  2301. dce_v11_0_grph_enable(crtc, false);
  2302. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2303. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2304. if (adev->mode_info.crtcs[i] &&
  2305. adev->mode_info.crtcs[i]->enabled &&
  2306. i != amdgpu_crtc->crtc_id &&
  2307. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2308. /* one other crtc is using this pll don't turn
  2309. * off the pll
  2310. */
  2311. goto done;
  2312. }
  2313. }
  2314. switch (amdgpu_crtc->pll_id) {
  2315. case ATOM_PPLL0:
  2316. case ATOM_PPLL1:
  2317. case ATOM_PPLL2:
  2318. /* disable the ppll */
  2319. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2320. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2321. break;
  2322. case ATOM_COMBOPHY_PLL0:
  2323. case ATOM_COMBOPHY_PLL1:
  2324. case ATOM_COMBOPHY_PLL2:
  2325. case ATOM_COMBOPHY_PLL3:
  2326. case ATOM_COMBOPHY_PLL4:
  2327. case ATOM_COMBOPHY_PLL5:
  2328. /* disable the ppll */
  2329. amdgpu_atombios_crtc_program_pll(crtc, ATOM_CRTC_INVALID, amdgpu_crtc->pll_id,
  2330. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2331. break;
  2332. default:
  2333. break;
  2334. }
  2335. done:
  2336. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2337. amdgpu_crtc->adjusted_clock = 0;
  2338. amdgpu_crtc->encoder = NULL;
  2339. amdgpu_crtc->connector = NULL;
  2340. }
  2341. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2342. struct drm_display_mode *mode,
  2343. struct drm_display_mode *adjusted_mode,
  2344. int x, int y, struct drm_framebuffer *old_fb)
  2345. {
  2346. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2347. struct drm_device *dev = crtc->dev;
  2348. struct amdgpu_device *adev = dev->dev_private;
  2349. if (!amdgpu_crtc->adjusted_clock)
  2350. return -EINVAL;
  2351. if ((adev->asic_type == CHIP_POLARIS10) ||
  2352. (adev->asic_type == CHIP_POLARIS11) ||
  2353. (adev->asic_type == CHIP_POLARIS12) ||
  2354. (adev->asic_type == CHIP_VEGAM)) {
  2355. struct amdgpu_encoder *amdgpu_encoder =
  2356. to_amdgpu_encoder(amdgpu_crtc->encoder);
  2357. int encoder_mode =
  2358. amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
  2359. /* SetPixelClock calculates the plls and ss values now */
  2360. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id,
  2361. amdgpu_crtc->pll_id,
  2362. encoder_mode, amdgpu_encoder->encoder_id,
  2363. adjusted_mode->clock, 0, 0, 0, 0,
  2364. amdgpu_crtc->bpc, amdgpu_crtc->ss_enabled, &amdgpu_crtc->ss);
  2365. } else {
  2366. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2367. }
  2368. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2369. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2370. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2371. amdgpu_atombios_crtc_scaler_setup(crtc);
  2372. dce_v11_0_cursor_reset(crtc);
  2373. /* update the hw version fpr dpm */
  2374. amdgpu_crtc->hw_mode = *adjusted_mode;
  2375. return 0;
  2376. }
  2377. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2378. const struct drm_display_mode *mode,
  2379. struct drm_display_mode *adjusted_mode)
  2380. {
  2381. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2382. struct drm_device *dev = crtc->dev;
  2383. struct drm_encoder *encoder;
  2384. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2385. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2386. if (encoder->crtc == crtc) {
  2387. amdgpu_crtc->encoder = encoder;
  2388. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2389. break;
  2390. }
  2391. }
  2392. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2393. amdgpu_crtc->encoder = NULL;
  2394. amdgpu_crtc->connector = NULL;
  2395. return false;
  2396. }
  2397. if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2398. return false;
  2399. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2400. return false;
  2401. /* pick pll */
  2402. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2403. /* if we can't get a PPLL for a non-DP encoder, fail */
  2404. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2405. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2406. return false;
  2407. return true;
  2408. }
  2409. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2410. struct drm_framebuffer *old_fb)
  2411. {
  2412. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2413. }
  2414. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2415. struct drm_framebuffer *fb,
  2416. int x, int y, enum mode_set_atomic state)
  2417. {
  2418. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2419. }
  2420. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2421. .dpms = dce_v11_0_crtc_dpms,
  2422. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2423. .mode_set = dce_v11_0_crtc_mode_set,
  2424. .mode_set_base = dce_v11_0_crtc_set_base,
  2425. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2426. .prepare = dce_v11_0_crtc_prepare,
  2427. .commit = dce_v11_0_crtc_commit,
  2428. .disable = dce_v11_0_crtc_disable,
  2429. };
  2430. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2431. {
  2432. struct amdgpu_crtc *amdgpu_crtc;
  2433. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2434. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2435. if (amdgpu_crtc == NULL)
  2436. return -ENOMEM;
  2437. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2438. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2439. amdgpu_crtc->crtc_id = index;
  2440. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2441. amdgpu_crtc->max_cursor_width = 128;
  2442. amdgpu_crtc->max_cursor_height = 128;
  2443. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2444. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2445. switch (amdgpu_crtc->crtc_id) {
  2446. case 0:
  2447. default:
  2448. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2449. break;
  2450. case 1:
  2451. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2452. break;
  2453. case 2:
  2454. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2455. break;
  2456. case 3:
  2457. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2458. break;
  2459. case 4:
  2460. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2461. break;
  2462. case 5:
  2463. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2464. break;
  2465. }
  2466. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2467. amdgpu_crtc->adjusted_clock = 0;
  2468. amdgpu_crtc->encoder = NULL;
  2469. amdgpu_crtc->connector = NULL;
  2470. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2471. return 0;
  2472. }
  2473. static int dce_v11_0_early_init(void *handle)
  2474. {
  2475. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2476. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2477. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2478. dce_v11_0_set_display_funcs(adev);
  2479. adev->mode_info.num_crtc = dce_v11_0_get_num_crtc(adev);
  2480. switch (adev->asic_type) {
  2481. case CHIP_CARRIZO:
  2482. adev->mode_info.num_hpd = 6;
  2483. adev->mode_info.num_dig = 9;
  2484. break;
  2485. case CHIP_STONEY:
  2486. adev->mode_info.num_hpd = 6;
  2487. adev->mode_info.num_dig = 9;
  2488. break;
  2489. case CHIP_POLARIS10:
  2490. case CHIP_VEGAM:
  2491. adev->mode_info.num_hpd = 6;
  2492. adev->mode_info.num_dig = 6;
  2493. break;
  2494. case CHIP_POLARIS11:
  2495. case CHIP_POLARIS12:
  2496. adev->mode_info.num_hpd = 5;
  2497. adev->mode_info.num_dig = 5;
  2498. break;
  2499. default:
  2500. /* FIXME: not supported yet */
  2501. return -EINVAL;
  2502. }
  2503. dce_v11_0_set_irq_funcs(adev);
  2504. return 0;
  2505. }
  2506. static int dce_v11_0_sw_init(void *handle)
  2507. {
  2508. int r, i;
  2509. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2510. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2511. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2512. if (r)
  2513. return r;
  2514. }
  2515. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; i < 20; i += 2) {
  2516. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2517. if (r)
  2518. return r;
  2519. }
  2520. /* HPD hotplug */
  2521. r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  2522. if (r)
  2523. return r;
  2524. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2525. adev->ddev->mode_config.async_page_flip = true;
  2526. adev->ddev->mode_config.max_width = 16384;
  2527. adev->ddev->mode_config.max_height = 16384;
  2528. adev->ddev->mode_config.preferred_depth = 24;
  2529. adev->ddev->mode_config.prefer_shadow = 1;
  2530. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  2531. r = amdgpu_display_modeset_create_props(adev);
  2532. if (r)
  2533. return r;
  2534. adev->ddev->mode_config.max_width = 16384;
  2535. adev->ddev->mode_config.max_height = 16384;
  2536. /* allocate crtcs */
  2537. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2538. r = dce_v11_0_crtc_init(adev, i);
  2539. if (r)
  2540. return r;
  2541. }
  2542. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2543. amdgpu_display_print_display_setup(adev->ddev);
  2544. else
  2545. return -EINVAL;
  2546. /* setup afmt */
  2547. r = dce_v11_0_afmt_init(adev);
  2548. if (r)
  2549. return r;
  2550. r = dce_v11_0_audio_init(adev);
  2551. if (r)
  2552. return r;
  2553. drm_kms_helper_poll_init(adev->ddev);
  2554. adev->mode_info.mode_config_initialized = true;
  2555. return 0;
  2556. }
  2557. static int dce_v11_0_sw_fini(void *handle)
  2558. {
  2559. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2560. kfree(adev->mode_info.bios_hardcoded_edid);
  2561. drm_kms_helper_poll_fini(adev->ddev);
  2562. dce_v11_0_audio_fini(adev);
  2563. dce_v11_0_afmt_fini(adev);
  2564. drm_mode_config_cleanup(adev->ddev);
  2565. adev->mode_info.mode_config_initialized = false;
  2566. return 0;
  2567. }
  2568. static int dce_v11_0_hw_init(void *handle)
  2569. {
  2570. int i;
  2571. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2572. dce_v11_0_init_golden_registers(adev);
  2573. /* disable vga render */
  2574. dce_v11_0_set_vga_render_state(adev, false);
  2575. /* init dig PHYs, disp eng pll */
  2576. amdgpu_atombios_crtc_powergate_init(adev);
  2577. amdgpu_atombios_encoder_init_dig(adev);
  2578. if ((adev->asic_type == CHIP_POLARIS10) ||
  2579. (adev->asic_type == CHIP_POLARIS11) ||
  2580. (adev->asic_type == CHIP_POLARIS12) ||
  2581. (adev->asic_type == CHIP_VEGAM)) {
  2582. amdgpu_atombios_crtc_set_dce_clock(adev, adev->clock.default_dispclk,
  2583. DCE_CLOCK_TYPE_DISPCLK, ATOM_GCK_DFS);
  2584. amdgpu_atombios_crtc_set_dce_clock(adev, 0,
  2585. DCE_CLOCK_TYPE_DPREFCLK, ATOM_GCK_DFS);
  2586. } else {
  2587. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2588. }
  2589. /* initialize hpd */
  2590. dce_v11_0_hpd_init(adev);
  2591. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2592. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2593. }
  2594. dce_v11_0_pageflip_interrupt_init(adev);
  2595. return 0;
  2596. }
  2597. static int dce_v11_0_hw_fini(void *handle)
  2598. {
  2599. int i;
  2600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2601. dce_v11_0_hpd_fini(adev);
  2602. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2603. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2604. }
  2605. dce_v11_0_pageflip_interrupt_fini(adev);
  2606. return 0;
  2607. }
  2608. static int dce_v11_0_suspend(void *handle)
  2609. {
  2610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2611. adev->mode_info.bl_level =
  2612. amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
  2613. return dce_v11_0_hw_fini(handle);
  2614. }
  2615. static int dce_v11_0_resume(void *handle)
  2616. {
  2617. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2618. int ret;
  2619. amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
  2620. adev->mode_info.bl_level);
  2621. ret = dce_v11_0_hw_init(handle);
  2622. /* turn on the BL */
  2623. if (adev->mode_info.bl_encoder) {
  2624. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2625. adev->mode_info.bl_encoder);
  2626. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2627. bl_level);
  2628. }
  2629. return ret;
  2630. }
  2631. static bool dce_v11_0_is_idle(void *handle)
  2632. {
  2633. return true;
  2634. }
  2635. static int dce_v11_0_wait_for_idle(void *handle)
  2636. {
  2637. return 0;
  2638. }
  2639. static int dce_v11_0_soft_reset(void *handle)
  2640. {
  2641. u32 srbm_soft_reset = 0, tmp;
  2642. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2643. if (dce_v11_0_is_display_hung(adev))
  2644. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2645. if (srbm_soft_reset) {
  2646. tmp = RREG32(mmSRBM_SOFT_RESET);
  2647. tmp |= srbm_soft_reset;
  2648. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2649. WREG32(mmSRBM_SOFT_RESET, tmp);
  2650. tmp = RREG32(mmSRBM_SOFT_RESET);
  2651. udelay(50);
  2652. tmp &= ~srbm_soft_reset;
  2653. WREG32(mmSRBM_SOFT_RESET, tmp);
  2654. tmp = RREG32(mmSRBM_SOFT_RESET);
  2655. /* Wait a little for things to settle down */
  2656. udelay(50);
  2657. }
  2658. return 0;
  2659. }
  2660. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2661. int crtc,
  2662. enum amdgpu_interrupt_state state)
  2663. {
  2664. u32 lb_interrupt_mask;
  2665. if (crtc >= adev->mode_info.num_crtc) {
  2666. DRM_DEBUG("invalid crtc %d\n", crtc);
  2667. return;
  2668. }
  2669. switch (state) {
  2670. case AMDGPU_IRQ_STATE_DISABLE:
  2671. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2672. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2673. VBLANK_INTERRUPT_MASK, 0);
  2674. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2675. break;
  2676. case AMDGPU_IRQ_STATE_ENABLE:
  2677. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2678. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2679. VBLANK_INTERRUPT_MASK, 1);
  2680. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2681. break;
  2682. default:
  2683. break;
  2684. }
  2685. }
  2686. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2687. int crtc,
  2688. enum amdgpu_interrupt_state state)
  2689. {
  2690. u32 lb_interrupt_mask;
  2691. if (crtc >= adev->mode_info.num_crtc) {
  2692. DRM_DEBUG("invalid crtc %d\n", crtc);
  2693. return;
  2694. }
  2695. switch (state) {
  2696. case AMDGPU_IRQ_STATE_DISABLE:
  2697. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2698. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2699. VLINE_INTERRUPT_MASK, 0);
  2700. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2701. break;
  2702. case AMDGPU_IRQ_STATE_ENABLE:
  2703. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2704. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2705. VLINE_INTERRUPT_MASK, 1);
  2706. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2707. break;
  2708. default:
  2709. break;
  2710. }
  2711. }
  2712. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2713. struct amdgpu_irq_src *source,
  2714. unsigned hpd,
  2715. enum amdgpu_interrupt_state state)
  2716. {
  2717. u32 tmp;
  2718. if (hpd >= adev->mode_info.num_hpd) {
  2719. DRM_DEBUG("invalid hdp %d\n", hpd);
  2720. return 0;
  2721. }
  2722. switch (state) {
  2723. case AMDGPU_IRQ_STATE_DISABLE:
  2724. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2725. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2726. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2727. break;
  2728. case AMDGPU_IRQ_STATE_ENABLE:
  2729. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2730. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2731. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2732. break;
  2733. default:
  2734. break;
  2735. }
  2736. return 0;
  2737. }
  2738. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2739. struct amdgpu_irq_src *source,
  2740. unsigned type,
  2741. enum amdgpu_interrupt_state state)
  2742. {
  2743. switch (type) {
  2744. case AMDGPU_CRTC_IRQ_VBLANK1:
  2745. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2746. break;
  2747. case AMDGPU_CRTC_IRQ_VBLANK2:
  2748. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2749. break;
  2750. case AMDGPU_CRTC_IRQ_VBLANK3:
  2751. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2752. break;
  2753. case AMDGPU_CRTC_IRQ_VBLANK4:
  2754. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2755. break;
  2756. case AMDGPU_CRTC_IRQ_VBLANK5:
  2757. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2758. break;
  2759. case AMDGPU_CRTC_IRQ_VBLANK6:
  2760. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2761. break;
  2762. case AMDGPU_CRTC_IRQ_VLINE1:
  2763. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2764. break;
  2765. case AMDGPU_CRTC_IRQ_VLINE2:
  2766. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2767. break;
  2768. case AMDGPU_CRTC_IRQ_VLINE3:
  2769. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2770. break;
  2771. case AMDGPU_CRTC_IRQ_VLINE4:
  2772. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2773. break;
  2774. case AMDGPU_CRTC_IRQ_VLINE5:
  2775. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2776. break;
  2777. case AMDGPU_CRTC_IRQ_VLINE6:
  2778. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2779. break;
  2780. default:
  2781. break;
  2782. }
  2783. return 0;
  2784. }
  2785. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2786. struct amdgpu_irq_src *src,
  2787. unsigned type,
  2788. enum amdgpu_interrupt_state state)
  2789. {
  2790. u32 reg;
  2791. if (type >= adev->mode_info.num_crtc) {
  2792. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2793. return -EINVAL;
  2794. }
  2795. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2796. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2797. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2798. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2799. else
  2800. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2801. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2802. return 0;
  2803. }
  2804. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2805. struct amdgpu_irq_src *source,
  2806. struct amdgpu_iv_entry *entry)
  2807. {
  2808. unsigned long flags;
  2809. unsigned crtc_id;
  2810. struct amdgpu_crtc *amdgpu_crtc;
  2811. struct amdgpu_flip_work *works;
  2812. crtc_id = (entry->src_id - 8) >> 1;
  2813. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2814. if (crtc_id >= adev->mode_info.num_crtc) {
  2815. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2816. return -EINVAL;
  2817. }
  2818. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2819. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2820. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2821. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2822. /* IRQ could occur when in initial stage */
  2823. if(amdgpu_crtc == NULL)
  2824. return 0;
  2825. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2826. works = amdgpu_crtc->pflip_works;
  2827. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2828. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2829. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2830. amdgpu_crtc->pflip_status,
  2831. AMDGPU_FLIP_SUBMITTED);
  2832. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2833. return 0;
  2834. }
  2835. /* page flip completed. clean up */
  2836. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2837. amdgpu_crtc->pflip_works = NULL;
  2838. /* wakeup usersapce */
  2839. if(works->event)
  2840. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2841. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2842. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2843. schedule_work(&works->unpin_work);
  2844. return 0;
  2845. }
  2846. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2847. int hpd)
  2848. {
  2849. u32 tmp;
  2850. if (hpd >= adev->mode_info.num_hpd) {
  2851. DRM_DEBUG("invalid hdp %d\n", hpd);
  2852. return;
  2853. }
  2854. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2855. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2856. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2857. }
  2858. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2859. int crtc)
  2860. {
  2861. u32 tmp;
  2862. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2863. DRM_DEBUG("invalid crtc %d\n", crtc);
  2864. return;
  2865. }
  2866. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2867. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2868. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2869. }
  2870. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2871. int crtc)
  2872. {
  2873. u32 tmp;
  2874. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2875. DRM_DEBUG("invalid crtc %d\n", crtc);
  2876. return;
  2877. }
  2878. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2879. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2880. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2881. }
  2882. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  2883. struct amdgpu_irq_src *source,
  2884. struct amdgpu_iv_entry *entry)
  2885. {
  2886. unsigned crtc = entry->src_id - 1;
  2887. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2888. unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2889. crtc);
  2890. switch (entry->src_data[0]) {
  2891. case 0: /* vblank */
  2892. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2893. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  2894. else
  2895. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2896. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2897. drm_handle_vblank(adev->ddev, crtc);
  2898. }
  2899. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2900. break;
  2901. case 1: /* vline */
  2902. if (disp_int & interrupt_status_offsets[crtc].vline)
  2903. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  2904. else
  2905. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2906. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2907. break;
  2908. default:
  2909. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2910. break;
  2911. }
  2912. return 0;
  2913. }
  2914. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  2915. struct amdgpu_irq_src *source,
  2916. struct amdgpu_iv_entry *entry)
  2917. {
  2918. uint32_t disp_int, mask;
  2919. unsigned hpd;
  2920. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2921. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2922. return 0;
  2923. }
  2924. hpd = entry->src_data[0];
  2925. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2926. mask = interrupt_status_offsets[hpd].hpd;
  2927. if (disp_int & mask) {
  2928. dce_v11_0_hpd_int_ack(adev, hpd);
  2929. schedule_work(&adev->hotplug_work);
  2930. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2931. }
  2932. return 0;
  2933. }
  2934. static int dce_v11_0_set_clockgating_state(void *handle,
  2935. enum amd_clockgating_state state)
  2936. {
  2937. return 0;
  2938. }
  2939. static int dce_v11_0_set_powergating_state(void *handle,
  2940. enum amd_powergating_state state)
  2941. {
  2942. return 0;
  2943. }
  2944. static const struct amd_ip_funcs dce_v11_0_ip_funcs = {
  2945. .name = "dce_v11_0",
  2946. .early_init = dce_v11_0_early_init,
  2947. .late_init = NULL,
  2948. .sw_init = dce_v11_0_sw_init,
  2949. .sw_fini = dce_v11_0_sw_fini,
  2950. .hw_init = dce_v11_0_hw_init,
  2951. .hw_fini = dce_v11_0_hw_fini,
  2952. .suspend = dce_v11_0_suspend,
  2953. .resume = dce_v11_0_resume,
  2954. .is_idle = dce_v11_0_is_idle,
  2955. .wait_for_idle = dce_v11_0_wait_for_idle,
  2956. .soft_reset = dce_v11_0_soft_reset,
  2957. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  2958. .set_powergating_state = dce_v11_0_set_powergating_state,
  2959. };
  2960. static void
  2961. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  2962. struct drm_display_mode *mode,
  2963. struct drm_display_mode *adjusted_mode)
  2964. {
  2965. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2966. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2967. /* need to call this here rather than in prepare() since we need some crtc info */
  2968. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2969. /* set scaler clears this on some chips */
  2970. dce_v11_0_set_interleave(encoder->crtc, mode);
  2971. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2972. dce_v11_0_afmt_enable(encoder, true);
  2973. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  2974. }
  2975. }
  2976. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  2977. {
  2978. struct amdgpu_device *adev = encoder->dev->dev_private;
  2979. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2980. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2981. if ((amdgpu_encoder->active_device &
  2982. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2983. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2984. ENCODER_OBJECT_ID_NONE)) {
  2985. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2986. if (dig) {
  2987. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  2988. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2989. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2990. }
  2991. }
  2992. amdgpu_atombios_scratch_regs_lock(adev, true);
  2993. if (connector) {
  2994. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2995. /* select the clock/data port if it uses a router */
  2996. if (amdgpu_connector->router.cd_valid)
  2997. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2998. /* turn eDP panel on for mode set */
  2999. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3000. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3001. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3002. }
  3003. /* this is needed for the pll/ss setup to work correctly in some cases */
  3004. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3005. /* set up the FMT blocks */
  3006. dce_v11_0_program_fmt(encoder);
  3007. }
  3008. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3009. {
  3010. struct drm_device *dev = encoder->dev;
  3011. struct amdgpu_device *adev = dev->dev_private;
  3012. /* need to call this here as we need the crtc set up */
  3013. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3014. amdgpu_atombios_scratch_regs_lock(adev, false);
  3015. }
  3016. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3017. {
  3018. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3019. struct amdgpu_encoder_atom_dig *dig;
  3020. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3021. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3022. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3023. dce_v11_0_afmt_enable(encoder, false);
  3024. dig = amdgpu_encoder->enc_priv;
  3025. dig->dig_encoder = -1;
  3026. }
  3027. amdgpu_encoder->active_device = 0;
  3028. }
  3029. /* these are handled by the primary encoders */
  3030. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3031. {
  3032. }
  3033. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3034. {
  3035. }
  3036. static void
  3037. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3038. struct drm_display_mode *mode,
  3039. struct drm_display_mode *adjusted_mode)
  3040. {
  3041. }
  3042. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3043. {
  3044. }
  3045. static void
  3046. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3047. {
  3048. }
  3049. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3050. .dpms = dce_v11_0_ext_dpms,
  3051. .prepare = dce_v11_0_ext_prepare,
  3052. .mode_set = dce_v11_0_ext_mode_set,
  3053. .commit = dce_v11_0_ext_commit,
  3054. .disable = dce_v11_0_ext_disable,
  3055. /* no detect for TMDS/LVDS yet */
  3056. };
  3057. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3058. .dpms = amdgpu_atombios_encoder_dpms,
  3059. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3060. .prepare = dce_v11_0_encoder_prepare,
  3061. .mode_set = dce_v11_0_encoder_mode_set,
  3062. .commit = dce_v11_0_encoder_commit,
  3063. .disable = dce_v11_0_encoder_disable,
  3064. .detect = amdgpu_atombios_encoder_dig_detect,
  3065. };
  3066. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3067. .dpms = amdgpu_atombios_encoder_dpms,
  3068. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3069. .prepare = dce_v11_0_encoder_prepare,
  3070. .mode_set = dce_v11_0_encoder_mode_set,
  3071. .commit = dce_v11_0_encoder_commit,
  3072. .detect = amdgpu_atombios_encoder_dac_detect,
  3073. };
  3074. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3075. {
  3076. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3077. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3078. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3079. kfree(amdgpu_encoder->enc_priv);
  3080. drm_encoder_cleanup(encoder);
  3081. kfree(amdgpu_encoder);
  3082. }
  3083. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3084. .destroy = dce_v11_0_encoder_destroy,
  3085. };
  3086. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3087. uint32_t encoder_enum,
  3088. uint32_t supported_device,
  3089. u16 caps)
  3090. {
  3091. struct drm_device *dev = adev->ddev;
  3092. struct drm_encoder *encoder;
  3093. struct amdgpu_encoder *amdgpu_encoder;
  3094. /* see if we already added it */
  3095. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3096. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3097. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3098. amdgpu_encoder->devices |= supported_device;
  3099. return;
  3100. }
  3101. }
  3102. /* add a new one */
  3103. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3104. if (!amdgpu_encoder)
  3105. return;
  3106. encoder = &amdgpu_encoder->base;
  3107. switch (adev->mode_info.num_crtc) {
  3108. case 1:
  3109. encoder->possible_crtcs = 0x1;
  3110. break;
  3111. case 2:
  3112. default:
  3113. encoder->possible_crtcs = 0x3;
  3114. break;
  3115. case 3:
  3116. encoder->possible_crtcs = 0x7;
  3117. break;
  3118. case 4:
  3119. encoder->possible_crtcs = 0xf;
  3120. break;
  3121. case 5:
  3122. encoder->possible_crtcs = 0x1f;
  3123. break;
  3124. case 6:
  3125. encoder->possible_crtcs = 0x3f;
  3126. break;
  3127. }
  3128. amdgpu_encoder->enc_priv = NULL;
  3129. amdgpu_encoder->encoder_enum = encoder_enum;
  3130. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3131. amdgpu_encoder->devices = supported_device;
  3132. amdgpu_encoder->rmx_type = RMX_OFF;
  3133. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3134. amdgpu_encoder->is_ext_encoder = false;
  3135. amdgpu_encoder->caps = caps;
  3136. switch (amdgpu_encoder->encoder_id) {
  3137. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3138. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3139. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3140. DRM_MODE_ENCODER_DAC, NULL);
  3141. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3142. break;
  3143. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3144. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3145. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3146. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3147. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3148. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3149. amdgpu_encoder->rmx_type = RMX_FULL;
  3150. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3151. DRM_MODE_ENCODER_LVDS, NULL);
  3152. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3153. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3154. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3155. DRM_MODE_ENCODER_DAC, NULL);
  3156. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3157. } else {
  3158. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3159. DRM_MODE_ENCODER_TMDS, NULL);
  3160. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3161. }
  3162. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3163. break;
  3164. case ENCODER_OBJECT_ID_SI170B:
  3165. case ENCODER_OBJECT_ID_CH7303:
  3166. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3167. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3168. case ENCODER_OBJECT_ID_TITFP513:
  3169. case ENCODER_OBJECT_ID_VT1623:
  3170. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3171. case ENCODER_OBJECT_ID_TRAVIS:
  3172. case ENCODER_OBJECT_ID_NUTMEG:
  3173. /* these are handled by the primary encoders */
  3174. amdgpu_encoder->is_ext_encoder = true;
  3175. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3176. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3177. DRM_MODE_ENCODER_LVDS, NULL);
  3178. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3179. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3180. DRM_MODE_ENCODER_DAC, NULL);
  3181. else
  3182. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3183. DRM_MODE_ENCODER_TMDS, NULL);
  3184. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3185. break;
  3186. }
  3187. }
  3188. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3189. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3190. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3191. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3192. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3193. .hpd_sense = &dce_v11_0_hpd_sense,
  3194. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3195. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3196. .page_flip = &dce_v11_0_page_flip,
  3197. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3198. .add_encoder = &dce_v11_0_encoder_add,
  3199. .add_connector = &amdgpu_connector_add,
  3200. };
  3201. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3202. {
  3203. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3204. }
  3205. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3206. .set = dce_v11_0_set_crtc_irq_state,
  3207. .process = dce_v11_0_crtc_irq,
  3208. };
  3209. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3210. .set = dce_v11_0_set_pageflip_irq_state,
  3211. .process = dce_v11_0_pageflip_irq,
  3212. };
  3213. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3214. .set = dce_v11_0_set_hpd_irq_state,
  3215. .process = dce_v11_0_hpd_irq,
  3216. };
  3217. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3218. {
  3219. if (adev->mode_info.num_crtc > 0)
  3220. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
  3221. else
  3222. adev->crtc_irq.num_types = 0;
  3223. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3224. adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
  3225. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3226. adev->hpd_irq.num_types = adev->mode_info.num_hpd;
  3227. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3228. }
  3229. const struct amdgpu_ip_block_version dce_v11_0_ip_block =
  3230. {
  3231. .type = AMD_IP_BLOCK_TYPE_DCE,
  3232. .major = 11,
  3233. .minor = 0,
  3234. .rev = 0,
  3235. .funcs = &dce_v11_0_ip_funcs,
  3236. };
  3237. const struct amdgpu_ip_block_version dce_v11_2_ip_block =
  3238. {
  3239. .type = AMD_IP_BLOCK_TYPE_DCE,
  3240. .major = 11,
  3241. .minor = 2,
  3242. .rev = 0,
  3243. .funcs = &dce_v11_0_ip_funcs,
  3244. };